a2xx.xml.h 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555
  1. #ifndef A2XX_XML
  2. #define A2XX_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32814 bytes, from 2013-11-30 15:07:33)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 8900 bytes, from 2013-10-22 23:57:49)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 10574 bytes, from 2013-11-13 05:44:45)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 53644 bytes, from 2013-11-30 15:07:33)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 8344 bytes, from 2013-11-30 14:49:47)
  15. Copyright (C) 2013 by the following authors:
  16. - Rob Clark <robdclark@gmail.com> (robclark)
  17. Permission is hereby granted, free of charge, to any person obtaining
  18. a copy of this software and associated documentation files (the
  19. "Software"), to deal in the Software without restriction, including
  20. without limitation the rights to use, copy, modify, merge, publish,
  21. distribute, sublicense, and/or sell copies of the Software, and to
  22. permit persons to whom the Software is furnished to do so, subject to
  23. the following conditions:
  24. The above copyright notice and this permission notice (including the
  25. next paragraph) shall be included in all copies or substantial
  26. portions of the Software.
  27. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  30. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  31. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  32. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  33. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  34. */
  35. enum a2xx_rb_dither_type {
  36. DITHER_PIXEL = 0,
  37. DITHER_SUBPIXEL = 1,
  38. };
  39. enum a2xx_colorformatx {
  40. COLORX_4_4_4_4 = 0,
  41. COLORX_1_5_5_5 = 1,
  42. COLORX_5_6_5 = 2,
  43. COLORX_8 = 3,
  44. COLORX_8_8 = 4,
  45. COLORX_8_8_8_8 = 5,
  46. COLORX_S8_8_8_8 = 6,
  47. COLORX_16_FLOAT = 7,
  48. COLORX_16_16_FLOAT = 8,
  49. COLORX_16_16_16_16_FLOAT = 9,
  50. COLORX_32_FLOAT = 10,
  51. COLORX_32_32_FLOAT = 11,
  52. COLORX_32_32_32_32_FLOAT = 12,
  53. COLORX_2_3_3 = 13,
  54. COLORX_8_8_8 = 14,
  55. };
  56. enum a2xx_sq_surfaceformat {
  57. FMT_1_REVERSE = 0,
  58. FMT_1 = 1,
  59. FMT_8 = 2,
  60. FMT_1_5_5_5 = 3,
  61. FMT_5_6_5 = 4,
  62. FMT_6_5_5 = 5,
  63. FMT_8_8_8_8 = 6,
  64. FMT_2_10_10_10 = 7,
  65. FMT_8_A = 8,
  66. FMT_8_B = 9,
  67. FMT_8_8 = 10,
  68. FMT_Cr_Y1_Cb_Y0 = 11,
  69. FMT_Y1_Cr_Y0_Cb = 12,
  70. FMT_5_5_5_1 = 13,
  71. FMT_8_8_8_8_A = 14,
  72. FMT_4_4_4_4 = 15,
  73. FMT_10_11_11 = 16,
  74. FMT_11_11_10 = 17,
  75. FMT_DXT1 = 18,
  76. FMT_DXT2_3 = 19,
  77. FMT_DXT4_5 = 20,
  78. FMT_24_8 = 22,
  79. FMT_24_8_FLOAT = 23,
  80. FMT_16 = 24,
  81. FMT_16_16 = 25,
  82. FMT_16_16_16_16 = 26,
  83. FMT_16_EXPAND = 27,
  84. FMT_16_16_EXPAND = 28,
  85. FMT_16_16_16_16_EXPAND = 29,
  86. FMT_16_FLOAT = 30,
  87. FMT_16_16_FLOAT = 31,
  88. FMT_16_16_16_16_FLOAT = 32,
  89. FMT_32 = 33,
  90. FMT_32_32 = 34,
  91. FMT_32_32_32_32 = 35,
  92. FMT_32_FLOAT = 36,
  93. FMT_32_32_FLOAT = 37,
  94. FMT_32_32_32_32_FLOAT = 38,
  95. FMT_32_AS_8 = 39,
  96. FMT_32_AS_8_8 = 40,
  97. FMT_16_MPEG = 41,
  98. FMT_16_16_MPEG = 42,
  99. FMT_8_INTERLACED = 43,
  100. FMT_32_AS_8_INTERLACED = 44,
  101. FMT_32_AS_8_8_INTERLACED = 45,
  102. FMT_16_INTERLACED = 46,
  103. FMT_16_MPEG_INTERLACED = 47,
  104. FMT_16_16_MPEG_INTERLACED = 48,
  105. FMT_DXN = 49,
  106. FMT_8_8_8_8_AS_16_16_16_16 = 50,
  107. FMT_DXT1_AS_16_16_16_16 = 51,
  108. FMT_DXT2_3_AS_16_16_16_16 = 52,
  109. FMT_DXT4_5_AS_16_16_16_16 = 53,
  110. FMT_2_10_10_10_AS_16_16_16_16 = 54,
  111. FMT_10_11_11_AS_16_16_16_16 = 55,
  112. FMT_11_11_10_AS_16_16_16_16 = 56,
  113. FMT_32_32_32_FLOAT = 57,
  114. FMT_DXT3A = 58,
  115. FMT_DXT5A = 59,
  116. FMT_CTX1 = 60,
  117. FMT_DXT3A_AS_1_1_1_1 = 61,
  118. };
  119. enum a2xx_sq_ps_vtx_mode {
  120. POSITION_1_VECTOR = 0,
  121. POSITION_2_VECTORS_UNUSED = 1,
  122. POSITION_2_VECTORS_SPRITE = 2,
  123. POSITION_2_VECTORS_EDGE = 3,
  124. POSITION_2_VECTORS_KILL = 4,
  125. POSITION_2_VECTORS_SPRITE_KILL = 5,
  126. POSITION_2_VECTORS_EDGE_KILL = 6,
  127. MULTIPASS = 7,
  128. };
  129. enum a2xx_sq_sample_cntl {
  130. CENTROIDS_ONLY = 0,
  131. CENTERS_ONLY = 1,
  132. CENTROIDS_AND_CENTERS = 2,
  133. };
  134. enum a2xx_dx_clip_space {
  135. DXCLIP_OPENGL = 0,
  136. DXCLIP_DIRECTX = 1,
  137. };
  138. enum a2xx_pa_su_sc_polymode {
  139. POLY_DISABLED = 0,
  140. POLY_DUALMODE = 1,
  141. };
  142. enum a2xx_rb_edram_mode {
  143. EDRAM_NOP = 0,
  144. COLOR_DEPTH = 4,
  145. DEPTH_ONLY = 5,
  146. EDRAM_COPY = 6,
  147. };
  148. enum a2xx_pa_sc_pattern_bit_order {
  149. LITTLE = 0,
  150. BIG = 1,
  151. };
  152. enum a2xx_pa_sc_auto_reset_cntl {
  153. NEVER = 0,
  154. EACH_PRIMITIVE = 1,
  155. EACH_PACKET = 2,
  156. };
  157. enum a2xx_pa_pixcenter {
  158. PIXCENTER_D3D = 0,
  159. PIXCENTER_OGL = 1,
  160. };
  161. enum a2xx_pa_roundmode {
  162. TRUNCATE = 0,
  163. ROUND = 1,
  164. ROUNDTOEVEN = 2,
  165. ROUNDTOODD = 3,
  166. };
  167. enum a2xx_pa_quantmode {
  168. ONE_SIXTEENTH = 0,
  169. ONE_EIGTH = 1,
  170. ONE_QUARTER = 2,
  171. ONE_HALF = 3,
  172. ONE = 4,
  173. };
  174. enum a2xx_rb_copy_sample_select {
  175. SAMPLE_0 = 0,
  176. SAMPLE_1 = 1,
  177. SAMPLE_2 = 2,
  178. SAMPLE_3 = 3,
  179. SAMPLE_01 = 4,
  180. SAMPLE_23 = 5,
  181. SAMPLE_0123 = 6,
  182. };
  183. enum adreno_mmu_clnt_beh {
  184. BEH_NEVR = 0,
  185. BEH_TRAN_RNG = 1,
  186. BEH_TRAN_FLT = 2,
  187. };
  188. enum sq_tex_clamp {
  189. SQ_TEX_WRAP = 0,
  190. SQ_TEX_MIRROR = 1,
  191. SQ_TEX_CLAMP_LAST_TEXEL = 2,
  192. SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 3,
  193. SQ_TEX_CLAMP_HALF_BORDER = 4,
  194. SQ_TEX_MIRROR_ONCE_HALF_BORDER = 5,
  195. SQ_TEX_CLAMP_BORDER = 6,
  196. SQ_TEX_MIRROR_ONCE_BORDER = 7,
  197. };
  198. enum sq_tex_swiz {
  199. SQ_TEX_X = 0,
  200. SQ_TEX_Y = 1,
  201. SQ_TEX_Z = 2,
  202. SQ_TEX_W = 3,
  203. SQ_TEX_ZERO = 4,
  204. SQ_TEX_ONE = 5,
  205. };
  206. enum sq_tex_filter {
  207. SQ_TEX_FILTER_POINT = 0,
  208. SQ_TEX_FILTER_BILINEAR = 1,
  209. SQ_TEX_FILTER_BICUBIC = 2,
  210. };
  211. #define REG_A2XX_RBBM_PATCH_RELEASE 0x00000001
  212. #define REG_A2XX_RBBM_CNTL 0x0000003b
  213. #define REG_A2XX_RBBM_SOFT_RESET 0x0000003c
  214. #define REG_A2XX_CP_PFP_UCODE_ADDR 0x000000c0
  215. #define REG_A2XX_CP_PFP_UCODE_DATA 0x000000c1
  216. #define REG_A2XX_MH_MMU_CONFIG 0x00000040
  217. #define A2XX_MH_MMU_CONFIG_MMU_ENABLE 0x00000001
  218. #define A2XX_MH_MMU_CONFIG_SPLIT_MODE_ENABLE 0x00000002
  219. #define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK 0x00000030
  220. #define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT 4
  221. static inline uint32_t A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  222. {
  223. return ((val) << A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK;
  224. }
  225. #define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK 0x000000c0
  226. #define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT 6
  227. static inline uint32_t A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  228. {
  229. return ((val) << A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK;
  230. }
  231. #define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK 0x00000300
  232. #define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT 8
  233. static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  234. {
  235. return ((val) << A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK;
  236. }
  237. #define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK 0x00000c00
  238. #define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT 10
  239. static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  240. {
  241. return ((val) << A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK;
  242. }
  243. #define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK 0x00003000
  244. #define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT 12
  245. static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  246. {
  247. return ((val) << A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK;
  248. }
  249. #define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK 0x0000c000
  250. #define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT 14
  251. static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  252. {
  253. return ((val) << A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK;
  254. }
  255. #define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK 0x00030000
  256. #define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT 16
  257. static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  258. {
  259. return ((val) << A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK;
  260. }
  261. #define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK 0x000c0000
  262. #define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT 18
  263. static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  264. {
  265. return ((val) << A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK;
  266. }
  267. #define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK 0x00300000
  268. #define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT 20
  269. static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  270. {
  271. return ((val) << A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK;
  272. }
  273. #define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK 0x00c00000
  274. #define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT 22
  275. static inline uint32_t A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  276. {
  277. return ((val) << A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK;
  278. }
  279. #define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK 0x03000000
  280. #define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT 24
  281. static inline uint32_t A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
  282. {
  283. return ((val) << A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK;
  284. }
  285. #define REG_A2XX_MH_MMU_VA_RANGE 0x00000041
  286. #define REG_A2XX_MH_MMU_PT_BASE 0x00000042
  287. #define REG_A2XX_MH_MMU_PAGE_FAULT 0x00000043
  288. #define REG_A2XX_MH_MMU_TRAN_ERROR 0x00000044
  289. #define REG_A2XX_MH_MMU_INVALIDATE 0x00000045
  290. #define REG_A2XX_MH_MMU_MPU_BASE 0x00000046
  291. #define REG_A2XX_MH_MMU_MPU_END 0x00000047
  292. #define REG_A2XX_NQWAIT_UNTIL 0x00000394
  293. #define REG_A2XX_RBBM_PERFCOUNTER1_SELECT 0x00000395
  294. #define REG_A2XX_RBBM_PERFCOUNTER1_LO 0x00000397
  295. #define REG_A2XX_RBBM_PERFCOUNTER1_HI 0x00000398
  296. #define REG_A2XX_RBBM_DEBUG 0x0000039b
  297. #define REG_A2XX_RBBM_PM_OVERRIDE1 0x0000039c
  298. #define REG_A2XX_RBBM_PM_OVERRIDE2 0x0000039d
  299. #define REG_A2XX_RBBM_DEBUG_OUT 0x000003a0
  300. #define REG_A2XX_RBBM_DEBUG_CNTL 0x000003a1
  301. #define REG_A2XX_RBBM_READ_ERROR 0x000003b3
  302. #define REG_A2XX_RBBM_INT_CNTL 0x000003b4
  303. #define REG_A2XX_RBBM_INT_STATUS 0x000003b5
  304. #define REG_A2XX_RBBM_INT_ACK 0x000003b6
  305. #define REG_A2XX_MASTER_INT_SIGNAL 0x000003b7
  306. #define REG_A2XX_RBBM_PERIPHID1 0x000003f9
  307. #define REG_A2XX_RBBM_PERIPHID2 0x000003fa
  308. #define REG_A2XX_CP_PERFMON_CNTL 0x00000444
  309. #define REG_A2XX_CP_PERFCOUNTER_SELECT 0x00000445
  310. #define REG_A2XX_CP_PERFCOUNTER_LO 0x00000446
  311. #define REG_A2XX_CP_PERFCOUNTER_HI 0x00000447
  312. #define REG_A2XX_RBBM_STATUS 0x000005d0
  313. #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK 0x0000001f
  314. #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT 0
  315. static inline uint32_t A2XX_RBBM_STATUS_CMDFIFO_AVAIL(uint32_t val)
  316. {
  317. return ((val) << A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT) & A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK;
  318. }
  319. #define A2XX_RBBM_STATUS_TC_BUSY 0x00000020
  320. #define A2XX_RBBM_STATUS_HIRQ_PENDING 0x00000100
  321. #define A2XX_RBBM_STATUS_CPRQ_PENDING 0x00000200
  322. #define A2XX_RBBM_STATUS_CFRQ_PENDING 0x00000400
  323. #define A2XX_RBBM_STATUS_PFRQ_PENDING 0x00000800
  324. #define A2XX_RBBM_STATUS_VGT_BUSY_NO_DMA 0x00001000
  325. #define A2XX_RBBM_STATUS_RBBM_WU_BUSY 0x00004000
  326. #define A2XX_RBBM_STATUS_CP_NRT_BUSY 0x00010000
  327. #define A2XX_RBBM_STATUS_MH_BUSY 0x00040000
  328. #define A2XX_RBBM_STATUS_MH_COHERENCY_BUSY 0x00080000
  329. #define A2XX_RBBM_STATUS_SX_BUSY 0x00200000
  330. #define A2XX_RBBM_STATUS_TPC_BUSY 0x00400000
  331. #define A2XX_RBBM_STATUS_SC_CNTX_BUSY 0x01000000
  332. #define A2XX_RBBM_STATUS_PA_BUSY 0x02000000
  333. #define A2XX_RBBM_STATUS_VGT_BUSY 0x04000000
  334. #define A2XX_RBBM_STATUS_SQ_CNTX17_BUSY 0x08000000
  335. #define A2XX_RBBM_STATUS_SQ_CNTX0_BUSY 0x10000000
  336. #define A2XX_RBBM_STATUS_RB_CNTX_BUSY 0x40000000
  337. #define A2XX_RBBM_STATUS_GUI_ACTIVE 0x80000000
  338. #define REG_A2XX_MH_ARBITER_CONFIG 0x00000a40
  339. #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK 0x0000003f
  340. #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT 0
  341. static inline uint32_t A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT(uint32_t val)
  342. {
  343. return ((val) << A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK;
  344. }
  345. #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_GRANULARITY 0x00000040
  346. #define A2XX_MH_ARBITER_CONFIG_L1_ARB_ENABLE 0x00000080
  347. #define A2XX_MH_ARBITER_CONFIG_L1_ARB_HOLD_ENABLE 0x00000100
  348. #define A2XX_MH_ARBITER_CONFIG_L2_ARB_CONTROL 0x00000200
  349. #define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK 0x00001c00
  350. #define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT 10
  351. static inline uint32_t A2XX_MH_ARBITER_CONFIG_PAGE_SIZE(uint32_t val)
  352. {
  353. return ((val) << A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT) & A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK;
  354. }
  355. #define A2XX_MH_ARBITER_CONFIG_TC_REORDER_ENABLE 0x00002000
  356. #define A2XX_MH_ARBITER_CONFIG_TC_ARB_HOLD_ENABLE 0x00004000
  357. #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT_ENABLE 0x00008000
  358. #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK 0x003f0000
  359. #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT 16
  360. static inline uint32_t A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT(uint32_t val)
  361. {
  362. return ((val) << A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK;
  363. }
  364. #define A2XX_MH_ARBITER_CONFIG_CP_CLNT_ENABLE 0x00400000
  365. #define A2XX_MH_ARBITER_CONFIG_VGT_CLNT_ENABLE 0x00800000
  366. #define A2XX_MH_ARBITER_CONFIG_TC_CLNT_ENABLE 0x01000000
  367. #define A2XX_MH_ARBITER_CONFIG_RB_CLNT_ENABLE 0x02000000
  368. #define A2XX_MH_ARBITER_CONFIG_PA_CLNT_ENABLE 0x04000000
  369. #define REG_A2XX_A220_VSC_BIN_SIZE 0x00000c01
  370. #define A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
  371. #define A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT 0
  372. static inline uint32_t A2XX_A220_VSC_BIN_SIZE_WIDTH(uint32_t val)
  373. {
  374. return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT) & A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK;
  375. }
  376. #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
  377. #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT 5
  378. static inline uint32_t A2XX_A220_VSC_BIN_SIZE_HEIGHT(uint32_t val)
  379. {
  380. return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT) & A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK;
  381. }
  382. static inline uint32_t REG_A2XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
  383. static inline uint32_t REG_A2XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
  384. static inline uint32_t REG_A2XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
  385. static inline uint32_t REG_A2XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
  386. #define REG_A2XX_PC_DEBUG_CNTL 0x00000c38
  387. #define REG_A2XX_PC_DEBUG_DATA 0x00000c39
  388. #define REG_A2XX_PA_SC_VIZ_QUERY_STATUS 0x00000c44
  389. #define REG_A2XX_GRAS_DEBUG_CNTL 0x00000c80
  390. #define REG_A2XX_PA_SU_DEBUG_CNTL 0x00000c80
  391. #define REG_A2XX_GRAS_DEBUG_DATA 0x00000c81
  392. #define REG_A2XX_PA_SU_DEBUG_DATA 0x00000c81
  393. #define REG_A2XX_PA_SU_FACE_DATA 0x00000c86
  394. #define REG_A2XX_SQ_GPR_MANAGEMENT 0x00000d00
  395. #define REG_A2XX_SQ_FLOW_CONTROL 0x00000d01
  396. #define REG_A2XX_SQ_INST_STORE_MANAGMENT 0x00000d02
  397. #define REG_A2XX_SQ_DEBUG_MISC 0x00000d05
  398. #define REG_A2XX_SQ_INT_CNTL 0x00000d34
  399. #define REG_A2XX_SQ_INT_STATUS 0x00000d35
  400. #define REG_A2XX_SQ_INT_ACK 0x00000d36
  401. #define REG_A2XX_SQ_DEBUG_INPUT_FSM 0x00000dae
  402. #define REG_A2XX_SQ_DEBUG_CONST_MGR_FSM 0x00000daf
  403. #define REG_A2XX_SQ_DEBUG_TP_FSM 0x00000db0
  404. #define REG_A2XX_SQ_DEBUG_FSM_ALU_0 0x00000db1
  405. #define REG_A2XX_SQ_DEBUG_FSM_ALU_1 0x00000db2
  406. #define REG_A2XX_SQ_DEBUG_EXP_ALLOC 0x00000db3
  407. #define REG_A2XX_SQ_DEBUG_PTR_BUFF 0x00000db4
  408. #define REG_A2XX_SQ_DEBUG_GPR_VTX 0x00000db5
  409. #define REG_A2XX_SQ_DEBUG_GPR_PIX 0x00000db6
  410. #define REG_A2XX_SQ_DEBUG_TB_STATUS_SEL 0x00000db7
  411. #define REG_A2XX_SQ_DEBUG_VTX_TB_0 0x00000db8
  412. #define REG_A2XX_SQ_DEBUG_VTX_TB_1 0x00000db9
  413. #define REG_A2XX_SQ_DEBUG_VTX_TB_STATUS_REG 0x00000dba
  414. #define REG_A2XX_SQ_DEBUG_VTX_TB_STATE_MEM 0x00000dbb
  415. #define REG_A2XX_SQ_DEBUG_PIX_TB_0 0x00000dbc
  416. #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_0 0x00000dbd
  417. #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_1 0x00000dbe
  418. #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_2 0x00000dbf
  419. #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_3 0x00000dc0
  420. #define REG_A2XX_SQ_DEBUG_PIX_TB_STATE_MEM 0x00000dc1
  421. #define REG_A2XX_TC_CNTL_STATUS 0x00000e00
  422. #define A2XX_TC_CNTL_STATUS_L2_INVALIDATE 0x00000001
  423. #define REG_A2XX_TP0_CHICKEN 0x00000e1e
  424. #define REG_A2XX_RB_BC_CONTROL 0x00000f01
  425. #define A2XX_RB_BC_CONTROL_ACCUM_LINEAR_MODE_ENABLE 0x00000001
  426. #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK 0x00000006
  427. #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT 1
  428. static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT(uint32_t val)
  429. {
  430. return ((val) << A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK;
  431. }
  432. #define A2XX_RB_BC_CONTROL_DISABLE_EDRAM_CAM 0x00000008
  433. #define A2XX_RB_BC_CONTROL_DISABLE_EZ_FAST_CONTEXT_SWITCH 0x00000010
  434. #define A2XX_RB_BC_CONTROL_DISABLE_EZ_NULL_ZCMD_DROP 0x00000020
  435. #define A2XX_RB_BC_CONTROL_DISABLE_LZ_NULL_ZCMD_DROP 0x00000040
  436. #define A2XX_RB_BC_CONTROL_ENABLE_AZ_THROTTLE 0x00000080
  437. #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK 0x00001f00
  438. #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT 8
  439. static inline uint32_t A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT(uint32_t val)
  440. {
  441. return ((val) << A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT) & A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK;
  442. }
  443. #define A2XX_RB_BC_CONTROL_ENABLE_CRC_UPDATE 0x00004000
  444. #define A2XX_RB_BC_CONTROL_CRC_MODE 0x00008000
  445. #define A2XX_RB_BC_CONTROL_DISABLE_SAMPLE_COUNTERS 0x00010000
  446. #define A2XX_RB_BC_CONTROL_DISABLE_ACCUM 0x00020000
  447. #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK 0x003c0000
  448. #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT 18
  449. static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK(uint32_t val)
  450. {
  451. return ((val) << A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK;
  452. }
  453. #define A2XX_RB_BC_CONTROL_LINEAR_PERFORMANCE_ENABLE 0x00400000
  454. #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK 0x07800000
  455. #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT 23
  456. static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT(uint32_t val)
  457. {
  458. return ((val) << A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK;
  459. }
  460. #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK 0x18000000
  461. #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT 27
  462. static inline uint32_t A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT(uint32_t val)
  463. {
  464. return ((val) << A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK;
  465. }
  466. #define A2XX_RB_BC_CONTROL_MEM_EXPORT_LINEAR_MODE_ENABLE 0x20000000
  467. #define A2XX_RB_BC_CONTROL_CRC_SYSTEM 0x40000000
  468. #define A2XX_RB_BC_CONTROL_RESERVED6 0x80000000
  469. #define REG_A2XX_RB_EDRAM_INFO 0x00000f02
  470. #define REG_A2XX_RB_DEBUG_CNTL 0x00000f26
  471. #define REG_A2XX_RB_DEBUG_DATA 0x00000f27
  472. #define REG_A2XX_RB_SURFACE_INFO 0x00002000
  473. #define REG_A2XX_RB_COLOR_INFO 0x00002001
  474. #define A2XX_RB_COLOR_INFO_FORMAT__MASK 0x0000000f
  475. #define A2XX_RB_COLOR_INFO_FORMAT__SHIFT 0
  476. static inline uint32_t A2XX_RB_COLOR_INFO_FORMAT(enum a2xx_colorformatx val)
  477. {
  478. return ((val) << A2XX_RB_COLOR_INFO_FORMAT__SHIFT) & A2XX_RB_COLOR_INFO_FORMAT__MASK;
  479. }
  480. #define A2XX_RB_COLOR_INFO_ROUND_MODE__MASK 0x00000030
  481. #define A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT 4
  482. static inline uint32_t A2XX_RB_COLOR_INFO_ROUND_MODE(uint32_t val)
  483. {
  484. return ((val) << A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT) & A2XX_RB_COLOR_INFO_ROUND_MODE__MASK;
  485. }
  486. #define A2XX_RB_COLOR_INFO_LINEAR 0x00000040
  487. #define A2XX_RB_COLOR_INFO_ENDIAN__MASK 0x00000180
  488. #define A2XX_RB_COLOR_INFO_ENDIAN__SHIFT 7
  489. static inline uint32_t A2XX_RB_COLOR_INFO_ENDIAN(uint32_t val)
  490. {
  491. return ((val) << A2XX_RB_COLOR_INFO_ENDIAN__SHIFT) & A2XX_RB_COLOR_INFO_ENDIAN__MASK;
  492. }
  493. #define A2XX_RB_COLOR_INFO_SWAP__MASK 0x00000600
  494. #define A2XX_RB_COLOR_INFO_SWAP__SHIFT 9
  495. static inline uint32_t A2XX_RB_COLOR_INFO_SWAP(uint32_t val)
  496. {
  497. return ((val) << A2XX_RB_COLOR_INFO_SWAP__SHIFT) & A2XX_RB_COLOR_INFO_SWAP__MASK;
  498. }
  499. #define A2XX_RB_COLOR_INFO_BASE__MASK 0xfffff000
  500. #define A2XX_RB_COLOR_INFO_BASE__SHIFT 12
  501. static inline uint32_t A2XX_RB_COLOR_INFO_BASE(uint32_t val)
  502. {
  503. return ((val >> 10) << A2XX_RB_COLOR_INFO_BASE__SHIFT) & A2XX_RB_COLOR_INFO_BASE__MASK;
  504. }
  505. #define REG_A2XX_RB_DEPTH_INFO 0x00002002
  506. #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001
  507. #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
  508. static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
  509. {
  510. return ((val) << A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
  511. }
  512. #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
  513. #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
  514. static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
  515. {
  516. return ((val >> 10) << A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
  517. }
  518. #define REG_A2XX_A225_RB_COLOR_INFO3 0x00002005
  519. #define REG_A2XX_COHER_DEST_BASE_0 0x00002006
  520. #define REG_A2XX_PA_SC_SCREEN_SCISSOR_TL 0x0000200e
  521. #define A2XX_PA_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  522. #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
  523. #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
  524. static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
  525. {
  526. return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK;
  527. }
  528. #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
  529. #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
  530. static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
  531. {
  532. return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK;
  533. }
  534. #define REG_A2XX_PA_SC_SCREEN_SCISSOR_BR 0x0000200f
  535. #define A2XX_PA_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  536. #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
  537. #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
  538. static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
  539. {
  540. return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK;
  541. }
  542. #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
  543. #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
  544. static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
  545. {
  546. return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK;
  547. }
  548. #define REG_A2XX_PA_SC_WINDOW_OFFSET 0x00002080
  549. #define A2XX_PA_SC_WINDOW_OFFSET_X__MASK 0x00007fff
  550. #define A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT 0
  551. static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_X(int32_t val)
  552. {
  553. return ((val) << A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_X__MASK;
  554. }
  555. #define A2XX_PA_SC_WINDOW_OFFSET_Y__MASK 0x7fff0000
  556. #define A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT 16
  557. static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_Y(int32_t val)
  558. {
  559. return ((val) << A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_Y__MASK;
  560. }
  561. #define A2XX_PA_SC_WINDOW_OFFSET_DISABLE 0x80000000
  562. #define REG_A2XX_PA_SC_WINDOW_SCISSOR_TL 0x00002081
  563. #define A2XX_PA_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  564. #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
  565. #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
  566. static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
  567. {
  568. return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK;
  569. }
  570. #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
  571. #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
  572. static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
  573. {
  574. return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK;
  575. }
  576. #define REG_A2XX_PA_SC_WINDOW_SCISSOR_BR 0x00002082
  577. #define A2XX_PA_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  578. #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
  579. #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
  580. static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
  581. {
  582. return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK;
  583. }
  584. #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
  585. #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
  586. static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
  587. {
  588. return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK;
  589. }
  590. #define REG_A2XX_UNKNOWN_2010 0x00002010
  591. #define REG_A2XX_VGT_MAX_VTX_INDX 0x00002100
  592. #define REG_A2XX_VGT_MIN_VTX_INDX 0x00002101
  593. #define REG_A2XX_VGT_INDX_OFFSET 0x00002102
  594. #define REG_A2XX_A225_PC_MULTI_PRIM_IB_RESET_INDX 0x00002103
  595. #define REG_A2XX_RB_COLOR_MASK 0x00002104
  596. #define A2XX_RB_COLOR_MASK_WRITE_RED 0x00000001
  597. #define A2XX_RB_COLOR_MASK_WRITE_GREEN 0x00000002
  598. #define A2XX_RB_COLOR_MASK_WRITE_BLUE 0x00000004
  599. #define A2XX_RB_COLOR_MASK_WRITE_ALPHA 0x00000008
  600. #define REG_A2XX_RB_BLEND_RED 0x00002105
  601. #define REG_A2XX_RB_BLEND_GREEN 0x00002106
  602. #define REG_A2XX_RB_BLEND_BLUE 0x00002107
  603. #define REG_A2XX_RB_BLEND_ALPHA 0x00002108
  604. #define REG_A2XX_RB_FOG_COLOR 0x00002109
  605. #define REG_A2XX_RB_STENCILREFMASK_BF 0x0000210c
  606. #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
  607. #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
  608. static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
  609. {
  610. return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
  611. }
  612. #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
  613. #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
  614. static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
  615. {
  616. return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
  617. }
  618. #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
  619. #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
  620. static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
  621. {
  622. return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
  623. }
  624. #define REG_A2XX_RB_STENCILREFMASK 0x0000210d
  625. #define A2XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
  626. #define A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
  627. static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
  628. {
  629. return ((val) << A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILREF__MASK;
  630. }
  631. #define A2XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
  632. #define A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
  633. static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
  634. {
  635. return ((val) << A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILMASK__MASK;
  636. }
  637. #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
  638. #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
  639. static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
  640. {
  641. return ((val) << A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
  642. }
  643. #define REG_A2XX_RB_ALPHA_REF 0x0000210e
  644. #define REG_A2XX_PA_CL_VPORT_XSCALE 0x0000210f
  645. #define A2XX_PA_CL_VPORT_XSCALE__MASK 0xffffffff
  646. #define A2XX_PA_CL_VPORT_XSCALE__SHIFT 0
  647. static inline uint32_t A2XX_PA_CL_VPORT_XSCALE(float val)
  648. {
  649. return ((fui(val)) << A2XX_PA_CL_VPORT_XSCALE__SHIFT) & A2XX_PA_CL_VPORT_XSCALE__MASK;
  650. }
  651. #define REG_A2XX_PA_CL_VPORT_XOFFSET 0x00002110
  652. #define A2XX_PA_CL_VPORT_XOFFSET__MASK 0xffffffff
  653. #define A2XX_PA_CL_VPORT_XOFFSET__SHIFT 0
  654. static inline uint32_t A2XX_PA_CL_VPORT_XOFFSET(float val)
  655. {
  656. return ((fui(val)) << A2XX_PA_CL_VPORT_XOFFSET__SHIFT) & A2XX_PA_CL_VPORT_XOFFSET__MASK;
  657. }
  658. #define REG_A2XX_PA_CL_VPORT_YSCALE 0x00002111
  659. #define A2XX_PA_CL_VPORT_YSCALE__MASK 0xffffffff
  660. #define A2XX_PA_CL_VPORT_YSCALE__SHIFT 0
  661. static inline uint32_t A2XX_PA_CL_VPORT_YSCALE(float val)
  662. {
  663. return ((fui(val)) << A2XX_PA_CL_VPORT_YSCALE__SHIFT) & A2XX_PA_CL_VPORT_YSCALE__MASK;
  664. }
  665. #define REG_A2XX_PA_CL_VPORT_YOFFSET 0x00002112
  666. #define A2XX_PA_CL_VPORT_YOFFSET__MASK 0xffffffff
  667. #define A2XX_PA_CL_VPORT_YOFFSET__SHIFT 0
  668. static inline uint32_t A2XX_PA_CL_VPORT_YOFFSET(float val)
  669. {
  670. return ((fui(val)) << A2XX_PA_CL_VPORT_YOFFSET__SHIFT) & A2XX_PA_CL_VPORT_YOFFSET__MASK;
  671. }
  672. #define REG_A2XX_PA_CL_VPORT_ZSCALE 0x00002113
  673. #define A2XX_PA_CL_VPORT_ZSCALE__MASK 0xffffffff
  674. #define A2XX_PA_CL_VPORT_ZSCALE__SHIFT 0
  675. static inline uint32_t A2XX_PA_CL_VPORT_ZSCALE(float val)
  676. {
  677. return ((fui(val)) << A2XX_PA_CL_VPORT_ZSCALE__SHIFT) & A2XX_PA_CL_VPORT_ZSCALE__MASK;
  678. }
  679. #define REG_A2XX_PA_CL_VPORT_ZOFFSET 0x00002114
  680. #define A2XX_PA_CL_VPORT_ZOFFSET__MASK 0xffffffff
  681. #define A2XX_PA_CL_VPORT_ZOFFSET__SHIFT 0
  682. static inline uint32_t A2XX_PA_CL_VPORT_ZOFFSET(float val)
  683. {
  684. return ((fui(val)) << A2XX_PA_CL_VPORT_ZOFFSET__SHIFT) & A2XX_PA_CL_VPORT_ZOFFSET__MASK;
  685. }
  686. #define REG_A2XX_SQ_PROGRAM_CNTL 0x00002180
  687. #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK 0x000000ff
  688. #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT 0
  689. static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_REGS(uint32_t val)
  690. {
  691. return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK;
  692. }
  693. #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK 0x0000ff00
  694. #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT 8
  695. static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_REGS(uint32_t val)
  696. {
  697. return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK;
  698. }
  699. #define A2XX_SQ_PROGRAM_CNTL_VS_RESOURCE 0x00010000
  700. #define A2XX_SQ_PROGRAM_CNTL_PS_RESOURCE 0x00020000
  701. #define A2XX_SQ_PROGRAM_CNTL_PARAM_GEN 0x00040000
  702. #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_PIX 0x00080000
  703. #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK 0x00f00000
  704. #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT 20
  705. static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT(uint32_t val)
  706. {
  707. return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK;
  708. }
  709. #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK 0x07000000
  710. #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT 24
  711. static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE(enum a2xx_sq_ps_vtx_mode val)
  712. {
  713. return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK;
  714. }
  715. #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK 0x78000000
  716. #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT 27
  717. static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE(uint32_t val)
  718. {
  719. return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK;
  720. }
  721. #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_VTX 0x80000000
  722. #define REG_A2XX_SQ_CONTEXT_MISC 0x00002181
  723. #define A2XX_SQ_CONTEXT_MISC_INST_PRED_OPTIMIZE 0x00000001
  724. #define A2XX_SQ_CONTEXT_MISC_SC_OUTPUT_SCREEN_XY 0x00000002
  725. #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK 0x0000000c
  726. #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT 2
  727. static inline uint32_t A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL(enum a2xx_sq_sample_cntl val)
  728. {
  729. return ((val) << A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT) & A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK;
  730. }
  731. #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK 0x0000ff00
  732. #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT 8
  733. static inline uint32_t A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS(uint32_t val)
  734. {
  735. return ((val) << A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT) & A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK;
  736. }
  737. #define A2XX_SQ_CONTEXT_MISC_PERFCOUNTER_REF 0x00010000
  738. #define A2XX_SQ_CONTEXT_MISC_YEILD_OPTIMIZE 0x00020000
  739. #define A2XX_SQ_CONTEXT_MISC_TX_CACHE_SEL 0x00040000
  740. #define REG_A2XX_SQ_INTERPOLATOR_CNTL 0x00002182
  741. #define REG_A2XX_SQ_WRAPPING_0 0x00002183
  742. #define REG_A2XX_SQ_WRAPPING_1 0x00002184
  743. #define REG_A2XX_SQ_PS_PROGRAM 0x000021f6
  744. #define REG_A2XX_SQ_VS_PROGRAM 0x000021f7
  745. #define REG_A2XX_VGT_EVENT_INITIATOR 0x000021f9
  746. #define REG_A2XX_VGT_DRAW_INITIATOR 0x000021fc
  747. #define REG_A2XX_VGT_IMMED_DATA 0x000021fd
  748. #define REG_A2XX_RB_DEPTHCONTROL 0x00002200
  749. #define A2XX_RB_DEPTHCONTROL_STENCIL_ENABLE 0x00000001
  750. #define A2XX_RB_DEPTHCONTROL_Z_ENABLE 0x00000002
  751. #define A2XX_RB_DEPTHCONTROL_Z_WRITE_ENABLE 0x00000004
  752. #define A2XX_RB_DEPTHCONTROL_EARLY_Z_ENABLE 0x00000008
  753. #define A2XX_RB_DEPTHCONTROL_ZFUNC__MASK 0x00000070
  754. #define A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT 4
  755. static inline uint32_t A2XX_RB_DEPTHCONTROL_ZFUNC(enum adreno_compare_func val)
  756. {
  757. return ((val) << A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_ZFUNC__MASK;
  758. }
  759. #define A2XX_RB_DEPTHCONTROL_BACKFACE_ENABLE 0x00000080
  760. #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK 0x00000700
  761. #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT 8
  762. static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC(enum adreno_compare_func val)
  763. {
  764. return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK;
  765. }
  766. #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK 0x00003800
  767. #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT 11
  768. static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL(enum adreno_stencil_op val)
  769. {
  770. return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK;
  771. }
  772. #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK 0x0001c000
  773. #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT 14
  774. static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS(enum adreno_stencil_op val)
  775. {
  776. return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK;
  777. }
  778. #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK 0x000e0000
  779. #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT 17
  780. static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL(enum adreno_stencil_op val)
  781. {
  782. return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK;
  783. }
  784. #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK 0x00700000
  785. #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT 20
  786. static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF(enum adreno_compare_func val)
  787. {
  788. return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK;
  789. }
  790. #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK 0x03800000
  791. #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT 23
  792. static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF(enum adreno_stencil_op val)
  793. {
  794. return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK;
  795. }
  796. #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK 0x1c000000
  797. #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT 26
  798. static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF(enum adreno_stencil_op val)
  799. {
  800. return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK;
  801. }
  802. #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK 0xe0000000
  803. #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT 29
  804. static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF(enum adreno_stencil_op val)
  805. {
  806. return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK;
  807. }
  808. #define REG_A2XX_RB_BLEND_CONTROL 0x00002201
  809. #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK 0x0000001f
  810. #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT 0
  811. static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND(enum adreno_rb_blend_factor val)
  812. {
  813. return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK;
  814. }
  815. #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK 0x000000e0
  816. #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT 5
  817. static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN(enum adreno_rb_blend_opcode val)
  818. {
  819. return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK;
  820. }
  821. #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK 0x00001f00
  822. #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT 8
  823. static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND(enum adreno_rb_blend_factor val)
  824. {
  825. return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK;
  826. }
  827. #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK 0x001f0000
  828. #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT 16
  829. static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND(enum adreno_rb_blend_factor val)
  830. {
  831. return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK;
  832. }
  833. #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK 0x00e00000
  834. #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT 21
  835. static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN(enum adreno_rb_blend_opcode val)
  836. {
  837. return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK;
  838. }
  839. #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK 0x1f000000
  840. #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT 24
  841. static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND(enum adreno_rb_blend_factor val)
  842. {
  843. return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK;
  844. }
  845. #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE_ENABLE 0x20000000
  846. #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE 0x40000000
  847. #define REG_A2XX_RB_COLORCONTROL 0x00002202
  848. #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK 0x00000007
  849. #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT 0
  850. static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_FUNC(enum adreno_compare_func val)
  851. {
  852. return ((val) << A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK;
  853. }
  854. #define A2XX_RB_COLORCONTROL_ALPHA_TEST_ENABLE 0x00000008
  855. #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_ENABLE 0x00000010
  856. #define A2XX_RB_COLORCONTROL_BLEND_DISABLE 0x00000020
  857. #define A2XX_RB_COLORCONTROL_VOB_ENABLE 0x00000040
  858. #define A2XX_RB_COLORCONTROL_VS_EXPORTS_FOG 0x00000080
  859. #define A2XX_RB_COLORCONTROL_ROP_CODE__MASK 0x00000f00
  860. #define A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT 8
  861. static inline uint32_t A2XX_RB_COLORCONTROL_ROP_CODE(uint32_t val)
  862. {
  863. return ((val) << A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT) & A2XX_RB_COLORCONTROL_ROP_CODE__MASK;
  864. }
  865. #define A2XX_RB_COLORCONTROL_DITHER_MODE__MASK 0x00003000
  866. #define A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT 12
  867. static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
  868. {
  869. return ((val) << A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_MODE__MASK;
  870. }
  871. #define A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK 0x0000c000
  872. #define A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT 14
  873. static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_TYPE(enum a2xx_rb_dither_type val)
  874. {
  875. return ((val) << A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK;
  876. }
  877. #define A2XX_RB_COLORCONTROL_PIXEL_FOG 0x00010000
  878. #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK 0x03000000
  879. #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT 24
  880. static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0(uint32_t val)
  881. {
  882. return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK;
  883. }
  884. #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK 0x0c000000
  885. #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT 26
  886. static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1(uint32_t val)
  887. {
  888. return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK;
  889. }
  890. #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK 0x30000000
  891. #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT 28
  892. static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2(uint32_t val)
  893. {
  894. return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK;
  895. }
  896. #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK 0xc0000000
  897. #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT 30
  898. static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3(uint32_t val)
  899. {
  900. return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK;
  901. }
  902. #define REG_A2XX_VGT_CURRENT_BIN_ID_MAX 0x00002203
  903. #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK 0x00000007
  904. #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT 0
  905. static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN(uint32_t val)
  906. {
  907. return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK;
  908. }
  909. #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK 0x00000038
  910. #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT 3
  911. static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_ROW(uint32_t val)
  912. {
  913. return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK;
  914. }
  915. #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK 0x000001c0
  916. #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT 6
  917. static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK(uint32_t val)
  918. {
  919. return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK;
  920. }
  921. #define REG_A2XX_PA_CL_CLIP_CNTL 0x00002204
  922. #define A2XX_PA_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
  923. #define A2XX_PA_CL_CLIP_CNTL_BOUNDARY_EDGE_FLAG_ENA 0x00040000
  924. #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK 0x00080000
  925. #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT 19
  926. static inline uint32_t A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF(enum a2xx_dx_clip_space val)
  927. {
  928. return ((val) << A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT) & A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK;
  929. }
  930. #define A2XX_PA_CL_CLIP_CNTL_DIS_CLIP_ERR_DETECT 0x00100000
  931. #define A2XX_PA_CL_CLIP_CNTL_VTX_KILL_OR 0x00200000
  932. #define A2XX_PA_CL_CLIP_CNTL_XY_NAN_RETAIN 0x00400000
  933. #define A2XX_PA_CL_CLIP_CNTL_Z_NAN_RETAIN 0x00800000
  934. #define A2XX_PA_CL_CLIP_CNTL_W_NAN_RETAIN 0x01000000
  935. #define REG_A2XX_PA_SU_SC_MODE_CNTL 0x00002205
  936. #define A2XX_PA_SU_SC_MODE_CNTL_CULL_FRONT 0x00000001
  937. #define A2XX_PA_SU_SC_MODE_CNTL_CULL_BACK 0x00000002
  938. #define A2XX_PA_SU_SC_MODE_CNTL_FACE 0x00000004
  939. #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK 0x00000018
  940. #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT 3
  941. static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_POLYMODE(enum a2xx_pa_su_sc_polymode val)
  942. {
  943. return ((val) << A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK;
  944. }
  945. #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK 0x000000e0
  946. #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT 5
  947. static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
  948. {
  949. return ((val) << A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK;
  950. }
  951. #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK 0x00000700
  952. #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT 8
  953. static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
  954. {
  955. return ((val) << A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK;
  956. }
  957. #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_FRONT_ENABLE 0x00000800
  958. #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_BACK_ENABLE 0x00001000
  959. #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_PARA_ENABLE 0x00002000
  960. #define A2XX_PA_SU_SC_MODE_CNTL_MSAA_ENABLE 0x00008000
  961. #define A2XX_PA_SU_SC_MODE_CNTL_VTX_WINDOW_OFFSET_ENABLE 0x00010000
  962. #define A2XX_PA_SU_SC_MODE_CNTL_LINE_STIPPLE_ENABLE 0x00040000
  963. #define A2XX_PA_SU_SC_MODE_CNTL_PROVOKING_VTX_LAST 0x00080000
  964. #define A2XX_PA_SU_SC_MODE_CNTL_PERSP_CORR_DIS 0x00100000
  965. #define A2XX_PA_SU_SC_MODE_CNTL_MULTI_PRIM_IB_ENA 0x00200000
  966. #define A2XX_PA_SU_SC_MODE_CNTL_QUAD_ORDER_ENABLE 0x00800000
  967. #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_ALL_TRI 0x02000000
  968. #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_FIRST_TRI_NEW_STATE 0x04000000
  969. #define A2XX_PA_SU_SC_MODE_CNTL_CLAMPED_FACENESS 0x10000000
  970. #define A2XX_PA_SU_SC_MODE_CNTL_ZERO_AREA_FACENESS 0x20000000
  971. #define A2XX_PA_SU_SC_MODE_CNTL_FACE_KILL_ENABLE 0x40000000
  972. #define A2XX_PA_SU_SC_MODE_CNTL_FACE_WRITE_ENABLE 0x80000000
  973. #define REG_A2XX_PA_CL_VTE_CNTL 0x00002206
  974. #define A2XX_PA_CL_VTE_CNTL_VPORT_X_SCALE_ENA 0x00000001
  975. #define A2XX_PA_CL_VTE_CNTL_VPORT_X_OFFSET_ENA 0x00000002
  976. #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_SCALE_ENA 0x00000004
  977. #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_OFFSET_ENA 0x00000008
  978. #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_SCALE_ENA 0x00000010
  979. #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_OFFSET_ENA 0x00000020
  980. #define A2XX_PA_CL_VTE_CNTL_VTX_XY_FMT 0x00000100
  981. #define A2XX_PA_CL_VTE_CNTL_VTX_Z_FMT 0x00000200
  982. #define A2XX_PA_CL_VTE_CNTL_VTX_W0_FMT 0x00000400
  983. #define A2XX_PA_CL_VTE_CNTL_PERFCOUNTER_REF 0x00000800
  984. #define REG_A2XX_VGT_CURRENT_BIN_ID_MIN 0x00002207
  985. #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK 0x00000007
  986. #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT 0
  987. static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN(uint32_t val)
  988. {
  989. return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK;
  990. }
  991. #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK 0x00000038
  992. #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT 3
  993. static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_ROW(uint32_t val)
  994. {
  995. return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK;
  996. }
  997. #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK 0x000001c0
  998. #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT 6
  999. static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK(uint32_t val)
  1000. {
  1001. return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK;
  1002. }
  1003. #define REG_A2XX_RB_MODECONTROL 0x00002208
  1004. #define A2XX_RB_MODECONTROL_EDRAM_MODE__MASK 0x00000007
  1005. #define A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT 0
  1006. static inline uint32_t A2XX_RB_MODECONTROL_EDRAM_MODE(enum a2xx_rb_edram_mode val)
  1007. {
  1008. return ((val) << A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT) & A2XX_RB_MODECONTROL_EDRAM_MODE__MASK;
  1009. }
  1010. #define REG_A2XX_A220_RB_LRZ_VSC_CONTROL 0x00002209
  1011. #define REG_A2XX_RB_SAMPLE_POS 0x0000220a
  1012. #define REG_A2XX_CLEAR_COLOR 0x0000220b
  1013. #define A2XX_CLEAR_COLOR_RED__MASK 0x000000ff
  1014. #define A2XX_CLEAR_COLOR_RED__SHIFT 0
  1015. static inline uint32_t A2XX_CLEAR_COLOR_RED(uint32_t val)
  1016. {
  1017. return ((val) << A2XX_CLEAR_COLOR_RED__SHIFT) & A2XX_CLEAR_COLOR_RED__MASK;
  1018. }
  1019. #define A2XX_CLEAR_COLOR_GREEN__MASK 0x0000ff00
  1020. #define A2XX_CLEAR_COLOR_GREEN__SHIFT 8
  1021. static inline uint32_t A2XX_CLEAR_COLOR_GREEN(uint32_t val)
  1022. {
  1023. return ((val) << A2XX_CLEAR_COLOR_GREEN__SHIFT) & A2XX_CLEAR_COLOR_GREEN__MASK;
  1024. }
  1025. #define A2XX_CLEAR_COLOR_BLUE__MASK 0x00ff0000
  1026. #define A2XX_CLEAR_COLOR_BLUE__SHIFT 16
  1027. static inline uint32_t A2XX_CLEAR_COLOR_BLUE(uint32_t val)
  1028. {
  1029. return ((val) << A2XX_CLEAR_COLOR_BLUE__SHIFT) & A2XX_CLEAR_COLOR_BLUE__MASK;
  1030. }
  1031. #define A2XX_CLEAR_COLOR_ALPHA__MASK 0xff000000
  1032. #define A2XX_CLEAR_COLOR_ALPHA__SHIFT 24
  1033. static inline uint32_t A2XX_CLEAR_COLOR_ALPHA(uint32_t val)
  1034. {
  1035. return ((val) << A2XX_CLEAR_COLOR_ALPHA__SHIFT) & A2XX_CLEAR_COLOR_ALPHA__MASK;
  1036. }
  1037. #define REG_A2XX_A220_GRAS_CONTROL 0x00002210
  1038. #define REG_A2XX_PA_SU_POINT_SIZE 0x00002280
  1039. #define A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK 0x0000ffff
  1040. #define A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT 0
  1041. static inline uint32_t A2XX_PA_SU_POINT_SIZE_HEIGHT(float val)
  1042. {
  1043. return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT) & A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK;
  1044. }
  1045. #define A2XX_PA_SU_POINT_SIZE_WIDTH__MASK 0xffff0000
  1046. #define A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT 16
  1047. static inline uint32_t A2XX_PA_SU_POINT_SIZE_WIDTH(float val)
  1048. {
  1049. return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT) & A2XX_PA_SU_POINT_SIZE_WIDTH__MASK;
  1050. }
  1051. #define REG_A2XX_PA_SU_POINT_MINMAX 0x00002281
  1052. #define A2XX_PA_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
  1053. #define A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT 0
  1054. static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MIN(float val)
  1055. {
  1056. return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MIN__MASK;
  1057. }
  1058. #define A2XX_PA_SU_POINT_MINMAX_MAX__MASK 0xffff0000
  1059. #define A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT 16
  1060. static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MAX(float val)
  1061. {
  1062. return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MAX__MASK;
  1063. }
  1064. #define REG_A2XX_PA_SU_LINE_CNTL 0x00002282
  1065. #define A2XX_PA_SU_LINE_CNTL_WIDTH__MASK 0x0000ffff
  1066. #define A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT 0
  1067. static inline uint32_t A2XX_PA_SU_LINE_CNTL_WIDTH(float val)
  1068. {
  1069. return ((((uint32_t)(val * 8.0))) << A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT) & A2XX_PA_SU_LINE_CNTL_WIDTH__MASK;
  1070. }
  1071. #define REG_A2XX_PA_SC_LINE_STIPPLE 0x00002283
  1072. #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK 0x0000ffff
  1073. #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT 0
  1074. static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN(uint32_t val)
  1075. {
  1076. return ((val) << A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK;
  1077. }
  1078. #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK 0x00ff0000
  1079. #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT 16
  1080. static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT(uint32_t val)
  1081. {
  1082. return ((val) << A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK;
  1083. }
  1084. #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK 0x10000000
  1085. #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT 28
  1086. static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER(enum a2xx_pa_sc_pattern_bit_order val)
  1087. {
  1088. return ((val) << A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK;
  1089. }
  1090. #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK 0x60000000
  1091. #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT 29
  1092. static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL(enum a2xx_pa_sc_auto_reset_cntl val)
  1093. {
  1094. return ((val) << A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK;
  1095. }
  1096. #define REG_A2XX_PA_SC_VIZ_QUERY 0x00002293
  1097. #define REG_A2XX_VGT_ENHANCE 0x00002294
  1098. #define REG_A2XX_PA_SC_LINE_CNTL 0x00002300
  1099. #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK 0x0000ffff
  1100. #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT 0
  1101. static inline uint32_t A2XX_PA_SC_LINE_CNTL_BRES_CNTL(uint32_t val)
  1102. {
  1103. return ((val) << A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT) & A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK;
  1104. }
  1105. #define A2XX_PA_SC_LINE_CNTL_USE_BRES_CNTL 0x00000100
  1106. #define A2XX_PA_SC_LINE_CNTL_EXPAND_LINE_WIDTH 0x00000200
  1107. #define A2XX_PA_SC_LINE_CNTL_LAST_PIXEL 0x00000400
  1108. #define REG_A2XX_PA_SC_AA_CONFIG 0x00002301
  1109. #define REG_A2XX_PA_SU_VTX_CNTL 0x00002302
  1110. #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK 0x00000001
  1111. #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT 0
  1112. static inline uint32_t A2XX_PA_SU_VTX_CNTL_PIX_CENTER(enum a2xx_pa_pixcenter val)
  1113. {
  1114. return ((val) << A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT) & A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK;
  1115. }
  1116. #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK 0x00000006
  1117. #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT 1
  1118. static inline uint32_t A2XX_PA_SU_VTX_CNTL_ROUND_MODE(enum a2xx_pa_roundmode val)
  1119. {
  1120. return ((val) << A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK;
  1121. }
  1122. #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK 0x00000380
  1123. #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT 7
  1124. static inline uint32_t A2XX_PA_SU_VTX_CNTL_QUANT_MODE(enum a2xx_pa_quantmode val)
  1125. {
  1126. return ((val) << A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK;
  1127. }
  1128. #define REG_A2XX_PA_CL_GB_VERT_CLIP_ADJ 0x00002303
  1129. #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK 0xffffffff
  1130. #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT 0
  1131. static inline uint32_t A2XX_PA_CL_GB_VERT_CLIP_ADJ(float val)
  1132. {
  1133. return ((fui(val)) << A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK;
  1134. }
  1135. #define REG_A2XX_PA_CL_GB_VERT_DISC_ADJ 0x00002304
  1136. #define A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK 0xffffffff
  1137. #define A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT 0
  1138. static inline uint32_t A2XX_PA_CL_GB_VERT_DISC_ADJ(float val)
  1139. {
  1140. return ((fui(val)) << A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK;
  1141. }
  1142. #define REG_A2XX_PA_CL_GB_HORZ_CLIP_ADJ 0x00002305
  1143. #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK 0xffffffff
  1144. #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT 0
  1145. static inline uint32_t A2XX_PA_CL_GB_HORZ_CLIP_ADJ(float val)
  1146. {
  1147. return ((fui(val)) << A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK;
  1148. }
  1149. #define REG_A2XX_PA_CL_GB_HORZ_DISC_ADJ 0x00002306
  1150. #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK 0xffffffff
  1151. #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT 0
  1152. static inline uint32_t A2XX_PA_CL_GB_HORZ_DISC_ADJ(float val)
  1153. {
  1154. return ((fui(val)) << A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK;
  1155. }
  1156. #define REG_A2XX_SQ_VS_CONST 0x00002307
  1157. #define A2XX_SQ_VS_CONST_BASE__MASK 0x000001ff
  1158. #define A2XX_SQ_VS_CONST_BASE__SHIFT 0
  1159. static inline uint32_t A2XX_SQ_VS_CONST_BASE(uint32_t val)
  1160. {
  1161. return ((val) << A2XX_SQ_VS_CONST_BASE__SHIFT) & A2XX_SQ_VS_CONST_BASE__MASK;
  1162. }
  1163. #define A2XX_SQ_VS_CONST_SIZE__MASK 0x001ff000
  1164. #define A2XX_SQ_VS_CONST_SIZE__SHIFT 12
  1165. static inline uint32_t A2XX_SQ_VS_CONST_SIZE(uint32_t val)
  1166. {
  1167. return ((val) << A2XX_SQ_VS_CONST_SIZE__SHIFT) & A2XX_SQ_VS_CONST_SIZE__MASK;
  1168. }
  1169. #define REG_A2XX_SQ_PS_CONST 0x00002308
  1170. #define A2XX_SQ_PS_CONST_BASE__MASK 0x000001ff
  1171. #define A2XX_SQ_PS_CONST_BASE__SHIFT 0
  1172. static inline uint32_t A2XX_SQ_PS_CONST_BASE(uint32_t val)
  1173. {
  1174. return ((val) << A2XX_SQ_PS_CONST_BASE__SHIFT) & A2XX_SQ_PS_CONST_BASE__MASK;
  1175. }
  1176. #define A2XX_SQ_PS_CONST_SIZE__MASK 0x001ff000
  1177. #define A2XX_SQ_PS_CONST_SIZE__SHIFT 12
  1178. static inline uint32_t A2XX_SQ_PS_CONST_SIZE(uint32_t val)
  1179. {
  1180. return ((val) << A2XX_SQ_PS_CONST_SIZE__SHIFT) & A2XX_SQ_PS_CONST_SIZE__MASK;
  1181. }
  1182. #define REG_A2XX_SQ_DEBUG_MISC_0 0x00002309
  1183. #define REG_A2XX_SQ_DEBUG_MISC_1 0x0000230a
  1184. #define REG_A2XX_PA_SC_AA_MASK 0x00002312
  1185. #define REG_A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL 0x00002316
  1186. #define REG_A2XX_VGT_OUT_DEALLOC_CNTL 0x00002317
  1187. #define REG_A2XX_RB_COPY_CONTROL 0x00002318
  1188. #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK 0x00000007
  1189. #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT 0
  1190. static inline uint32_t A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT(enum a2xx_rb_copy_sample_select val)
  1191. {
  1192. return ((val) << A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT) & A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK;
  1193. }
  1194. #define A2XX_RB_COPY_CONTROL_DEPTH_CLEAR_ENABLE 0x00000008
  1195. #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK 0x000000f0
  1196. #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT 4
  1197. static inline uint32_t A2XX_RB_COPY_CONTROL_CLEAR_MASK(uint32_t val)
  1198. {
  1199. return ((val) << A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT) & A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK;
  1200. }
  1201. #define REG_A2XX_RB_COPY_DEST_BASE 0x00002319
  1202. #define REG_A2XX_RB_COPY_DEST_PITCH 0x0000231a
  1203. #define A2XX_RB_COPY_DEST_PITCH__MASK 0xffffffff
  1204. #define A2XX_RB_COPY_DEST_PITCH__SHIFT 0
  1205. static inline uint32_t A2XX_RB_COPY_DEST_PITCH(uint32_t val)
  1206. {
  1207. return ((val >> 5) << A2XX_RB_COPY_DEST_PITCH__SHIFT) & A2XX_RB_COPY_DEST_PITCH__MASK;
  1208. }
  1209. #define REG_A2XX_RB_COPY_DEST_INFO 0x0000231b
  1210. #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK 0x00000007
  1211. #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT 0
  1212. static inline uint32_t A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN(enum adreno_rb_surface_endian val)
  1213. {
  1214. return ((val) << A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT) & A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK;
  1215. }
  1216. #define A2XX_RB_COPY_DEST_INFO_LINEAR 0x00000008
  1217. #define A2XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000f0
  1218. #define A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 4
  1219. static inline uint32_t A2XX_RB_COPY_DEST_INFO_FORMAT(enum a2xx_colorformatx val)
  1220. {
  1221. return ((val) << A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A2XX_RB_COPY_DEST_INFO_FORMAT__MASK;
  1222. }
  1223. #define A2XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
  1224. #define A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
  1225. static inline uint32_t A2XX_RB_COPY_DEST_INFO_SWAP(uint32_t val)
  1226. {
  1227. return ((val) << A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A2XX_RB_COPY_DEST_INFO_SWAP__MASK;
  1228. }
  1229. #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
  1230. #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
  1231. static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
  1232. {
  1233. return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
  1234. }
  1235. #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK 0x00003000
  1236. #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT 12
  1237. static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_TYPE(enum a2xx_rb_dither_type val)
  1238. {
  1239. return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK;
  1240. }
  1241. #define A2XX_RB_COPY_DEST_INFO_WRITE_RED 0x00004000
  1242. #define A2XX_RB_COPY_DEST_INFO_WRITE_GREEN 0x00008000
  1243. #define A2XX_RB_COPY_DEST_INFO_WRITE_BLUE 0x00010000
  1244. #define A2XX_RB_COPY_DEST_INFO_WRITE_ALPHA 0x00020000
  1245. #define REG_A2XX_RB_COPY_DEST_OFFSET 0x0000231c
  1246. #define A2XX_RB_COPY_DEST_OFFSET_X__MASK 0x00001fff
  1247. #define A2XX_RB_COPY_DEST_OFFSET_X__SHIFT 0
  1248. static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_X(uint32_t val)
  1249. {
  1250. return ((val) << A2XX_RB_COPY_DEST_OFFSET_X__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_X__MASK;
  1251. }
  1252. #define A2XX_RB_COPY_DEST_OFFSET_Y__MASK 0x03ffe000
  1253. #define A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT 13
  1254. static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_Y(uint32_t val)
  1255. {
  1256. return ((val) << A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_Y__MASK;
  1257. }
  1258. #define REG_A2XX_RB_DEPTH_CLEAR 0x0000231d
  1259. #define REG_A2XX_RB_SAMPLE_COUNT_CTL 0x00002324
  1260. #define REG_A2XX_RB_COLOR_DEST_MASK 0x00002326
  1261. #define REG_A2XX_A225_GRAS_UCP0X 0x00002340
  1262. #define REG_A2XX_A225_GRAS_UCP5W 0x00002357
  1263. #define REG_A2XX_A225_GRAS_UCP_ENABLED 0x00002360
  1264. #define REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE 0x00002380
  1265. #define REG_A2XX_PA_SU_POLY_OFFSET_BACK_OFFSET 0x00002383
  1266. #define REG_A2XX_SQ_CONSTANT_0 0x00004000
  1267. #define REG_A2XX_SQ_FETCH_0 0x00004800
  1268. #define REG_A2XX_SQ_CF_BOOLEANS 0x00004900
  1269. #define REG_A2XX_SQ_CF_LOOP 0x00004908
  1270. #define REG_A2XX_COHER_SIZE_PM4 0x00000a29
  1271. #define REG_A2XX_COHER_BASE_PM4 0x00000a2a
  1272. #define REG_A2XX_COHER_STATUS_PM4 0x00000a2b
  1273. #define REG_A2XX_SQ_TEX_0 0x00000000
  1274. #define A2XX_SQ_TEX_0_CLAMP_X__MASK 0x00001c00
  1275. #define A2XX_SQ_TEX_0_CLAMP_X__SHIFT 10
  1276. static inline uint32_t A2XX_SQ_TEX_0_CLAMP_X(enum sq_tex_clamp val)
  1277. {
  1278. return ((val) << A2XX_SQ_TEX_0_CLAMP_X__SHIFT) & A2XX_SQ_TEX_0_CLAMP_X__MASK;
  1279. }
  1280. #define A2XX_SQ_TEX_0_CLAMP_Y__MASK 0x0000e000
  1281. #define A2XX_SQ_TEX_0_CLAMP_Y__SHIFT 13
  1282. static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Y(enum sq_tex_clamp val)
  1283. {
  1284. return ((val) << A2XX_SQ_TEX_0_CLAMP_Y__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Y__MASK;
  1285. }
  1286. #define A2XX_SQ_TEX_0_CLAMP_Z__MASK 0x00070000
  1287. #define A2XX_SQ_TEX_0_CLAMP_Z__SHIFT 16
  1288. static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Z(enum sq_tex_clamp val)
  1289. {
  1290. return ((val) << A2XX_SQ_TEX_0_CLAMP_Z__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Z__MASK;
  1291. }
  1292. #define A2XX_SQ_TEX_0_PITCH__MASK 0xffc00000
  1293. #define A2XX_SQ_TEX_0_PITCH__SHIFT 22
  1294. static inline uint32_t A2XX_SQ_TEX_0_PITCH(uint32_t val)
  1295. {
  1296. return ((val >> 5) << A2XX_SQ_TEX_0_PITCH__SHIFT) & A2XX_SQ_TEX_0_PITCH__MASK;
  1297. }
  1298. #define REG_A2XX_SQ_TEX_1 0x00000001
  1299. #define REG_A2XX_SQ_TEX_2 0x00000002
  1300. #define A2XX_SQ_TEX_2_WIDTH__MASK 0x00001fff
  1301. #define A2XX_SQ_TEX_2_WIDTH__SHIFT 0
  1302. static inline uint32_t A2XX_SQ_TEX_2_WIDTH(uint32_t val)
  1303. {
  1304. return ((val) << A2XX_SQ_TEX_2_WIDTH__SHIFT) & A2XX_SQ_TEX_2_WIDTH__MASK;
  1305. }
  1306. #define A2XX_SQ_TEX_2_HEIGHT__MASK 0x03ffe000
  1307. #define A2XX_SQ_TEX_2_HEIGHT__SHIFT 13
  1308. static inline uint32_t A2XX_SQ_TEX_2_HEIGHT(uint32_t val)
  1309. {
  1310. return ((val) << A2XX_SQ_TEX_2_HEIGHT__SHIFT) & A2XX_SQ_TEX_2_HEIGHT__MASK;
  1311. }
  1312. #define REG_A2XX_SQ_TEX_3 0x00000003
  1313. #define A2XX_SQ_TEX_3_SWIZ_X__MASK 0x0000000e
  1314. #define A2XX_SQ_TEX_3_SWIZ_X__SHIFT 1
  1315. static inline uint32_t A2XX_SQ_TEX_3_SWIZ_X(enum sq_tex_swiz val)
  1316. {
  1317. return ((val) << A2XX_SQ_TEX_3_SWIZ_X__SHIFT) & A2XX_SQ_TEX_3_SWIZ_X__MASK;
  1318. }
  1319. #define A2XX_SQ_TEX_3_SWIZ_Y__MASK 0x00000070
  1320. #define A2XX_SQ_TEX_3_SWIZ_Y__SHIFT 4
  1321. static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Y(enum sq_tex_swiz val)
  1322. {
  1323. return ((val) << A2XX_SQ_TEX_3_SWIZ_Y__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Y__MASK;
  1324. }
  1325. #define A2XX_SQ_TEX_3_SWIZ_Z__MASK 0x00000380
  1326. #define A2XX_SQ_TEX_3_SWIZ_Z__SHIFT 7
  1327. static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Z(enum sq_tex_swiz val)
  1328. {
  1329. return ((val) << A2XX_SQ_TEX_3_SWIZ_Z__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Z__MASK;
  1330. }
  1331. #define A2XX_SQ_TEX_3_SWIZ_W__MASK 0x00001c00
  1332. #define A2XX_SQ_TEX_3_SWIZ_W__SHIFT 10
  1333. static inline uint32_t A2XX_SQ_TEX_3_SWIZ_W(enum sq_tex_swiz val)
  1334. {
  1335. return ((val) << A2XX_SQ_TEX_3_SWIZ_W__SHIFT) & A2XX_SQ_TEX_3_SWIZ_W__MASK;
  1336. }
  1337. #define A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK 0x00180000
  1338. #define A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT 19
  1339. static inline uint32_t A2XX_SQ_TEX_3_XY_MAG_FILTER(enum sq_tex_filter val)
  1340. {
  1341. return ((val) << A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK;
  1342. }
  1343. #define A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK 0x00600000
  1344. #define A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT 21
  1345. static inline uint32_t A2XX_SQ_TEX_3_XY_MIN_FILTER(enum sq_tex_filter val)
  1346. {
  1347. return ((val) << A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK;
  1348. }
  1349. #endif /* A2XX_XML */