intel_lvds.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. */
  29. #include <acpi/button.h>
  30. #include <linux/dmi.h>
  31. #include <linux/i2c.h>
  32. #include <linux/slab.h>
  33. #include <drm/drmP.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. #include <linux/acpi.h>
  40. /* Private structure for the integrated LVDS support */
  41. struct intel_lvds_connector {
  42. struct intel_connector base;
  43. struct notifier_block lid_notifier;
  44. };
  45. struct intel_lvds_encoder {
  46. struct intel_encoder base;
  47. bool is_dual_link;
  48. u32 reg;
  49. struct intel_lvds_connector *attached_connector;
  50. };
  51. static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder)
  52. {
  53. return container_of(encoder, struct intel_lvds_encoder, base.base);
  54. }
  55. static struct intel_lvds_connector *to_lvds_connector(struct drm_connector *connector)
  56. {
  57. return container_of(connector, struct intel_lvds_connector, base.base);
  58. }
  59. static bool intel_lvds_get_hw_state(struct intel_encoder *encoder,
  60. enum pipe *pipe)
  61. {
  62. struct drm_device *dev = encoder->base.dev;
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
  65. u32 tmp;
  66. tmp = I915_READ(lvds_encoder->reg);
  67. if (!(tmp & LVDS_PORT_EN))
  68. return false;
  69. if (HAS_PCH_CPT(dev))
  70. *pipe = PORT_TO_PIPE_CPT(tmp);
  71. else
  72. *pipe = PORT_TO_PIPE(tmp);
  73. return true;
  74. }
  75. static void intel_lvds_get_config(struct intel_encoder *encoder,
  76. struct intel_crtc_config *pipe_config)
  77. {
  78. struct drm_device *dev = encoder->base.dev;
  79. struct drm_i915_private *dev_priv = dev->dev_private;
  80. u32 lvds_reg, tmp, flags = 0;
  81. int dotclock;
  82. if (HAS_PCH_SPLIT(dev))
  83. lvds_reg = PCH_LVDS;
  84. else
  85. lvds_reg = LVDS;
  86. tmp = I915_READ(lvds_reg);
  87. if (tmp & LVDS_HSYNC_POLARITY)
  88. flags |= DRM_MODE_FLAG_NHSYNC;
  89. else
  90. flags |= DRM_MODE_FLAG_PHSYNC;
  91. if (tmp & LVDS_VSYNC_POLARITY)
  92. flags |= DRM_MODE_FLAG_NVSYNC;
  93. else
  94. flags |= DRM_MODE_FLAG_PVSYNC;
  95. pipe_config->adjusted_mode.flags |= flags;
  96. /* gen2/3 store dither state in pfit control, needs to match */
  97. if (INTEL_INFO(dev)->gen < 4) {
  98. tmp = I915_READ(PFIT_CONTROL);
  99. pipe_config->gmch_pfit.control |= tmp & PANEL_8TO6_DITHER_ENABLE;
  100. }
  101. dotclock = pipe_config->port_clock;
  102. if (HAS_PCH_SPLIT(dev_priv->dev))
  103. ironlake_check_encoder_dotclock(pipe_config, dotclock);
  104. pipe_config->adjusted_mode.crtc_clock = dotclock;
  105. }
  106. static void intel_pre_enable_lvds(struct intel_encoder *encoder)
  107. {
  108. struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
  109. struct drm_device *dev = encoder->base.dev;
  110. struct drm_i915_private *dev_priv = dev->dev_private;
  111. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  112. const struct drm_display_mode *adjusted_mode =
  113. &crtc->config.adjusted_mode;
  114. int pipe = crtc->pipe;
  115. u32 temp;
  116. if (HAS_PCH_SPLIT(dev)) {
  117. assert_fdi_rx_pll_disabled(dev_priv, pipe);
  118. assert_shared_dpll_disabled(dev_priv,
  119. intel_crtc_to_shared_dpll(crtc));
  120. } else {
  121. assert_pll_disabled(dev_priv, pipe);
  122. }
  123. temp = I915_READ(lvds_encoder->reg);
  124. temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
  125. if (HAS_PCH_CPT(dev)) {
  126. temp &= ~PORT_TRANS_SEL_MASK;
  127. temp |= PORT_TRANS_SEL_CPT(pipe);
  128. } else {
  129. if (pipe == 1) {
  130. temp |= LVDS_PIPEB_SELECT;
  131. } else {
  132. temp &= ~LVDS_PIPEB_SELECT;
  133. }
  134. }
  135. /* set the corresponsding LVDS_BORDER bit */
  136. temp &= ~LVDS_BORDER_ENABLE;
  137. temp |= crtc->config.gmch_pfit.lvds_border_bits;
  138. /* Set the B0-B3 data pairs corresponding to whether we're going to
  139. * set the DPLLs for dual-channel mode or not.
  140. */
  141. if (lvds_encoder->is_dual_link)
  142. temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  143. else
  144. temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  145. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  146. * appropriately here, but we need to look more thoroughly into how
  147. * panels behave in the two modes.
  148. */
  149. /* Set the dithering flag on LVDS as needed, note that there is no
  150. * special lvds dither control bit on pch-split platforms, dithering is
  151. * only controlled through the PIPECONF reg. */
  152. if (INTEL_INFO(dev)->gen == 4) {
  153. /* Bspec wording suggests that LVDS port dithering only exists
  154. * for 18bpp panels. */
  155. if (crtc->config.dither && crtc->config.pipe_bpp == 18)
  156. temp |= LVDS_ENABLE_DITHER;
  157. else
  158. temp &= ~LVDS_ENABLE_DITHER;
  159. }
  160. temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
  161. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  162. temp |= LVDS_HSYNC_POLARITY;
  163. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  164. temp |= LVDS_VSYNC_POLARITY;
  165. I915_WRITE(lvds_encoder->reg, temp);
  166. }
  167. /**
  168. * Sets the power state for the panel.
  169. */
  170. static void intel_enable_lvds(struct intel_encoder *encoder)
  171. {
  172. struct drm_device *dev = encoder->base.dev;
  173. struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
  174. struct intel_connector *intel_connector =
  175. &lvds_encoder->attached_connector->base;
  176. struct drm_i915_private *dev_priv = dev->dev_private;
  177. u32 ctl_reg, stat_reg;
  178. if (HAS_PCH_SPLIT(dev)) {
  179. ctl_reg = PCH_PP_CONTROL;
  180. stat_reg = PCH_PP_STATUS;
  181. } else {
  182. ctl_reg = PP_CONTROL;
  183. stat_reg = PP_STATUS;
  184. }
  185. I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) | LVDS_PORT_EN);
  186. I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
  187. POSTING_READ(lvds_encoder->reg);
  188. if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
  189. DRM_ERROR("timed out waiting for panel to power on\n");
  190. intel_panel_enable_backlight(intel_connector);
  191. }
  192. static void intel_disable_lvds(struct intel_encoder *encoder)
  193. {
  194. struct drm_device *dev = encoder->base.dev;
  195. struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
  196. struct intel_connector *intel_connector =
  197. &lvds_encoder->attached_connector->base;
  198. struct drm_i915_private *dev_priv = dev->dev_private;
  199. u32 ctl_reg, stat_reg;
  200. if (HAS_PCH_SPLIT(dev)) {
  201. ctl_reg = PCH_PP_CONTROL;
  202. stat_reg = PCH_PP_STATUS;
  203. } else {
  204. ctl_reg = PP_CONTROL;
  205. stat_reg = PP_STATUS;
  206. }
  207. intel_panel_disable_backlight(intel_connector);
  208. I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
  209. if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
  210. DRM_ERROR("timed out waiting for panel to power off\n");
  211. I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) & ~LVDS_PORT_EN);
  212. POSTING_READ(lvds_encoder->reg);
  213. }
  214. static enum drm_mode_status
  215. intel_lvds_mode_valid(struct drm_connector *connector,
  216. struct drm_display_mode *mode)
  217. {
  218. struct intel_connector *intel_connector = to_intel_connector(connector);
  219. struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
  220. if (mode->hdisplay > fixed_mode->hdisplay)
  221. return MODE_PANEL;
  222. if (mode->vdisplay > fixed_mode->vdisplay)
  223. return MODE_PANEL;
  224. return MODE_OK;
  225. }
  226. static bool intel_lvds_compute_config(struct intel_encoder *intel_encoder,
  227. struct intel_crtc_config *pipe_config)
  228. {
  229. struct drm_device *dev = intel_encoder->base.dev;
  230. struct drm_i915_private *dev_priv = dev->dev_private;
  231. struct intel_lvds_encoder *lvds_encoder =
  232. to_lvds_encoder(&intel_encoder->base);
  233. struct intel_connector *intel_connector =
  234. &lvds_encoder->attached_connector->base;
  235. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  236. struct intel_crtc *intel_crtc = lvds_encoder->base.new_crtc;
  237. unsigned int lvds_bpp;
  238. /* Should never happen!! */
  239. if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
  240. DRM_ERROR("Can't support LVDS on pipe A\n");
  241. return false;
  242. }
  243. if ((I915_READ(lvds_encoder->reg) & LVDS_A3_POWER_MASK) ==
  244. LVDS_A3_POWER_UP)
  245. lvds_bpp = 8*3;
  246. else
  247. lvds_bpp = 6*3;
  248. if (lvds_bpp != pipe_config->pipe_bpp && !pipe_config->bw_constrained) {
  249. DRM_DEBUG_KMS("forcing display bpp (was %d) to LVDS (%d)\n",
  250. pipe_config->pipe_bpp, lvds_bpp);
  251. pipe_config->pipe_bpp = lvds_bpp;
  252. }
  253. /*
  254. * We have timings from the BIOS for the panel, put them in
  255. * to the adjusted mode. The CRTC will be set up for this mode,
  256. * with the panel scaling set up to source from the H/VDisplay
  257. * of the original mode.
  258. */
  259. intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
  260. adjusted_mode);
  261. if (HAS_PCH_SPLIT(dev)) {
  262. pipe_config->has_pch_encoder = true;
  263. intel_pch_panel_fitting(intel_crtc, pipe_config,
  264. intel_connector->panel.fitting_mode);
  265. } else {
  266. intel_gmch_panel_fitting(intel_crtc, pipe_config,
  267. intel_connector->panel.fitting_mode);
  268. }
  269. /*
  270. * XXX: It would be nice to support lower refresh rates on the
  271. * panels to reduce power consumption, and perhaps match the
  272. * user's requested refresh rate.
  273. */
  274. return true;
  275. }
  276. /**
  277. * Detect the LVDS connection.
  278. *
  279. * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
  280. * connected and closed means disconnected. We also send hotplug events as
  281. * needed, using lid status notification from the input layer.
  282. */
  283. static enum drm_connector_status
  284. intel_lvds_detect(struct drm_connector *connector, bool force)
  285. {
  286. struct drm_device *dev = connector->dev;
  287. enum drm_connector_status status;
  288. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  289. connector->base.id, connector->name);
  290. status = intel_panel_detect(dev);
  291. if (status != connector_status_unknown)
  292. return status;
  293. return connector_status_connected;
  294. }
  295. /**
  296. * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
  297. */
  298. static int intel_lvds_get_modes(struct drm_connector *connector)
  299. {
  300. struct intel_lvds_connector *lvds_connector = to_lvds_connector(connector);
  301. struct drm_device *dev = connector->dev;
  302. struct drm_display_mode *mode;
  303. /* use cached edid if we have one */
  304. if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
  305. return drm_add_edid_modes(connector, lvds_connector->base.edid);
  306. mode = drm_mode_duplicate(dev, lvds_connector->base.panel.fixed_mode);
  307. if (mode == NULL)
  308. return 0;
  309. drm_mode_probed_add(connector, mode);
  310. return 1;
  311. }
  312. static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
  313. {
  314. DRM_INFO("Skipping forced modeset for %s\n", id->ident);
  315. return 1;
  316. }
  317. /* The GPU hangs up on these systems if modeset is performed on LID open */
  318. static const struct dmi_system_id intel_no_modeset_on_lid[] = {
  319. {
  320. .callback = intel_no_modeset_on_lid_dmi_callback,
  321. .ident = "Toshiba Tecra A11",
  322. .matches = {
  323. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  324. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
  325. },
  326. },
  327. { } /* terminating entry */
  328. };
  329. /*
  330. * Lid events. Note the use of 'modeset':
  331. * - we set it to MODESET_ON_LID_OPEN on lid close,
  332. * and set it to MODESET_DONE on open
  333. * - we use it as a "only once" bit (ie we ignore
  334. * duplicate events where it was already properly set)
  335. * - the suspend/resume paths will set it to
  336. * MODESET_SUSPENDED and ignore the lid open event,
  337. * because they restore the mode ("lid open").
  338. */
  339. static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
  340. void *unused)
  341. {
  342. struct intel_lvds_connector *lvds_connector =
  343. container_of(nb, struct intel_lvds_connector, lid_notifier);
  344. struct drm_connector *connector = &lvds_connector->base.base;
  345. struct drm_device *dev = connector->dev;
  346. struct drm_i915_private *dev_priv = dev->dev_private;
  347. if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
  348. return NOTIFY_OK;
  349. mutex_lock(&dev_priv->modeset_restore_lock);
  350. if (dev_priv->modeset_restore == MODESET_SUSPENDED)
  351. goto exit;
  352. /*
  353. * check and update the status of LVDS connector after receiving
  354. * the LID nofication event.
  355. */
  356. connector->status = connector->funcs->detect(connector, false);
  357. /* Don't force modeset on machines where it causes a GPU lockup */
  358. if (dmi_check_system(intel_no_modeset_on_lid))
  359. goto exit;
  360. if (!acpi_lid_open()) {
  361. /* do modeset on next lid open event */
  362. dev_priv->modeset_restore = MODESET_ON_LID_OPEN;
  363. goto exit;
  364. }
  365. if (dev_priv->modeset_restore == MODESET_DONE)
  366. goto exit;
  367. /*
  368. * Some old platform's BIOS love to wreak havoc while the lid is closed.
  369. * We try to detect this here and undo any damage. The split for PCH
  370. * platforms is rather conservative and a bit arbitrary expect that on
  371. * those platforms VGA disabling requires actual legacy VGA I/O access,
  372. * and as part of the cleanup in the hw state restore we also redisable
  373. * the vga plane.
  374. */
  375. if (!HAS_PCH_SPLIT(dev)) {
  376. drm_modeset_lock_all(dev);
  377. intel_modeset_setup_hw_state(dev, true);
  378. drm_modeset_unlock_all(dev);
  379. }
  380. dev_priv->modeset_restore = MODESET_DONE;
  381. exit:
  382. mutex_unlock(&dev_priv->modeset_restore_lock);
  383. return NOTIFY_OK;
  384. }
  385. /**
  386. * intel_lvds_destroy - unregister and free LVDS structures
  387. * @connector: connector to free
  388. *
  389. * Unregister the DDC bus for this connector then free the driver private
  390. * structure.
  391. */
  392. static void intel_lvds_destroy(struct drm_connector *connector)
  393. {
  394. struct intel_lvds_connector *lvds_connector =
  395. to_lvds_connector(connector);
  396. if (lvds_connector->lid_notifier.notifier_call)
  397. acpi_lid_notifier_unregister(&lvds_connector->lid_notifier);
  398. if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
  399. kfree(lvds_connector->base.edid);
  400. intel_panel_fini(&lvds_connector->base.panel);
  401. drm_connector_cleanup(connector);
  402. kfree(connector);
  403. }
  404. static int intel_lvds_set_property(struct drm_connector *connector,
  405. struct drm_property *property,
  406. uint64_t value)
  407. {
  408. struct intel_connector *intel_connector = to_intel_connector(connector);
  409. struct drm_device *dev = connector->dev;
  410. if (property == dev->mode_config.scaling_mode_property) {
  411. struct drm_crtc *crtc;
  412. if (value == DRM_MODE_SCALE_NONE) {
  413. DRM_DEBUG_KMS("no scaling not supported\n");
  414. return -EINVAL;
  415. }
  416. if (intel_connector->panel.fitting_mode == value) {
  417. /* the LVDS scaling property is not changed */
  418. return 0;
  419. }
  420. intel_connector->panel.fitting_mode = value;
  421. crtc = intel_attached_encoder(connector)->base.crtc;
  422. if (crtc && crtc->enabled) {
  423. /*
  424. * If the CRTC is enabled, the display will be changed
  425. * according to the new panel fitting mode.
  426. */
  427. intel_crtc_restore_mode(crtc);
  428. }
  429. }
  430. return 0;
  431. }
  432. static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
  433. .get_modes = intel_lvds_get_modes,
  434. .mode_valid = intel_lvds_mode_valid,
  435. .best_encoder = intel_best_encoder,
  436. };
  437. static const struct drm_connector_funcs intel_lvds_connector_funcs = {
  438. .dpms = intel_connector_dpms,
  439. .detect = intel_lvds_detect,
  440. .fill_modes = drm_helper_probe_single_connector_modes,
  441. .set_property = intel_lvds_set_property,
  442. .destroy = intel_lvds_destroy,
  443. };
  444. static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
  445. .destroy = intel_encoder_destroy,
  446. };
  447. static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
  448. {
  449. DRM_INFO("Skipping LVDS initialization for %s\n", id->ident);
  450. return 1;
  451. }
  452. /* These systems claim to have LVDS, but really don't */
  453. static const struct dmi_system_id intel_no_lvds[] = {
  454. {
  455. .callback = intel_no_lvds_dmi_callback,
  456. .ident = "Apple Mac Mini (Core series)",
  457. .matches = {
  458. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  459. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
  460. },
  461. },
  462. {
  463. .callback = intel_no_lvds_dmi_callback,
  464. .ident = "Apple Mac Mini (Core 2 series)",
  465. .matches = {
  466. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  467. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
  468. },
  469. },
  470. {
  471. .callback = intel_no_lvds_dmi_callback,
  472. .ident = "MSI IM-945GSE-A",
  473. .matches = {
  474. DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
  475. DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
  476. },
  477. },
  478. {
  479. .callback = intel_no_lvds_dmi_callback,
  480. .ident = "Dell Studio Hybrid",
  481. .matches = {
  482. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  483. DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
  484. },
  485. },
  486. {
  487. .callback = intel_no_lvds_dmi_callback,
  488. .ident = "Dell OptiPlex FX170",
  489. .matches = {
  490. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  491. DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
  492. },
  493. },
  494. {
  495. .callback = intel_no_lvds_dmi_callback,
  496. .ident = "AOpen Mini PC",
  497. .matches = {
  498. DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
  499. DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
  500. },
  501. },
  502. {
  503. .callback = intel_no_lvds_dmi_callback,
  504. .ident = "AOpen Mini PC MP915",
  505. .matches = {
  506. DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
  507. DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
  508. },
  509. },
  510. {
  511. .callback = intel_no_lvds_dmi_callback,
  512. .ident = "AOpen i915GMm-HFS",
  513. .matches = {
  514. DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
  515. DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
  516. },
  517. },
  518. {
  519. .callback = intel_no_lvds_dmi_callback,
  520. .ident = "AOpen i45GMx-I",
  521. .matches = {
  522. DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
  523. DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
  524. },
  525. },
  526. {
  527. .callback = intel_no_lvds_dmi_callback,
  528. .ident = "Aopen i945GTt-VFA",
  529. .matches = {
  530. DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
  531. },
  532. },
  533. {
  534. .callback = intel_no_lvds_dmi_callback,
  535. .ident = "Clientron U800",
  536. .matches = {
  537. DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
  538. DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
  539. },
  540. },
  541. {
  542. .callback = intel_no_lvds_dmi_callback,
  543. .ident = "Clientron E830",
  544. .matches = {
  545. DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
  546. DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
  547. },
  548. },
  549. {
  550. .callback = intel_no_lvds_dmi_callback,
  551. .ident = "Asus EeeBox PC EB1007",
  552. .matches = {
  553. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
  554. DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
  555. },
  556. },
  557. {
  558. .callback = intel_no_lvds_dmi_callback,
  559. .ident = "Asus AT5NM10T-I",
  560. .matches = {
  561. DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
  562. DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
  563. },
  564. },
  565. {
  566. .callback = intel_no_lvds_dmi_callback,
  567. .ident = "Hewlett-Packard HP t5740",
  568. .matches = {
  569. DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
  570. DMI_MATCH(DMI_PRODUCT_NAME, " t5740"),
  571. },
  572. },
  573. {
  574. .callback = intel_no_lvds_dmi_callback,
  575. .ident = "Hewlett-Packard t5745",
  576. .matches = {
  577. DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
  578. DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"),
  579. },
  580. },
  581. {
  582. .callback = intel_no_lvds_dmi_callback,
  583. .ident = "Hewlett-Packard st5747",
  584. .matches = {
  585. DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
  586. DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"),
  587. },
  588. },
  589. {
  590. .callback = intel_no_lvds_dmi_callback,
  591. .ident = "MSI Wind Box DC500",
  592. .matches = {
  593. DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
  594. DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
  595. },
  596. },
  597. {
  598. .callback = intel_no_lvds_dmi_callback,
  599. .ident = "Gigabyte GA-D525TUD",
  600. .matches = {
  601. DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
  602. DMI_MATCH(DMI_BOARD_NAME, "D525TUD"),
  603. },
  604. },
  605. {
  606. .callback = intel_no_lvds_dmi_callback,
  607. .ident = "Supermicro X7SPA-H",
  608. .matches = {
  609. DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
  610. DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"),
  611. },
  612. },
  613. {
  614. .callback = intel_no_lvds_dmi_callback,
  615. .ident = "Fujitsu Esprimo Q900",
  616. .matches = {
  617. DMI_MATCH(DMI_SYS_VENDOR, "FUJITSU"),
  618. DMI_MATCH(DMI_PRODUCT_NAME, "ESPRIMO Q900"),
  619. },
  620. },
  621. {
  622. .callback = intel_no_lvds_dmi_callback,
  623. .ident = "Intel D410PT",
  624. .matches = {
  625. DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
  626. DMI_MATCH(DMI_BOARD_NAME, "D410PT"),
  627. },
  628. },
  629. {
  630. .callback = intel_no_lvds_dmi_callback,
  631. .ident = "Intel D425KT",
  632. .matches = {
  633. DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
  634. DMI_EXACT_MATCH(DMI_BOARD_NAME, "D425KT"),
  635. },
  636. },
  637. {
  638. .callback = intel_no_lvds_dmi_callback,
  639. .ident = "Intel D510MO",
  640. .matches = {
  641. DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
  642. DMI_EXACT_MATCH(DMI_BOARD_NAME, "D510MO"),
  643. },
  644. },
  645. {
  646. .callback = intel_no_lvds_dmi_callback,
  647. .ident = "Intel D525MW",
  648. .matches = {
  649. DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
  650. DMI_EXACT_MATCH(DMI_BOARD_NAME, "D525MW"),
  651. },
  652. },
  653. { } /* terminating entry */
  654. };
  655. /*
  656. * Enumerate the child dev array parsed from VBT to check whether
  657. * the LVDS is present.
  658. * If it is present, return 1.
  659. * If it is not present, return false.
  660. * If no child dev is parsed from VBT, it assumes that the LVDS is present.
  661. */
  662. static bool lvds_is_present_in_vbt(struct drm_device *dev,
  663. u8 *i2c_pin)
  664. {
  665. struct drm_i915_private *dev_priv = dev->dev_private;
  666. int i;
  667. if (!dev_priv->vbt.child_dev_num)
  668. return true;
  669. for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
  670. union child_device_config *uchild = dev_priv->vbt.child_dev + i;
  671. struct old_child_dev_config *child = &uchild->old;
  672. /* If the device type is not LFP, continue.
  673. * We have to check both the new identifiers as well as the
  674. * old for compatibility with some BIOSes.
  675. */
  676. if (child->device_type != DEVICE_TYPE_INT_LFP &&
  677. child->device_type != DEVICE_TYPE_LFP)
  678. continue;
  679. if (intel_gmbus_is_port_valid(child->i2c_pin))
  680. *i2c_pin = child->i2c_pin;
  681. /* However, we cannot trust the BIOS writers to populate
  682. * the VBT correctly. Since LVDS requires additional
  683. * information from AIM blocks, a non-zero addin offset is
  684. * a good indicator that the LVDS is actually present.
  685. */
  686. if (child->addin_offset)
  687. return true;
  688. /* But even then some BIOS writers perform some black magic
  689. * and instantiate the device without reference to any
  690. * additional data. Trust that if the VBT was written into
  691. * the OpRegion then they have validated the LVDS's existence.
  692. */
  693. if (dev_priv->opregion.vbt)
  694. return true;
  695. }
  696. return false;
  697. }
  698. static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
  699. {
  700. DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
  701. return 1;
  702. }
  703. static const struct dmi_system_id intel_dual_link_lvds[] = {
  704. {
  705. .callback = intel_dual_link_lvds_callback,
  706. .ident = "Apple MacBook Pro (Core i5/i7 Series)",
  707. .matches = {
  708. DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
  709. DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
  710. },
  711. },
  712. { } /* terminating entry */
  713. };
  714. bool intel_is_dual_link_lvds(struct drm_device *dev)
  715. {
  716. struct intel_encoder *encoder;
  717. struct intel_lvds_encoder *lvds_encoder;
  718. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  719. base.head) {
  720. if (encoder->type == INTEL_OUTPUT_LVDS) {
  721. lvds_encoder = to_lvds_encoder(&encoder->base);
  722. return lvds_encoder->is_dual_link;
  723. }
  724. }
  725. return false;
  726. }
  727. static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder)
  728. {
  729. struct drm_device *dev = lvds_encoder->base.base.dev;
  730. unsigned int val;
  731. struct drm_i915_private *dev_priv = dev->dev_private;
  732. /* use the module option value if specified */
  733. if (i915.lvds_channel_mode > 0)
  734. return i915.lvds_channel_mode == 2;
  735. if (dmi_check_system(intel_dual_link_lvds))
  736. return true;
  737. /* BIOS should set the proper LVDS register value at boot, but
  738. * in reality, it doesn't set the value when the lid is closed;
  739. * we need to check "the value to be set" in VBT when LVDS
  740. * register is uninitialized.
  741. */
  742. val = I915_READ(lvds_encoder->reg);
  743. if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
  744. val = dev_priv->vbt.bios_lvds_val;
  745. return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
  746. }
  747. static bool intel_lvds_supported(struct drm_device *dev)
  748. {
  749. /* With the introduction of the PCH we gained a dedicated
  750. * LVDS presence pin, use it. */
  751. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  752. return true;
  753. /* Otherwise LVDS was only attached to mobile products,
  754. * except for the inglorious 830gm */
  755. if (INTEL_INFO(dev)->gen <= 4 && IS_MOBILE(dev) && !IS_I830(dev))
  756. return true;
  757. return false;
  758. }
  759. /**
  760. * intel_lvds_init - setup LVDS connectors on this device
  761. * @dev: drm device
  762. *
  763. * Create the connector, register the LVDS DDC bus, and try to figure out what
  764. * modes we can display on the LVDS panel (if present).
  765. */
  766. void intel_lvds_init(struct drm_device *dev)
  767. {
  768. struct drm_i915_private *dev_priv = dev->dev_private;
  769. struct intel_lvds_encoder *lvds_encoder;
  770. struct intel_encoder *intel_encoder;
  771. struct intel_lvds_connector *lvds_connector;
  772. struct intel_connector *intel_connector;
  773. struct drm_connector *connector;
  774. struct drm_encoder *encoder;
  775. struct drm_display_mode *scan; /* *modes, *bios_mode; */
  776. struct drm_display_mode *fixed_mode = NULL;
  777. struct drm_display_mode *downclock_mode = NULL;
  778. struct edid *edid;
  779. struct drm_crtc *crtc;
  780. u32 lvds;
  781. int pipe;
  782. u8 pin;
  783. if (!intel_lvds_supported(dev))
  784. return;
  785. /* Skip init on machines we know falsely report LVDS */
  786. if (dmi_check_system(intel_no_lvds))
  787. return;
  788. pin = GMBUS_PORT_PANEL;
  789. if (!lvds_is_present_in_vbt(dev, &pin)) {
  790. DRM_DEBUG_KMS("LVDS is not present in VBT\n");
  791. return;
  792. }
  793. if (HAS_PCH_SPLIT(dev)) {
  794. if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
  795. return;
  796. if (dev_priv->vbt.edp_support) {
  797. DRM_DEBUG_KMS("disable LVDS for eDP support\n");
  798. return;
  799. }
  800. }
  801. lvds_encoder = kzalloc(sizeof(*lvds_encoder), GFP_KERNEL);
  802. if (!lvds_encoder)
  803. return;
  804. lvds_connector = kzalloc(sizeof(*lvds_connector), GFP_KERNEL);
  805. if (!lvds_connector) {
  806. kfree(lvds_encoder);
  807. return;
  808. }
  809. lvds_encoder->attached_connector = lvds_connector;
  810. intel_encoder = &lvds_encoder->base;
  811. encoder = &intel_encoder->base;
  812. intel_connector = &lvds_connector->base;
  813. connector = &intel_connector->base;
  814. drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
  815. DRM_MODE_CONNECTOR_LVDS);
  816. drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
  817. DRM_MODE_ENCODER_LVDS);
  818. intel_encoder->enable = intel_enable_lvds;
  819. intel_encoder->pre_enable = intel_pre_enable_lvds;
  820. intel_encoder->compute_config = intel_lvds_compute_config;
  821. intel_encoder->disable = intel_disable_lvds;
  822. intel_encoder->get_hw_state = intel_lvds_get_hw_state;
  823. intel_encoder->get_config = intel_lvds_get_config;
  824. intel_connector->get_hw_state = intel_connector_get_hw_state;
  825. intel_connector->unregister = intel_connector_unregister;
  826. intel_connector_attach_encoder(intel_connector, intel_encoder);
  827. intel_encoder->type = INTEL_OUTPUT_LVDS;
  828. intel_encoder->cloneable = 0;
  829. if (HAS_PCH_SPLIT(dev))
  830. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  831. else if (IS_GEN4(dev))
  832. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  833. else
  834. intel_encoder->crtc_mask = (1 << 1);
  835. drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
  836. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  837. connector->interlace_allowed = false;
  838. connector->doublescan_allowed = false;
  839. if (HAS_PCH_SPLIT(dev)) {
  840. lvds_encoder->reg = PCH_LVDS;
  841. } else {
  842. lvds_encoder->reg = LVDS;
  843. }
  844. /* create the scaling mode property */
  845. drm_mode_create_scaling_mode_property(dev);
  846. drm_object_attach_property(&connector->base,
  847. dev->mode_config.scaling_mode_property,
  848. DRM_MODE_SCALE_ASPECT);
  849. intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
  850. /*
  851. * LVDS discovery:
  852. * 1) check for EDID on DDC
  853. * 2) check for VBT data
  854. * 3) check to see if LVDS is already on
  855. * if none of the above, no panel
  856. * 4) make sure lid is open
  857. * if closed, act like it's not there for now
  858. */
  859. /*
  860. * Attempt to get the fixed panel mode from DDC. Assume that the
  861. * preferred mode is the right one.
  862. */
  863. mutex_lock(&dev->mode_config.mutex);
  864. edid = drm_get_edid(connector, intel_gmbus_get_adapter(dev_priv, pin));
  865. if (edid) {
  866. if (drm_add_edid_modes(connector, edid)) {
  867. drm_mode_connector_update_edid_property(connector,
  868. edid);
  869. } else {
  870. kfree(edid);
  871. edid = ERR_PTR(-EINVAL);
  872. }
  873. } else {
  874. edid = ERR_PTR(-ENOENT);
  875. }
  876. lvds_connector->base.edid = edid;
  877. if (IS_ERR_OR_NULL(edid)) {
  878. /* Didn't get an EDID, so
  879. * Set wide sync ranges so we get all modes
  880. * handed to valid_mode for checking
  881. */
  882. connector->display_info.min_vfreq = 0;
  883. connector->display_info.max_vfreq = 200;
  884. connector->display_info.min_hfreq = 0;
  885. connector->display_info.max_hfreq = 200;
  886. }
  887. list_for_each_entry(scan, &connector->probed_modes, head) {
  888. if (scan->type & DRM_MODE_TYPE_PREFERRED) {
  889. DRM_DEBUG_KMS("using preferred mode from EDID: ");
  890. drm_mode_debug_printmodeline(scan);
  891. fixed_mode = drm_mode_duplicate(dev, scan);
  892. if (fixed_mode) {
  893. downclock_mode =
  894. intel_find_panel_downclock(dev,
  895. fixed_mode, connector);
  896. if (downclock_mode != NULL &&
  897. i915.lvds_downclock) {
  898. /* We found the downclock for LVDS. */
  899. dev_priv->lvds_downclock_avail = true;
  900. dev_priv->lvds_downclock =
  901. downclock_mode->clock;
  902. DRM_DEBUG_KMS("LVDS downclock is found"
  903. " in EDID. Normal clock %dKhz, "
  904. "downclock %dKhz\n",
  905. fixed_mode->clock,
  906. dev_priv->lvds_downclock);
  907. }
  908. goto out;
  909. }
  910. }
  911. }
  912. /* Failed to get EDID, what about VBT? */
  913. if (dev_priv->vbt.lfp_lvds_vbt_mode) {
  914. DRM_DEBUG_KMS("using mode from VBT: ");
  915. drm_mode_debug_printmodeline(dev_priv->vbt.lfp_lvds_vbt_mode);
  916. fixed_mode = drm_mode_duplicate(dev, dev_priv->vbt.lfp_lvds_vbt_mode);
  917. if (fixed_mode) {
  918. fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
  919. goto out;
  920. }
  921. }
  922. /*
  923. * If we didn't get EDID, try checking if the panel is already turned
  924. * on. If so, assume that whatever is currently programmed is the
  925. * correct mode.
  926. */
  927. /* Ironlake: FIXME if still fail, not try pipe mode now */
  928. if (HAS_PCH_SPLIT(dev))
  929. goto failed;
  930. lvds = I915_READ(LVDS);
  931. pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
  932. crtc = intel_get_crtc_for_pipe(dev, pipe);
  933. if (crtc && (lvds & LVDS_PORT_EN)) {
  934. fixed_mode = intel_crtc_mode_get(dev, crtc);
  935. if (fixed_mode) {
  936. DRM_DEBUG_KMS("using current (BIOS) mode: ");
  937. drm_mode_debug_printmodeline(fixed_mode);
  938. fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
  939. goto out;
  940. }
  941. }
  942. /* If we still don't have a mode after all that, give up. */
  943. if (!fixed_mode)
  944. goto failed;
  945. out:
  946. mutex_unlock(&dev->mode_config.mutex);
  947. lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder);
  948. DRM_DEBUG_KMS("detected %s-link lvds configuration\n",
  949. lvds_encoder->is_dual_link ? "dual" : "single");
  950. /*
  951. * Unlock registers and just
  952. * leave them unlocked
  953. */
  954. if (HAS_PCH_SPLIT(dev)) {
  955. I915_WRITE(PCH_PP_CONTROL,
  956. I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
  957. } else {
  958. I915_WRITE(PP_CONTROL,
  959. I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
  960. }
  961. lvds_connector->lid_notifier.notifier_call = intel_lid_notify;
  962. if (acpi_lid_notifier_register(&lvds_connector->lid_notifier)) {
  963. DRM_DEBUG_KMS("lid notifier registration failed\n");
  964. lvds_connector->lid_notifier.notifier_call = NULL;
  965. }
  966. drm_sysfs_connector_add(connector);
  967. intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
  968. intel_panel_setup_backlight(connector);
  969. return;
  970. failed:
  971. mutex_unlock(&dev->mode_config.mutex);
  972. DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
  973. drm_connector_cleanup(connector);
  974. drm_encoder_cleanup(encoder);
  975. kfree(lvds_encoder);
  976. kfree(lvds_connector);
  977. return;
  978. }