intel_i2c.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. enum disp_clk {
  37. CDCLK,
  38. CZCLK
  39. };
  40. struct gmbus_port {
  41. const char *name;
  42. int reg;
  43. };
  44. static const struct gmbus_port gmbus_ports[] = {
  45. { "ssc", GPIOB },
  46. { "vga", GPIOA },
  47. { "panel", GPIOC },
  48. { "dpc", GPIOD },
  49. { "dpb", GPIOE },
  50. { "dpd", GPIOF },
  51. };
  52. /* Intel GPIO access functions */
  53. #define I2C_RISEFALL_TIME 10
  54. static inline struct intel_gmbus *
  55. to_intel_gmbus(struct i2c_adapter *i2c)
  56. {
  57. return container_of(i2c, struct intel_gmbus, adapter);
  58. }
  59. static int get_disp_clk_div(struct drm_i915_private *dev_priv,
  60. enum disp_clk clk)
  61. {
  62. u32 reg_val;
  63. int clk_ratio;
  64. reg_val = I915_READ(CZCLK_CDCLK_FREQ_RATIO);
  65. if (clk == CDCLK)
  66. clk_ratio =
  67. ((reg_val & CDCLK_FREQ_MASK) >> CDCLK_FREQ_SHIFT) + 1;
  68. else
  69. clk_ratio = (reg_val & CZCLK_FREQ_MASK) + 1;
  70. return clk_ratio;
  71. }
  72. static void gmbus_set_freq(struct drm_i915_private *dev_priv)
  73. {
  74. int vco, gmbus_freq = 0, cdclk_div;
  75. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  76. vco = valleyview_get_vco(dev_priv);
  77. /* Get the CDCLK divide ratio */
  78. cdclk_div = get_disp_clk_div(dev_priv, CDCLK);
  79. /*
  80. * Program the gmbus_freq based on the cdclk frequency.
  81. * BSpec erroneously claims we should aim for 4MHz, but
  82. * in fact 1MHz is the correct frequency.
  83. */
  84. if (cdclk_div)
  85. gmbus_freq = (vco << 1) / cdclk_div;
  86. if (WARN_ON(gmbus_freq == 0))
  87. return;
  88. I915_WRITE(GMBUSFREQ_VLV, gmbus_freq);
  89. }
  90. void
  91. intel_i2c_reset(struct drm_device *dev)
  92. {
  93. struct drm_i915_private *dev_priv = dev->dev_private;
  94. /*
  95. * In BIOS-less system, program the correct gmbus frequency
  96. * before reading edid.
  97. */
  98. if (IS_VALLEYVIEW(dev))
  99. gmbus_set_freq(dev_priv);
  100. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
  101. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS4, 0);
  102. }
  103. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  104. {
  105. u32 val;
  106. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  107. if (!IS_PINEVIEW(dev_priv->dev))
  108. return;
  109. val = I915_READ(DSPCLK_GATE_D);
  110. if (enable)
  111. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  112. else
  113. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  114. I915_WRITE(DSPCLK_GATE_D, val);
  115. }
  116. static u32 get_reserved(struct intel_gmbus *bus)
  117. {
  118. struct drm_i915_private *dev_priv = bus->dev_priv;
  119. struct drm_device *dev = dev_priv->dev;
  120. u32 reserved = 0;
  121. /* On most chips, these bits must be preserved in software. */
  122. if (!IS_I830(dev) && !IS_845G(dev))
  123. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  124. (GPIO_DATA_PULLUP_DISABLE |
  125. GPIO_CLOCK_PULLUP_DISABLE);
  126. return reserved;
  127. }
  128. static int get_clock(void *data)
  129. {
  130. struct intel_gmbus *bus = data;
  131. struct drm_i915_private *dev_priv = bus->dev_priv;
  132. u32 reserved = get_reserved(bus);
  133. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  134. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  135. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  136. }
  137. static int get_data(void *data)
  138. {
  139. struct intel_gmbus *bus = data;
  140. struct drm_i915_private *dev_priv = bus->dev_priv;
  141. u32 reserved = get_reserved(bus);
  142. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  143. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  144. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  145. }
  146. static void set_clock(void *data, int state_high)
  147. {
  148. struct intel_gmbus *bus = data;
  149. struct drm_i915_private *dev_priv = bus->dev_priv;
  150. u32 reserved = get_reserved(bus);
  151. u32 clock_bits;
  152. if (state_high)
  153. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  154. else
  155. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  156. GPIO_CLOCK_VAL_MASK;
  157. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  158. POSTING_READ(bus->gpio_reg);
  159. }
  160. static void set_data(void *data, int state_high)
  161. {
  162. struct intel_gmbus *bus = data;
  163. struct drm_i915_private *dev_priv = bus->dev_priv;
  164. u32 reserved = get_reserved(bus);
  165. u32 data_bits;
  166. if (state_high)
  167. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  168. else
  169. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  170. GPIO_DATA_VAL_MASK;
  171. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  172. POSTING_READ(bus->gpio_reg);
  173. }
  174. static int
  175. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  176. {
  177. struct intel_gmbus *bus = container_of(adapter,
  178. struct intel_gmbus,
  179. adapter);
  180. struct drm_i915_private *dev_priv = bus->dev_priv;
  181. intel_i2c_reset(dev_priv->dev);
  182. intel_i2c_quirk_set(dev_priv, true);
  183. set_data(bus, 1);
  184. set_clock(bus, 1);
  185. udelay(I2C_RISEFALL_TIME);
  186. return 0;
  187. }
  188. static void
  189. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  190. {
  191. struct intel_gmbus *bus = container_of(adapter,
  192. struct intel_gmbus,
  193. adapter);
  194. struct drm_i915_private *dev_priv = bus->dev_priv;
  195. set_data(bus, 1);
  196. set_clock(bus, 1);
  197. intel_i2c_quirk_set(dev_priv, false);
  198. }
  199. static void
  200. intel_gpio_setup(struct intel_gmbus *bus, u32 pin)
  201. {
  202. struct drm_i915_private *dev_priv = bus->dev_priv;
  203. struct i2c_algo_bit_data *algo;
  204. algo = &bus->bit_algo;
  205. /* -1 to map pin pair to gmbus index */
  206. bus->gpio_reg = dev_priv->gpio_mmio_base + gmbus_ports[pin - 1].reg;
  207. bus->adapter.algo_data = algo;
  208. algo->setsda = set_data;
  209. algo->setscl = set_clock;
  210. algo->getsda = get_data;
  211. algo->getscl = get_clock;
  212. algo->pre_xfer = intel_gpio_pre_xfer;
  213. algo->post_xfer = intel_gpio_post_xfer;
  214. algo->udelay = I2C_RISEFALL_TIME;
  215. algo->timeout = usecs_to_jiffies(2200);
  216. algo->data = bus;
  217. }
  218. static int
  219. gmbus_wait_hw_status(struct drm_i915_private *dev_priv,
  220. u32 gmbus2_status,
  221. u32 gmbus4_irq_en)
  222. {
  223. int i;
  224. int reg_offset = dev_priv->gpio_mmio_base;
  225. u32 gmbus2 = 0;
  226. DEFINE_WAIT(wait);
  227. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  228. gmbus4_irq_en = 0;
  229. /* Important: The hw handles only the first bit, so set only one! Since
  230. * we also need to check for NAKs besides the hw ready/idle signal, we
  231. * need to wake up periodically and check that ourselves. */
  232. I915_WRITE(GMBUS4 + reg_offset, gmbus4_irq_en);
  233. for (i = 0; i < msecs_to_jiffies_timeout(50); i++) {
  234. prepare_to_wait(&dev_priv->gmbus_wait_queue, &wait,
  235. TASK_UNINTERRUPTIBLE);
  236. gmbus2 = I915_READ_NOTRACE(GMBUS2 + reg_offset);
  237. if (gmbus2 & (GMBUS_SATOER | gmbus2_status))
  238. break;
  239. schedule_timeout(1);
  240. }
  241. finish_wait(&dev_priv->gmbus_wait_queue, &wait);
  242. I915_WRITE(GMBUS4 + reg_offset, 0);
  243. if (gmbus2 & GMBUS_SATOER)
  244. return -ENXIO;
  245. if (gmbus2 & gmbus2_status)
  246. return 0;
  247. return -ETIMEDOUT;
  248. }
  249. static int
  250. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  251. {
  252. int ret;
  253. int reg_offset = dev_priv->gpio_mmio_base;
  254. #define C ((I915_READ_NOTRACE(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0)
  255. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  256. return wait_for(C, 10);
  257. /* Important: The hw handles only the first bit, so set only one! */
  258. I915_WRITE(GMBUS4 + reg_offset, GMBUS_IDLE_EN);
  259. ret = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
  260. msecs_to_jiffies_timeout(10));
  261. I915_WRITE(GMBUS4 + reg_offset, 0);
  262. if (ret)
  263. return 0;
  264. else
  265. return -ETIMEDOUT;
  266. #undef C
  267. }
  268. static int
  269. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  270. u32 gmbus1_index)
  271. {
  272. int reg_offset = dev_priv->gpio_mmio_base;
  273. u16 len = msg->len;
  274. u8 *buf = msg->buf;
  275. I915_WRITE(GMBUS1 + reg_offset,
  276. gmbus1_index |
  277. GMBUS_CYCLE_WAIT |
  278. (len << GMBUS_BYTE_COUNT_SHIFT) |
  279. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  280. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  281. while (len) {
  282. int ret;
  283. u32 val, loop = 0;
  284. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  285. GMBUS_HW_RDY_EN);
  286. if (ret)
  287. return ret;
  288. val = I915_READ(GMBUS3 + reg_offset);
  289. do {
  290. *buf++ = val & 0xff;
  291. val >>= 8;
  292. } while (--len && ++loop < 4);
  293. }
  294. return 0;
  295. }
  296. static int
  297. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  298. {
  299. int reg_offset = dev_priv->gpio_mmio_base;
  300. u16 len = msg->len;
  301. u8 *buf = msg->buf;
  302. u32 val, loop;
  303. val = loop = 0;
  304. while (len && loop < 4) {
  305. val |= *buf++ << (8 * loop++);
  306. len -= 1;
  307. }
  308. I915_WRITE(GMBUS3 + reg_offset, val);
  309. I915_WRITE(GMBUS1 + reg_offset,
  310. GMBUS_CYCLE_WAIT |
  311. (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
  312. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  313. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  314. while (len) {
  315. int ret;
  316. val = loop = 0;
  317. do {
  318. val |= *buf++ << (8 * loop);
  319. } while (--len && ++loop < 4);
  320. I915_WRITE(GMBUS3 + reg_offset, val);
  321. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  322. GMBUS_HW_RDY_EN);
  323. if (ret)
  324. return ret;
  325. }
  326. return 0;
  327. }
  328. /*
  329. * The gmbus controller can combine a 1 or 2 byte write with a read that
  330. * immediately follows it by using an "INDEX" cycle.
  331. */
  332. static bool
  333. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  334. {
  335. return (i + 1 < num &&
  336. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  337. (msgs[i + 1].flags & I2C_M_RD));
  338. }
  339. static int
  340. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  341. {
  342. int reg_offset = dev_priv->gpio_mmio_base;
  343. u32 gmbus1_index = 0;
  344. u32 gmbus5 = 0;
  345. int ret;
  346. if (msgs[0].len == 2)
  347. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  348. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  349. if (msgs[0].len == 1)
  350. gmbus1_index = GMBUS_CYCLE_INDEX |
  351. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  352. /* GMBUS5 holds 16-bit index */
  353. if (gmbus5)
  354. I915_WRITE(GMBUS5 + reg_offset, gmbus5);
  355. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  356. /* Clear GMBUS5 after each index transfer */
  357. if (gmbus5)
  358. I915_WRITE(GMBUS5 + reg_offset, 0);
  359. return ret;
  360. }
  361. static int
  362. gmbus_xfer(struct i2c_adapter *adapter,
  363. struct i2c_msg *msgs,
  364. int num)
  365. {
  366. struct intel_gmbus *bus = container_of(adapter,
  367. struct intel_gmbus,
  368. adapter);
  369. struct drm_i915_private *dev_priv = bus->dev_priv;
  370. int i, reg_offset;
  371. int ret = 0;
  372. intel_aux_display_runtime_get(dev_priv);
  373. mutex_lock(&dev_priv->gmbus_mutex);
  374. if (bus->force_bit) {
  375. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  376. goto out;
  377. }
  378. reg_offset = dev_priv->gpio_mmio_base;
  379. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  380. for (i = 0; i < num; i++) {
  381. if (gmbus_is_index_read(msgs, i, num)) {
  382. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  383. i += 1; /* set i to the index of the read xfer */
  384. } else if (msgs[i].flags & I2C_M_RD) {
  385. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  386. } else {
  387. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  388. }
  389. if (ret == -ETIMEDOUT)
  390. goto timeout;
  391. if (ret == -ENXIO)
  392. goto clear_err;
  393. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_WAIT_PHASE,
  394. GMBUS_HW_WAIT_EN);
  395. if (ret == -ENXIO)
  396. goto clear_err;
  397. if (ret)
  398. goto timeout;
  399. }
  400. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  401. * a STOP on the very first cycle. To simplify the code we
  402. * unconditionally generate the STOP condition with an additional gmbus
  403. * cycle. */
  404. I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  405. /* Mark the GMBUS interface as disabled after waiting for idle.
  406. * We will re-enable it at the start of the next xfer,
  407. * till then let it sleep.
  408. */
  409. if (gmbus_wait_idle(dev_priv)) {
  410. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  411. adapter->name);
  412. ret = -ETIMEDOUT;
  413. }
  414. I915_WRITE(GMBUS0 + reg_offset, 0);
  415. ret = ret ?: i;
  416. goto out;
  417. clear_err:
  418. /*
  419. * Wait for bus to IDLE before clearing NAK.
  420. * If we clear the NAK while bus is still active, then it will stay
  421. * active and the next transaction may fail.
  422. *
  423. * If no ACK is received during the address phase of a transaction, the
  424. * adapter must report -ENXIO. It is not clear what to return if no ACK
  425. * is received at other times. But we have to be careful to not return
  426. * spurious -ENXIO because that will prevent i2c and drm edid functions
  427. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  428. * timing out seems to happen when there _is_ a ddc chip present, but
  429. * it's slow responding and only answers on the 2nd retry.
  430. */
  431. ret = -ENXIO;
  432. if (gmbus_wait_idle(dev_priv)) {
  433. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  434. adapter->name);
  435. ret = -ETIMEDOUT;
  436. }
  437. /* Toggle the Software Clear Interrupt bit. This has the effect
  438. * of resetting the GMBUS controller and so clearing the
  439. * BUS_ERROR raised by the slave's NAK.
  440. */
  441. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  442. I915_WRITE(GMBUS1 + reg_offset, 0);
  443. I915_WRITE(GMBUS0 + reg_offset, 0);
  444. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  445. adapter->name, msgs[i].addr,
  446. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  447. goto out;
  448. timeout:
  449. DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  450. bus->adapter.name, bus->reg0 & 0xff);
  451. I915_WRITE(GMBUS0 + reg_offset, 0);
  452. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  453. bus->force_bit = 1;
  454. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  455. out:
  456. mutex_unlock(&dev_priv->gmbus_mutex);
  457. intel_aux_display_runtime_put(dev_priv);
  458. return ret;
  459. }
  460. static u32 gmbus_func(struct i2c_adapter *adapter)
  461. {
  462. return i2c_bit_algo.functionality(adapter) &
  463. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  464. /* I2C_FUNC_10BIT_ADDR | */
  465. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  466. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  467. }
  468. static const struct i2c_algorithm gmbus_algorithm = {
  469. .master_xfer = gmbus_xfer,
  470. .functionality = gmbus_func
  471. };
  472. /**
  473. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  474. * @dev: DRM device
  475. */
  476. int intel_setup_gmbus(struct drm_device *dev)
  477. {
  478. struct drm_i915_private *dev_priv = dev->dev_private;
  479. int ret, i;
  480. if (HAS_PCH_NOP(dev))
  481. return 0;
  482. else if (HAS_PCH_SPLIT(dev))
  483. dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
  484. else if (IS_VALLEYVIEW(dev))
  485. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  486. else
  487. dev_priv->gpio_mmio_base = 0;
  488. mutex_init(&dev_priv->gmbus_mutex);
  489. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  490. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  491. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  492. u32 port = i + 1; /* +1 to map gmbus index to pin pair */
  493. bus->adapter.owner = THIS_MODULE;
  494. bus->adapter.class = I2C_CLASS_DDC;
  495. snprintf(bus->adapter.name,
  496. sizeof(bus->adapter.name),
  497. "i915 gmbus %s",
  498. gmbus_ports[i].name);
  499. bus->adapter.dev.parent = &dev->pdev->dev;
  500. bus->dev_priv = dev_priv;
  501. bus->adapter.algo = &gmbus_algorithm;
  502. /* By default use a conservative clock rate */
  503. bus->reg0 = port | GMBUS_RATE_100KHZ;
  504. /* gmbus seems to be broken on i830 */
  505. if (IS_I830(dev))
  506. bus->force_bit = 1;
  507. intel_gpio_setup(bus, port);
  508. ret = i2c_add_adapter(&bus->adapter);
  509. if (ret)
  510. goto err;
  511. }
  512. intel_i2c_reset(dev_priv->dev);
  513. return 0;
  514. err:
  515. while (--i) {
  516. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  517. i2c_del_adapter(&bus->adapter);
  518. }
  519. return ret;
  520. }
  521. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  522. unsigned port)
  523. {
  524. WARN_ON(!intel_gmbus_is_port_valid(port));
  525. /* -1 to map pin pair to gmbus index */
  526. return (intel_gmbus_is_port_valid(port)) ?
  527. &dev_priv->gmbus[port - 1].adapter : NULL;
  528. }
  529. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  530. {
  531. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  532. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  533. }
  534. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  535. {
  536. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  537. bus->force_bit += force_bit ? 1 : -1;
  538. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  539. force_bit ? "en" : "dis", adapter->name,
  540. bus->force_bit);
  541. }
  542. void intel_teardown_gmbus(struct drm_device *dev)
  543. {
  544. struct drm_i915_private *dev_priv = dev->dev_private;
  545. int i;
  546. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  547. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  548. i2c_del_adapter(&bus->adapter);
  549. }
  550. }