intel_crt.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_edid.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. /* Here's the desired hotplug mode */
  37. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  38. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  39. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  40. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  41. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  42. ADPA_CRT_HOTPLUG_ENABLE)
  43. struct intel_crt {
  44. struct intel_encoder base;
  45. /* DPMS state is stored in the connector, which we need in the
  46. * encoder's enable/disable callbacks */
  47. struct intel_connector *connector;
  48. bool force_hotplug_required;
  49. u32 adpa_reg;
  50. };
  51. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  52. {
  53. return container_of(encoder, struct intel_crt, base);
  54. }
  55. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  56. {
  57. return intel_encoder_to_crt(intel_attached_encoder(connector));
  58. }
  59. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  60. enum pipe *pipe)
  61. {
  62. struct drm_device *dev = encoder->base.dev;
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  65. enum intel_display_power_domain power_domain;
  66. u32 tmp;
  67. power_domain = intel_display_port_power_domain(encoder);
  68. if (!intel_display_power_enabled(dev_priv, power_domain))
  69. return false;
  70. tmp = I915_READ(crt->adpa_reg);
  71. if (!(tmp & ADPA_DAC_ENABLE))
  72. return false;
  73. if (HAS_PCH_CPT(dev))
  74. *pipe = PORT_TO_PIPE_CPT(tmp);
  75. else
  76. *pipe = PORT_TO_PIPE(tmp);
  77. return true;
  78. }
  79. static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
  80. {
  81. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  82. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  83. u32 tmp, flags = 0;
  84. tmp = I915_READ(crt->adpa_reg);
  85. if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
  86. flags |= DRM_MODE_FLAG_PHSYNC;
  87. else
  88. flags |= DRM_MODE_FLAG_NHSYNC;
  89. if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
  90. flags |= DRM_MODE_FLAG_PVSYNC;
  91. else
  92. flags |= DRM_MODE_FLAG_NVSYNC;
  93. return flags;
  94. }
  95. static void intel_crt_get_config(struct intel_encoder *encoder,
  96. struct intel_crtc_config *pipe_config)
  97. {
  98. struct drm_device *dev = encoder->base.dev;
  99. int dotclock;
  100. pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
  101. dotclock = pipe_config->port_clock;
  102. if (HAS_PCH_SPLIT(dev))
  103. ironlake_check_encoder_dotclock(pipe_config, dotclock);
  104. pipe_config->adjusted_mode.crtc_clock = dotclock;
  105. }
  106. static void hsw_crt_get_config(struct intel_encoder *encoder,
  107. struct intel_crtc_config *pipe_config)
  108. {
  109. intel_ddi_get_config(encoder, pipe_config);
  110. pipe_config->adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
  111. DRM_MODE_FLAG_NHSYNC |
  112. DRM_MODE_FLAG_PVSYNC |
  113. DRM_MODE_FLAG_NVSYNC);
  114. pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
  115. }
  116. /* Note: The caller is required to filter out dpms modes not supported by the
  117. * platform. */
  118. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  119. {
  120. struct drm_device *dev = encoder->base.dev;
  121. struct drm_i915_private *dev_priv = dev->dev_private;
  122. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  123. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  124. struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
  125. u32 adpa;
  126. if (INTEL_INFO(dev)->gen >= 5)
  127. adpa = ADPA_HOTPLUG_BITS;
  128. else
  129. adpa = 0;
  130. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  131. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  132. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  133. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  134. /* For CPT allow 3 pipe config, for others just use A or B */
  135. if (HAS_PCH_LPT(dev))
  136. ; /* Those bits don't exist here */
  137. else if (HAS_PCH_CPT(dev))
  138. adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
  139. else if (crtc->pipe == 0)
  140. adpa |= ADPA_PIPE_A_SELECT;
  141. else
  142. adpa |= ADPA_PIPE_B_SELECT;
  143. if (!HAS_PCH_SPLIT(dev))
  144. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  145. switch (mode) {
  146. case DRM_MODE_DPMS_ON:
  147. adpa |= ADPA_DAC_ENABLE;
  148. break;
  149. case DRM_MODE_DPMS_STANDBY:
  150. adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  151. break;
  152. case DRM_MODE_DPMS_SUSPEND:
  153. adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  154. break;
  155. case DRM_MODE_DPMS_OFF:
  156. adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  157. break;
  158. }
  159. I915_WRITE(crt->adpa_reg, adpa);
  160. }
  161. static void intel_disable_crt(struct intel_encoder *encoder)
  162. {
  163. intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
  164. }
  165. static void intel_enable_crt(struct intel_encoder *encoder)
  166. {
  167. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  168. intel_crt_set_dpms(encoder, crt->connector->base.dpms);
  169. }
  170. /* Special dpms function to support cloning between dvo/sdvo/crt. */
  171. static void intel_crt_dpms(struct drm_connector *connector, int mode)
  172. {
  173. struct drm_device *dev = connector->dev;
  174. struct intel_encoder *encoder = intel_attached_encoder(connector);
  175. struct drm_crtc *crtc;
  176. int old_dpms;
  177. /* PCH platforms and VLV only support on/off. */
  178. if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
  179. mode = DRM_MODE_DPMS_OFF;
  180. if (mode == connector->dpms)
  181. return;
  182. old_dpms = connector->dpms;
  183. connector->dpms = mode;
  184. /* Only need to change hw state when actually enabled */
  185. crtc = encoder->base.crtc;
  186. if (!crtc) {
  187. encoder->connectors_active = false;
  188. return;
  189. }
  190. /* We need the pipe to run for anything but OFF. */
  191. if (mode == DRM_MODE_DPMS_OFF)
  192. encoder->connectors_active = false;
  193. else
  194. encoder->connectors_active = true;
  195. /* We call connector dpms manually below in case pipe dpms doesn't
  196. * change due to cloning. */
  197. if (mode < old_dpms) {
  198. /* From off to on, enable the pipe first. */
  199. intel_crtc_update_dpms(crtc);
  200. intel_crt_set_dpms(encoder, mode);
  201. } else {
  202. intel_crt_set_dpms(encoder, mode);
  203. intel_crtc_update_dpms(crtc);
  204. }
  205. intel_modeset_check_state(connector->dev);
  206. }
  207. static enum drm_mode_status
  208. intel_crt_mode_valid(struct drm_connector *connector,
  209. struct drm_display_mode *mode)
  210. {
  211. struct drm_device *dev = connector->dev;
  212. int max_clock = 0;
  213. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  214. return MODE_NO_DBLESCAN;
  215. if (mode->clock < 25000)
  216. return MODE_CLOCK_LOW;
  217. if (IS_GEN2(dev))
  218. max_clock = 350000;
  219. else
  220. max_clock = 400000;
  221. if (mode->clock > max_clock)
  222. return MODE_CLOCK_HIGH;
  223. /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
  224. if (HAS_PCH_LPT(dev) &&
  225. (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
  226. return MODE_CLOCK_HIGH;
  227. return MODE_OK;
  228. }
  229. static bool intel_crt_compute_config(struct intel_encoder *encoder,
  230. struct intel_crtc_config *pipe_config)
  231. {
  232. struct drm_device *dev = encoder->base.dev;
  233. if (HAS_PCH_SPLIT(dev))
  234. pipe_config->has_pch_encoder = true;
  235. /* LPT FDI RX only supports 8bpc. */
  236. if (HAS_PCH_LPT(dev))
  237. pipe_config->pipe_bpp = 24;
  238. /* FDI must always be 2.7 GHz */
  239. if (HAS_DDI(dev))
  240. pipe_config->port_clock = 135000 * 2;
  241. return true;
  242. }
  243. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  244. {
  245. struct drm_device *dev = connector->dev;
  246. struct intel_crt *crt = intel_attached_crt(connector);
  247. struct drm_i915_private *dev_priv = dev->dev_private;
  248. u32 adpa;
  249. bool ret;
  250. /* The first time through, trigger an explicit detection cycle */
  251. if (crt->force_hotplug_required) {
  252. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  253. u32 save_adpa;
  254. crt->force_hotplug_required = 0;
  255. save_adpa = adpa = I915_READ(crt->adpa_reg);
  256. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  257. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  258. if (turn_off_dac)
  259. adpa &= ~ADPA_DAC_ENABLE;
  260. I915_WRITE(crt->adpa_reg, adpa);
  261. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  262. 1000))
  263. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  264. if (turn_off_dac) {
  265. I915_WRITE(crt->adpa_reg, save_adpa);
  266. POSTING_READ(crt->adpa_reg);
  267. }
  268. }
  269. /* Check the status to see if both blue and green are on now */
  270. adpa = I915_READ(crt->adpa_reg);
  271. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  272. ret = true;
  273. else
  274. ret = false;
  275. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  276. return ret;
  277. }
  278. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  279. {
  280. struct drm_device *dev = connector->dev;
  281. struct intel_crt *crt = intel_attached_crt(connector);
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. u32 adpa;
  284. bool ret;
  285. u32 save_adpa;
  286. save_adpa = adpa = I915_READ(crt->adpa_reg);
  287. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  288. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  289. I915_WRITE(crt->adpa_reg, adpa);
  290. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  291. 1000)) {
  292. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  293. I915_WRITE(crt->adpa_reg, save_adpa);
  294. }
  295. /* Check the status to see if both blue and green are on now */
  296. adpa = I915_READ(crt->adpa_reg);
  297. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  298. ret = true;
  299. else
  300. ret = false;
  301. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  302. return ret;
  303. }
  304. /**
  305. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  306. *
  307. * Not for i915G/i915GM
  308. *
  309. * \return true if CRT is connected.
  310. * \return false if CRT is disconnected.
  311. */
  312. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  313. {
  314. struct drm_device *dev = connector->dev;
  315. struct drm_i915_private *dev_priv = dev->dev_private;
  316. u32 hotplug_en, orig, stat;
  317. bool ret = false;
  318. int i, tries = 0;
  319. if (HAS_PCH_SPLIT(dev))
  320. return intel_ironlake_crt_detect_hotplug(connector);
  321. if (IS_VALLEYVIEW(dev))
  322. return valleyview_crt_detect_hotplug(connector);
  323. /*
  324. * On 4 series desktop, CRT detect sequence need to be done twice
  325. * to get a reliable result.
  326. */
  327. if (IS_G4X(dev) && !IS_GM45(dev))
  328. tries = 2;
  329. else
  330. tries = 1;
  331. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  332. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  333. for (i = 0; i < tries ; i++) {
  334. /* turn on the FORCE_DETECT */
  335. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  336. /* wait for FORCE_DETECT to go off */
  337. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  338. CRT_HOTPLUG_FORCE_DETECT) == 0,
  339. 1000))
  340. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  341. }
  342. stat = I915_READ(PORT_HOTPLUG_STAT);
  343. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  344. ret = true;
  345. /* clear the interrupt we just generated, if any */
  346. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  347. /* and put the bits back */
  348. I915_WRITE(PORT_HOTPLUG_EN, orig);
  349. return ret;
  350. }
  351. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  352. struct i2c_adapter *i2c)
  353. {
  354. struct edid *edid;
  355. edid = drm_get_edid(connector, i2c);
  356. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  357. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  358. intel_gmbus_force_bit(i2c, true);
  359. edid = drm_get_edid(connector, i2c);
  360. intel_gmbus_force_bit(i2c, false);
  361. }
  362. return edid;
  363. }
  364. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  365. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  366. struct i2c_adapter *adapter)
  367. {
  368. struct edid *edid;
  369. int ret;
  370. edid = intel_crt_get_edid(connector, adapter);
  371. if (!edid)
  372. return 0;
  373. ret = intel_connector_update_modes(connector, edid);
  374. kfree(edid);
  375. return ret;
  376. }
  377. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  378. {
  379. struct intel_crt *crt = intel_attached_crt(connector);
  380. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  381. struct edid *edid;
  382. struct i2c_adapter *i2c;
  383. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  384. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  385. edid = intel_crt_get_edid(connector, i2c);
  386. if (edid) {
  387. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  388. /*
  389. * This may be a DVI-I connector with a shared DDC
  390. * link between analog and digital outputs, so we
  391. * have to check the EDID input spec of the attached device.
  392. */
  393. if (!is_digital) {
  394. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  395. return true;
  396. }
  397. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  398. } else {
  399. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  400. }
  401. kfree(edid);
  402. return false;
  403. }
  404. static enum drm_connector_status
  405. intel_crt_load_detect(struct intel_crt *crt)
  406. {
  407. struct drm_device *dev = crt->base.base.dev;
  408. struct drm_i915_private *dev_priv = dev->dev_private;
  409. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  410. uint32_t save_bclrpat;
  411. uint32_t save_vtotal;
  412. uint32_t vtotal, vactive;
  413. uint32_t vsample;
  414. uint32_t vblank, vblank_start, vblank_end;
  415. uint32_t dsl;
  416. uint32_t bclrpat_reg;
  417. uint32_t vtotal_reg;
  418. uint32_t vblank_reg;
  419. uint32_t vsync_reg;
  420. uint32_t pipeconf_reg;
  421. uint32_t pipe_dsl_reg;
  422. uint8_t st00;
  423. enum drm_connector_status status;
  424. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  425. bclrpat_reg = BCLRPAT(pipe);
  426. vtotal_reg = VTOTAL(pipe);
  427. vblank_reg = VBLANK(pipe);
  428. vsync_reg = VSYNC(pipe);
  429. pipeconf_reg = PIPECONF(pipe);
  430. pipe_dsl_reg = PIPEDSL(pipe);
  431. save_bclrpat = I915_READ(bclrpat_reg);
  432. save_vtotal = I915_READ(vtotal_reg);
  433. vblank = I915_READ(vblank_reg);
  434. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  435. vactive = (save_vtotal & 0x7ff) + 1;
  436. vblank_start = (vblank & 0xfff) + 1;
  437. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  438. /* Set the border color to purple. */
  439. I915_WRITE(bclrpat_reg, 0x500050);
  440. if (!IS_GEN2(dev)) {
  441. uint32_t pipeconf = I915_READ(pipeconf_reg);
  442. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  443. POSTING_READ(pipeconf_reg);
  444. /* Wait for next Vblank to substitue
  445. * border color for Color info */
  446. intel_wait_for_vblank(dev, pipe);
  447. st00 = I915_READ8(VGA_MSR_WRITE);
  448. status = ((st00 & (1 << 4)) != 0) ?
  449. connector_status_connected :
  450. connector_status_disconnected;
  451. I915_WRITE(pipeconf_reg, pipeconf);
  452. } else {
  453. bool restore_vblank = false;
  454. int count, detect;
  455. /*
  456. * If there isn't any border, add some.
  457. * Yes, this will flicker
  458. */
  459. if (vblank_start <= vactive && vblank_end >= vtotal) {
  460. uint32_t vsync = I915_READ(vsync_reg);
  461. uint32_t vsync_start = (vsync & 0xffff) + 1;
  462. vblank_start = vsync_start;
  463. I915_WRITE(vblank_reg,
  464. (vblank_start - 1) |
  465. ((vblank_end - 1) << 16));
  466. restore_vblank = true;
  467. }
  468. /* sample in the vertical border, selecting the larger one */
  469. if (vblank_start - vactive >= vtotal - vblank_end)
  470. vsample = (vblank_start + vactive) >> 1;
  471. else
  472. vsample = (vtotal + vblank_end) >> 1;
  473. /*
  474. * Wait for the border to be displayed
  475. */
  476. while (I915_READ(pipe_dsl_reg) >= vactive)
  477. ;
  478. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  479. ;
  480. /*
  481. * Watch ST00 for an entire scanline
  482. */
  483. detect = 0;
  484. count = 0;
  485. do {
  486. count++;
  487. /* Read the ST00 VGA status register */
  488. st00 = I915_READ8(VGA_MSR_WRITE);
  489. if (st00 & (1 << 4))
  490. detect++;
  491. } while ((I915_READ(pipe_dsl_reg) == dsl));
  492. /* restore vblank if necessary */
  493. if (restore_vblank)
  494. I915_WRITE(vblank_reg, vblank);
  495. /*
  496. * If more than 3/4 of the scanline detected a monitor,
  497. * then it is assumed to be present. This works even on i830,
  498. * where there isn't any way to force the border color across
  499. * the screen
  500. */
  501. status = detect * 4 > count * 3 ?
  502. connector_status_connected :
  503. connector_status_disconnected;
  504. }
  505. /* Restore previous settings */
  506. I915_WRITE(bclrpat_reg, save_bclrpat);
  507. return status;
  508. }
  509. static enum drm_connector_status
  510. intel_crt_detect(struct drm_connector *connector, bool force)
  511. {
  512. struct drm_device *dev = connector->dev;
  513. struct drm_i915_private *dev_priv = dev->dev_private;
  514. struct intel_crt *crt = intel_attached_crt(connector);
  515. struct intel_encoder *intel_encoder = &crt->base;
  516. enum intel_display_power_domain power_domain;
  517. enum drm_connector_status status;
  518. struct intel_load_detect_pipe tmp;
  519. struct drm_modeset_acquire_ctx ctx;
  520. intel_runtime_pm_get(dev_priv);
  521. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
  522. connector->base.id, connector->name,
  523. force);
  524. power_domain = intel_display_port_power_domain(intel_encoder);
  525. intel_display_power_get(dev_priv, power_domain);
  526. if (I915_HAS_HOTPLUG(dev)) {
  527. /* We can not rely on the HPD pin always being correctly wired
  528. * up, for example many KVM do not pass it through, and so
  529. * only trust an assertion that the monitor is connected.
  530. */
  531. if (intel_crt_detect_hotplug(connector)) {
  532. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  533. status = connector_status_connected;
  534. goto out;
  535. } else
  536. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  537. }
  538. if (intel_crt_detect_ddc(connector)) {
  539. status = connector_status_connected;
  540. goto out;
  541. }
  542. /* Load detection is broken on HPD capable machines. Whoever wants a
  543. * broken monitor (without edid) to work behind a broken kvm (that fails
  544. * to have the right resistors for HP detection) needs to fix this up.
  545. * For now just bail out. */
  546. if (I915_HAS_HOTPLUG(dev)) {
  547. status = connector_status_disconnected;
  548. goto out;
  549. }
  550. if (!force) {
  551. status = connector->status;
  552. goto out;
  553. }
  554. /* for pre-945g platforms use load detect */
  555. if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
  556. if (intel_crt_detect_ddc(connector))
  557. status = connector_status_connected;
  558. else
  559. status = intel_crt_load_detect(crt);
  560. intel_release_load_detect_pipe(connector, &tmp, &ctx);
  561. } else
  562. status = connector_status_unknown;
  563. out:
  564. intel_display_power_put(dev_priv, power_domain);
  565. intel_runtime_pm_put(dev_priv);
  566. return status;
  567. }
  568. static void intel_crt_destroy(struct drm_connector *connector)
  569. {
  570. drm_connector_cleanup(connector);
  571. kfree(connector);
  572. }
  573. static int intel_crt_get_modes(struct drm_connector *connector)
  574. {
  575. struct drm_device *dev = connector->dev;
  576. struct drm_i915_private *dev_priv = dev->dev_private;
  577. struct intel_crt *crt = intel_attached_crt(connector);
  578. struct intel_encoder *intel_encoder = &crt->base;
  579. enum intel_display_power_domain power_domain;
  580. int ret;
  581. struct i2c_adapter *i2c;
  582. power_domain = intel_display_port_power_domain(intel_encoder);
  583. intel_display_power_get(dev_priv, power_domain);
  584. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  585. ret = intel_crt_ddc_get_modes(connector, i2c);
  586. if (ret || !IS_G4X(dev))
  587. goto out;
  588. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  589. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
  590. ret = intel_crt_ddc_get_modes(connector, i2c);
  591. out:
  592. intel_display_power_put(dev_priv, power_domain);
  593. return ret;
  594. }
  595. static int intel_crt_set_property(struct drm_connector *connector,
  596. struct drm_property *property,
  597. uint64_t value)
  598. {
  599. return 0;
  600. }
  601. static void intel_crt_reset(struct drm_connector *connector)
  602. {
  603. struct drm_device *dev = connector->dev;
  604. struct drm_i915_private *dev_priv = dev->dev_private;
  605. struct intel_crt *crt = intel_attached_crt(connector);
  606. if (INTEL_INFO(dev)->gen >= 5) {
  607. u32 adpa;
  608. adpa = I915_READ(crt->adpa_reg);
  609. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  610. adpa |= ADPA_HOTPLUG_BITS;
  611. I915_WRITE(crt->adpa_reg, adpa);
  612. POSTING_READ(crt->adpa_reg);
  613. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  614. crt->force_hotplug_required = 1;
  615. }
  616. }
  617. /*
  618. * Routines for controlling stuff on the analog port
  619. */
  620. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  621. .reset = intel_crt_reset,
  622. .dpms = intel_crt_dpms,
  623. .detect = intel_crt_detect,
  624. .fill_modes = drm_helper_probe_single_connector_modes,
  625. .destroy = intel_crt_destroy,
  626. .set_property = intel_crt_set_property,
  627. };
  628. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  629. .mode_valid = intel_crt_mode_valid,
  630. .get_modes = intel_crt_get_modes,
  631. .best_encoder = intel_best_encoder,
  632. };
  633. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  634. .destroy = intel_encoder_destroy,
  635. };
  636. static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  637. {
  638. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  639. return 1;
  640. }
  641. static const struct dmi_system_id intel_no_crt[] = {
  642. {
  643. .callback = intel_no_crt_dmi_callback,
  644. .ident = "ACER ZGB",
  645. .matches = {
  646. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  647. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  648. },
  649. },
  650. {
  651. .callback = intel_no_crt_dmi_callback,
  652. .ident = "DELL XPS 8700",
  653. .matches = {
  654. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  655. DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
  656. },
  657. },
  658. { }
  659. };
  660. void intel_crt_init(struct drm_device *dev)
  661. {
  662. struct drm_connector *connector;
  663. struct intel_crt *crt;
  664. struct intel_connector *intel_connector;
  665. struct drm_i915_private *dev_priv = dev->dev_private;
  666. /* Skip machines without VGA that falsely report hotplug events */
  667. if (dmi_check_system(intel_no_crt))
  668. return;
  669. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  670. if (!crt)
  671. return;
  672. intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
  673. if (!intel_connector) {
  674. kfree(crt);
  675. return;
  676. }
  677. connector = &intel_connector->base;
  678. crt->connector = intel_connector;
  679. drm_connector_init(dev, &intel_connector->base,
  680. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  681. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  682. DRM_MODE_ENCODER_DAC);
  683. intel_connector_attach_encoder(intel_connector, &crt->base);
  684. crt->base.type = INTEL_OUTPUT_ANALOG;
  685. crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
  686. if (IS_I830(dev))
  687. crt->base.crtc_mask = (1 << 0);
  688. else
  689. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  690. if (IS_GEN2(dev))
  691. connector->interlace_allowed = 0;
  692. else
  693. connector->interlace_allowed = 1;
  694. connector->doublescan_allowed = 0;
  695. if (HAS_PCH_SPLIT(dev))
  696. crt->adpa_reg = PCH_ADPA;
  697. else if (IS_VALLEYVIEW(dev))
  698. crt->adpa_reg = VLV_ADPA;
  699. else
  700. crt->adpa_reg = ADPA;
  701. crt->base.compute_config = intel_crt_compute_config;
  702. crt->base.disable = intel_disable_crt;
  703. crt->base.enable = intel_enable_crt;
  704. if (I915_HAS_HOTPLUG(dev))
  705. crt->base.hpd_pin = HPD_CRT;
  706. if (HAS_DDI(dev)) {
  707. crt->base.get_config = hsw_crt_get_config;
  708. crt->base.get_hw_state = intel_ddi_get_hw_state;
  709. } else {
  710. crt->base.get_config = intel_crt_get_config;
  711. crt->base.get_hw_state = intel_crt_get_hw_state;
  712. }
  713. intel_connector->get_hw_state = intel_connector_get_hw_state;
  714. intel_connector->unregister = intel_connector_unregister;
  715. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  716. drm_sysfs_connector_add(connector);
  717. if (!I915_HAS_HOTPLUG(dev))
  718. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  719. /*
  720. * Configure the automatic hotplug detection stuff
  721. */
  722. crt->force_hotplug_required = 0;
  723. /*
  724. * TODO: find a proper way to discover whether we need to set the the
  725. * polarity and link reversal bits or not, instead of relying on the
  726. * BIOS.
  727. */
  728. if (HAS_PCH_LPT(dev)) {
  729. u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
  730. FDI_RX_LINK_REVERSAL_OVERRIDE;
  731. dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
  732. }
  733. intel_crt_reset(connector);
  734. }