i915_dma.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/drm_fb_helper.h>
  32. #include "intel_drv.h"
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/console.h>
  38. #include <linux/vt.h>
  39. #include <linux/vgaarb.h>
  40. #include <linux/acpi.h>
  41. #include <linux/pnp.h>
  42. #include <linux/vga_switcheroo.h>
  43. #include <linux/slab.h>
  44. #include <acpi/video.h>
  45. #include <linux/pm.h>
  46. #include <linux/pm_runtime.h>
  47. #include <linux/oom.h>
  48. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  49. #define BEGIN_LP_RING(n) \
  50. intel_ring_begin(LP_RING(dev_priv), (n))
  51. #define OUT_RING(x) \
  52. intel_ring_emit(LP_RING(dev_priv), x)
  53. #define ADVANCE_LP_RING() \
  54. __intel_ring_advance(LP_RING(dev_priv))
  55. /**
  56. * Lock test for when it's just for synchronization of ring access.
  57. *
  58. * In that case, we don't need to do it when GEM is initialized as nobody else
  59. * has access to the ring.
  60. */
  61. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  62. if (LP_RING(dev->dev_private)->buffer->obj == NULL) \
  63. LOCK_TEST_WITH_RETURN(dev, file); \
  64. } while (0)
  65. static inline u32
  66. intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
  67. {
  68. if (I915_NEED_GFX_HWS(dev_priv->dev))
  69. return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
  70. else
  71. return intel_read_status_page(LP_RING(dev_priv), reg);
  72. }
  73. #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
  74. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  75. #define I915_BREADCRUMB_INDEX 0x21
  76. void i915_update_dri1_breadcrumb(struct drm_device *dev)
  77. {
  78. struct drm_i915_private *dev_priv = dev->dev_private;
  79. struct drm_i915_master_private *master_priv;
  80. /*
  81. * The dri breadcrumb update races against the drm master disappearing.
  82. * Instead of trying to fix this (this is by far not the only ums issue)
  83. * just don't do the update in kms mode.
  84. */
  85. if (drm_core_check_feature(dev, DRIVER_MODESET))
  86. return;
  87. if (dev->primary->master) {
  88. master_priv = dev->primary->master->driver_priv;
  89. if (master_priv->sarea_priv)
  90. master_priv->sarea_priv->last_dispatch =
  91. READ_BREADCRUMB(dev_priv);
  92. }
  93. }
  94. static void i915_write_hws_pga(struct drm_device *dev)
  95. {
  96. struct drm_i915_private *dev_priv = dev->dev_private;
  97. u32 addr;
  98. addr = dev_priv->status_page_dmah->busaddr;
  99. if (INTEL_INFO(dev)->gen >= 4)
  100. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  101. I915_WRITE(HWS_PGA, addr);
  102. }
  103. /**
  104. * Frees the hardware status page, whether it's a physical address or a virtual
  105. * address set up by the X Server.
  106. */
  107. static void i915_free_hws(struct drm_device *dev)
  108. {
  109. struct drm_i915_private *dev_priv = dev->dev_private;
  110. struct intel_engine_cs *ring = LP_RING(dev_priv);
  111. if (dev_priv->status_page_dmah) {
  112. drm_pci_free(dev, dev_priv->status_page_dmah);
  113. dev_priv->status_page_dmah = NULL;
  114. }
  115. if (ring->status_page.gfx_addr) {
  116. ring->status_page.gfx_addr = 0;
  117. iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
  118. }
  119. /* Need to rewrite hardware status page */
  120. I915_WRITE(HWS_PGA, 0x1ffff000);
  121. }
  122. void i915_kernel_lost_context(struct drm_device * dev)
  123. {
  124. struct drm_i915_private *dev_priv = dev->dev_private;
  125. struct drm_i915_master_private *master_priv;
  126. struct intel_engine_cs *ring = LP_RING(dev_priv);
  127. struct intel_ringbuffer *ringbuf = ring->buffer;
  128. /*
  129. * We should never lose context on the ring with modesetting
  130. * as we don't expose it to userspace
  131. */
  132. if (drm_core_check_feature(dev, DRIVER_MODESET))
  133. return;
  134. ringbuf->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  135. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  136. ringbuf->space = ringbuf->head - (ringbuf->tail + I915_RING_FREE_SPACE);
  137. if (ringbuf->space < 0)
  138. ringbuf->space += ringbuf->size;
  139. if (!dev->primary->master)
  140. return;
  141. master_priv = dev->primary->master->driver_priv;
  142. if (ringbuf->head == ringbuf->tail && master_priv->sarea_priv)
  143. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  144. }
  145. static int i915_dma_cleanup(struct drm_device * dev)
  146. {
  147. struct drm_i915_private *dev_priv = dev->dev_private;
  148. int i;
  149. /* Make sure interrupts are disabled here because the uninstall ioctl
  150. * may not have been called from userspace and after dev_private
  151. * is freed, it's too late.
  152. */
  153. if (dev->irq_enabled)
  154. drm_irq_uninstall(dev);
  155. mutex_lock(&dev->struct_mutex);
  156. for (i = 0; i < I915_NUM_RINGS; i++)
  157. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  158. mutex_unlock(&dev->struct_mutex);
  159. /* Clear the HWS virtual address at teardown */
  160. if (I915_NEED_GFX_HWS(dev))
  161. i915_free_hws(dev);
  162. return 0;
  163. }
  164. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  165. {
  166. struct drm_i915_private *dev_priv = dev->dev_private;
  167. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  168. int ret;
  169. master_priv->sarea = drm_getsarea(dev);
  170. if (master_priv->sarea) {
  171. master_priv->sarea_priv = (drm_i915_sarea_t *)
  172. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  173. } else {
  174. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  175. }
  176. if (init->ring_size != 0) {
  177. if (LP_RING(dev_priv)->buffer->obj != NULL) {
  178. i915_dma_cleanup(dev);
  179. DRM_ERROR("Client tried to initialize ringbuffer in "
  180. "GEM mode\n");
  181. return -EINVAL;
  182. }
  183. ret = intel_render_ring_init_dri(dev,
  184. init->ring_start,
  185. init->ring_size);
  186. if (ret) {
  187. i915_dma_cleanup(dev);
  188. return ret;
  189. }
  190. }
  191. dev_priv->dri1.cpp = init->cpp;
  192. dev_priv->dri1.back_offset = init->back_offset;
  193. dev_priv->dri1.front_offset = init->front_offset;
  194. dev_priv->dri1.current_page = 0;
  195. if (master_priv->sarea_priv)
  196. master_priv->sarea_priv->pf_current_page = 0;
  197. /* Allow hardware batchbuffers unless told otherwise.
  198. */
  199. dev_priv->dri1.allow_batchbuffer = 1;
  200. return 0;
  201. }
  202. static int i915_dma_resume(struct drm_device * dev)
  203. {
  204. struct drm_i915_private *dev_priv = dev->dev_private;
  205. struct intel_engine_cs *ring = LP_RING(dev_priv);
  206. DRM_DEBUG_DRIVER("%s\n", __func__);
  207. if (ring->buffer->virtual_start == NULL) {
  208. DRM_ERROR("can not ioremap virtual address for"
  209. " ring buffer\n");
  210. return -ENOMEM;
  211. }
  212. /* Program Hardware Status Page */
  213. if (!ring->status_page.page_addr) {
  214. DRM_ERROR("Can not find hardware status page\n");
  215. return -EINVAL;
  216. }
  217. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  218. ring->status_page.page_addr);
  219. if (ring->status_page.gfx_addr != 0)
  220. intel_ring_setup_status_page(ring);
  221. else
  222. i915_write_hws_pga(dev);
  223. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  224. return 0;
  225. }
  226. static int i915_dma_init(struct drm_device *dev, void *data,
  227. struct drm_file *file_priv)
  228. {
  229. drm_i915_init_t *init = data;
  230. int retcode = 0;
  231. if (drm_core_check_feature(dev, DRIVER_MODESET))
  232. return -ENODEV;
  233. switch (init->func) {
  234. case I915_INIT_DMA:
  235. retcode = i915_initialize(dev, init);
  236. break;
  237. case I915_CLEANUP_DMA:
  238. retcode = i915_dma_cleanup(dev);
  239. break;
  240. case I915_RESUME_DMA:
  241. retcode = i915_dma_resume(dev);
  242. break;
  243. default:
  244. retcode = -EINVAL;
  245. break;
  246. }
  247. return retcode;
  248. }
  249. /* Implement basically the same security restrictions as hardware does
  250. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  251. *
  252. * Most of the calculations below involve calculating the size of a
  253. * particular instruction. It's important to get the size right as
  254. * that tells us where the next instruction to check is. Any illegal
  255. * instruction detected will be given a size of zero, which is a
  256. * signal to abort the rest of the buffer.
  257. */
  258. static int validate_cmd(int cmd)
  259. {
  260. switch (((cmd >> 29) & 0x7)) {
  261. case 0x0:
  262. switch ((cmd >> 23) & 0x3f) {
  263. case 0x0:
  264. return 1; /* MI_NOOP */
  265. case 0x4:
  266. return 1; /* MI_FLUSH */
  267. default:
  268. return 0; /* disallow everything else */
  269. }
  270. break;
  271. case 0x1:
  272. return 0; /* reserved */
  273. case 0x2:
  274. return (cmd & 0xff) + 2; /* 2d commands */
  275. case 0x3:
  276. if (((cmd >> 24) & 0x1f) <= 0x18)
  277. return 1;
  278. switch ((cmd >> 24) & 0x1f) {
  279. case 0x1c:
  280. return 1;
  281. case 0x1d:
  282. switch ((cmd >> 16) & 0xff) {
  283. case 0x3:
  284. return (cmd & 0x1f) + 2;
  285. case 0x4:
  286. return (cmd & 0xf) + 2;
  287. default:
  288. return (cmd & 0xffff) + 2;
  289. }
  290. case 0x1e:
  291. if (cmd & (1 << 23))
  292. return (cmd & 0xffff) + 1;
  293. else
  294. return 1;
  295. case 0x1f:
  296. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  297. return (cmd & 0x1ffff) + 2;
  298. else if (cmd & (1 << 17)) /* indirect random */
  299. if ((cmd & 0xffff) == 0)
  300. return 0; /* unknown length, too hard */
  301. else
  302. return (((cmd & 0xffff) + 1) / 2) + 1;
  303. else
  304. return 2; /* indirect sequential */
  305. default:
  306. return 0;
  307. }
  308. default:
  309. return 0;
  310. }
  311. return 0;
  312. }
  313. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  314. {
  315. struct drm_i915_private *dev_priv = dev->dev_private;
  316. int i, ret;
  317. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->buffer->size - 8)
  318. return -EINVAL;
  319. for (i = 0; i < dwords;) {
  320. int sz = validate_cmd(buffer[i]);
  321. if (sz == 0 || i + sz > dwords)
  322. return -EINVAL;
  323. i += sz;
  324. }
  325. ret = BEGIN_LP_RING((dwords+1)&~1);
  326. if (ret)
  327. return ret;
  328. for (i = 0; i < dwords; i++)
  329. OUT_RING(buffer[i]);
  330. if (dwords & 1)
  331. OUT_RING(0);
  332. ADVANCE_LP_RING();
  333. return 0;
  334. }
  335. int
  336. i915_emit_box(struct drm_device *dev,
  337. struct drm_clip_rect *box,
  338. int DR1, int DR4)
  339. {
  340. struct drm_i915_private *dev_priv = dev->dev_private;
  341. int ret;
  342. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  343. box->y2 <= 0 || box->x2 <= 0) {
  344. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  345. box->x1, box->y1, box->x2, box->y2);
  346. return -EINVAL;
  347. }
  348. if (INTEL_INFO(dev)->gen >= 4) {
  349. ret = BEGIN_LP_RING(4);
  350. if (ret)
  351. return ret;
  352. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  353. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  354. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  355. OUT_RING(DR4);
  356. } else {
  357. ret = BEGIN_LP_RING(6);
  358. if (ret)
  359. return ret;
  360. OUT_RING(GFX_OP_DRAWRECT_INFO);
  361. OUT_RING(DR1);
  362. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  363. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  364. OUT_RING(DR4);
  365. OUT_RING(0);
  366. }
  367. ADVANCE_LP_RING();
  368. return 0;
  369. }
  370. /* XXX: Emitting the counter should really be moved to part of the IRQ
  371. * emit. For now, do it in both places:
  372. */
  373. static void i915_emit_breadcrumb(struct drm_device *dev)
  374. {
  375. struct drm_i915_private *dev_priv = dev->dev_private;
  376. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  377. dev_priv->dri1.counter++;
  378. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  379. dev_priv->dri1.counter = 0;
  380. if (master_priv->sarea_priv)
  381. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  382. if (BEGIN_LP_RING(4) == 0) {
  383. OUT_RING(MI_STORE_DWORD_INDEX);
  384. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  385. OUT_RING(dev_priv->dri1.counter);
  386. OUT_RING(0);
  387. ADVANCE_LP_RING();
  388. }
  389. }
  390. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  391. drm_i915_cmdbuffer_t *cmd,
  392. struct drm_clip_rect *cliprects,
  393. void *cmdbuf)
  394. {
  395. int nbox = cmd->num_cliprects;
  396. int i = 0, count, ret;
  397. if (cmd->sz & 0x3) {
  398. DRM_ERROR("alignment");
  399. return -EINVAL;
  400. }
  401. i915_kernel_lost_context(dev);
  402. count = nbox ? nbox : 1;
  403. for (i = 0; i < count; i++) {
  404. if (i < nbox) {
  405. ret = i915_emit_box(dev, &cliprects[i],
  406. cmd->DR1, cmd->DR4);
  407. if (ret)
  408. return ret;
  409. }
  410. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  411. if (ret)
  412. return ret;
  413. }
  414. i915_emit_breadcrumb(dev);
  415. return 0;
  416. }
  417. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  418. drm_i915_batchbuffer_t * batch,
  419. struct drm_clip_rect *cliprects)
  420. {
  421. struct drm_i915_private *dev_priv = dev->dev_private;
  422. int nbox = batch->num_cliprects;
  423. int i, count, ret;
  424. if ((batch->start | batch->used) & 0x7) {
  425. DRM_ERROR("alignment");
  426. return -EINVAL;
  427. }
  428. i915_kernel_lost_context(dev);
  429. count = nbox ? nbox : 1;
  430. for (i = 0; i < count; i++) {
  431. if (i < nbox) {
  432. ret = i915_emit_box(dev, &cliprects[i],
  433. batch->DR1, batch->DR4);
  434. if (ret)
  435. return ret;
  436. }
  437. if (!IS_I830(dev) && !IS_845G(dev)) {
  438. ret = BEGIN_LP_RING(2);
  439. if (ret)
  440. return ret;
  441. if (INTEL_INFO(dev)->gen >= 4) {
  442. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  443. OUT_RING(batch->start);
  444. } else {
  445. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  446. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  447. }
  448. } else {
  449. ret = BEGIN_LP_RING(4);
  450. if (ret)
  451. return ret;
  452. OUT_RING(MI_BATCH_BUFFER);
  453. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  454. OUT_RING(batch->start + batch->used - 4);
  455. OUT_RING(0);
  456. }
  457. ADVANCE_LP_RING();
  458. }
  459. if (IS_G4X(dev) || IS_GEN5(dev)) {
  460. if (BEGIN_LP_RING(2) == 0) {
  461. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  462. OUT_RING(MI_NOOP);
  463. ADVANCE_LP_RING();
  464. }
  465. }
  466. i915_emit_breadcrumb(dev);
  467. return 0;
  468. }
  469. static int i915_dispatch_flip(struct drm_device * dev)
  470. {
  471. struct drm_i915_private *dev_priv = dev->dev_private;
  472. struct drm_i915_master_private *master_priv =
  473. dev->primary->master->driver_priv;
  474. int ret;
  475. if (!master_priv->sarea_priv)
  476. return -EINVAL;
  477. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  478. __func__,
  479. dev_priv->dri1.current_page,
  480. master_priv->sarea_priv->pf_current_page);
  481. i915_kernel_lost_context(dev);
  482. ret = BEGIN_LP_RING(10);
  483. if (ret)
  484. return ret;
  485. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  486. OUT_RING(0);
  487. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  488. OUT_RING(0);
  489. if (dev_priv->dri1.current_page == 0) {
  490. OUT_RING(dev_priv->dri1.back_offset);
  491. dev_priv->dri1.current_page = 1;
  492. } else {
  493. OUT_RING(dev_priv->dri1.front_offset);
  494. dev_priv->dri1.current_page = 0;
  495. }
  496. OUT_RING(0);
  497. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  498. OUT_RING(0);
  499. ADVANCE_LP_RING();
  500. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
  501. if (BEGIN_LP_RING(4) == 0) {
  502. OUT_RING(MI_STORE_DWORD_INDEX);
  503. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  504. OUT_RING(dev_priv->dri1.counter);
  505. OUT_RING(0);
  506. ADVANCE_LP_RING();
  507. }
  508. master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
  509. return 0;
  510. }
  511. static int i915_quiescent(struct drm_device *dev)
  512. {
  513. i915_kernel_lost_context(dev);
  514. return intel_ring_idle(LP_RING(dev->dev_private));
  515. }
  516. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  517. struct drm_file *file_priv)
  518. {
  519. int ret;
  520. if (drm_core_check_feature(dev, DRIVER_MODESET))
  521. return -ENODEV;
  522. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  523. mutex_lock(&dev->struct_mutex);
  524. ret = i915_quiescent(dev);
  525. mutex_unlock(&dev->struct_mutex);
  526. return ret;
  527. }
  528. static int i915_batchbuffer(struct drm_device *dev, void *data,
  529. struct drm_file *file_priv)
  530. {
  531. struct drm_i915_private *dev_priv = dev->dev_private;
  532. struct drm_i915_master_private *master_priv;
  533. drm_i915_sarea_t *sarea_priv;
  534. drm_i915_batchbuffer_t *batch = data;
  535. int ret;
  536. struct drm_clip_rect *cliprects = NULL;
  537. if (drm_core_check_feature(dev, DRIVER_MODESET))
  538. return -ENODEV;
  539. master_priv = dev->primary->master->driver_priv;
  540. sarea_priv = (drm_i915_sarea_t *) master_priv->sarea_priv;
  541. if (!dev_priv->dri1.allow_batchbuffer) {
  542. DRM_ERROR("Batchbuffer ioctl disabled\n");
  543. return -EINVAL;
  544. }
  545. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  546. batch->start, batch->used, batch->num_cliprects);
  547. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  548. if (batch->num_cliprects < 0)
  549. return -EINVAL;
  550. if (batch->num_cliprects) {
  551. cliprects = kcalloc(batch->num_cliprects,
  552. sizeof(*cliprects),
  553. GFP_KERNEL);
  554. if (cliprects == NULL)
  555. return -ENOMEM;
  556. ret = copy_from_user(cliprects, batch->cliprects,
  557. batch->num_cliprects *
  558. sizeof(struct drm_clip_rect));
  559. if (ret != 0) {
  560. ret = -EFAULT;
  561. goto fail_free;
  562. }
  563. }
  564. mutex_lock(&dev->struct_mutex);
  565. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  566. mutex_unlock(&dev->struct_mutex);
  567. if (sarea_priv)
  568. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  569. fail_free:
  570. kfree(cliprects);
  571. return ret;
  572. }
  573. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  574. struct drm_file *file_priv)
  575. {
  576. struct drm_i915_private *dev_priv = dev->dev_private;
  577. struct drm_i915_master_private *master_priv;
  578. drm_i915_sarea_t *sarea_priv;
  579. drm_i915_cmdbuffer_t *cmdbuf = data;
  580. struct drm_clip_rect *cliprects = NULL;
  581. void *batch_data;
  582. int ret;
  583. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  584. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  585. if (drm_core_check_feature(dev, DRIVER_MODESET))
  586. return -ENODEV;
  587. master_priv = dev->primary->master->driver_priv;
  588. sarea_priv = (drm_i915_sarea_t *) master_priv->sarea_priv;
  589. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  590. if (cmdbuf->num_cliprects < 0)
  591. return -EINVAL;
  592. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  593. if (batch_data == NULL)
  594. return -ENOMEM;
  595. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  596. if (ret != 0) {
  597. ret = -EFAULT;
  598. goto fail_batch_free;
  599. }
  600. if (cmdbuf->num_cliprects) {
  601. cliprects = kcalloc(cmdbuf->num_cliprects,
  602. sizeof(*cliprects), GFP_KERNEL);
  603. if (cliprects == NULL) {
  604. ret = -ENOMEM;
  605. goto fail_batch_free;
  606. }
  607. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  608. cmdbuf->num_cliprects *
  609. sizeof(struct drm_clip_rect));
  610. if (ret != 0) {
  611. ret = -EFAULT;
  612. goto fail_clip_free;
  613. }
  614. }
  615. mutex_lock(&dev->struct_mutex);
  616. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  617. mutex_unlock(&dev->struct_mutex);
  618. if (ret) {
  619. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  620. goto fail_clip_free;
  621. }
  622. if (sarea_priv)
  623. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  624. fail_clip_free:
  625. kfree(cliprects);
  626. fail_batch_free:
  627. kfree(batch_data);
  628. return ret;
  629. }
  630. static int i915_emit_irq(struct drm_device * dev)
  631. {
  632. struct drm_i915_private *dev_priv = dev->dev_private;
  633. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  634. i915_kernel_lost_context(dev);
  635. DRM_DEBUG_DRIVER("\n");
  636. dev_priv->dri1.counter++;
  637. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  638. dev_priv->dri1.counter = 1;
  639. if (master_priv->sarea_priv)
  640. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  641. if (BEGIN_LP_RING(4) == 0) {
  642. OUT_RING(MI_STORE_DWORD_INDEX);
  643. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  644. OUT_RING(dev_priv->dri1.counter);
  645. OUT_RING(MI_USER_INTERRUPT);
  646. ADVANCE_LP_RING();
  647. }
  648. return dev_priv->dri1.counter;
  649. }
  650. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  651. {
  652. struct drm_i915_private *dev_priv = dev->dev_private;
  653. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  654. int ret = 0;
  655. struct intel_engine_cs *ring = LP_RING(dev_priv);
  656. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  657. READ_BREADCRUMB(dev_priv));
  658. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  659. if (master_priv->sarea_priv)
  660. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  661. return 0;
  662. }
  663. if (master_priv->sarea_priv)
  664. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  665. if (ring->irq_get(ring)) {
  666. DRM_WAIT_ON(ret, ring->irq_queue, 3 * HZ,
  667. READ_BREADCRUMB(dev_priv) >= irq_nr);
  668. ring->irq_put(ring);
  669. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  670. ret = -EBUSY;
  671. if (ret == -EBUSY) {
  672. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  673. READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
  674. }
  675. return ret;
  676. }
  677. /* Needs the lock as it touches the ring.
  678. */
  679. static int i915_irq_emit(struct drm_device *dev, void *data,
  680. struct drm_file *file_priv)
  681. {
  682. struct drm_i915_private *dev_priv = dev->dev_private;
  683. drm_i915_irq_emit_t *emit = data;
  684. int result;
  685. if (drm_core_check_feature(dev, DRIVER_MODESET))
  686. return -ENODEV;
  687. if (!dev_priv || !LP_RING(dev_priv)->buffer->virtual_start) {
  688. DRM_ERROR("called with no initialization\n");
  689. return -EINVAL;
  690. }
  691. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  692. mutex_lock(&dev->struct_mutex);
  693. result = i915_emit_irq(dev);
  694. mutex_unlock(&dev->struct_mutex);
  695. if (copy_to_user(emit->irq_seq, &result, sizeof(int))) {
  696. DRM_ERROR("copy_to_user\n");
  697. return -EFAULT;
  698. }
  699. return 0;
  700. }
  701. /* Doesn't need the hardware lock.
  702. */
  703. static int i915_irq_wait(struct drm_device *dev, void *data,
  704. struct drm_file *file_priv)
  705. {
  706. struct drm_i915_private *dev_priv = dev->dev_private;
  707. drm_i915_irq_wait_t *irqwait = data;
  708. if (drm_core_check_feature(dev, DRIVER_MODESET))
  709. return -ENODEV;
  710. if (!dev_priv) {
  711. DRM_ERROR("called with no initialization\n");
  712. return -EINVAL;
  713. }
  714. return i915_wait_irq(dev, irqwait->irq_seq);
  715. }
  716. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  717. struct drm_file *file_priv)
  718. {
  719. struct drm_i915_private *dev_priv = dev->dev_private;
  720. drm_i915_vblank_pipe_t *pipe = data;
  721. if (drm_core_check_feature(dev, DRIVER_MODESET))
  722. return -ENODEV;
  723. if (!dev_priv) {
  724. DRM_ERROR("called with no initialization\n");
  725. return -EINVAL;
  726. }
  727. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  728. return 0;
  729. }
  730. /**
  731. * Schedule buffer swap at given vertical blank.
  732. */
  733. static int i915_vblank_swap(struct drm_device *dev, void *data,
  734. struct drm_file *file_priv)
  735. {
  736. /* The delayed swap mechanism was fundamentally racy, and has been
  737. * removed. The model was that the client requested a delayed flip/swap
  738. * from the kernel, then waited for vblank before continuing to perform
  739. * rendering. The problem was that the kernel might wake the client
  740. * up before it dispatched the vblank swap (since the lock has to be
  741. * held while touching the ringbuffer), in which case the client would
  742. * clear and start the next frame before the swap occurred, and
  743. * flicker would occur in addition to likely missing the vblank.
  744. *
  745. * In the absence of this ioctl, userland falls back to a correct path
  746. * of waiting for a vblank, then dispatching the swap on its own.
  747. * Context switching to userland and back is plenty fast enough for
  748. * meeting the requirements of vblank swapping.
  749. */
  750. return -EINVAL;
  751. }
  752. static int i915_flip_bufs(struct drm_device *dev, void *data,
  753. struct drm_file *file_priv)
  754. {
  755. int ret;
  756. if (drm_core_check_feature(dev, DRIVER_MODESET))
  757. return -ENODEV;
  758. DRM_DEBUG_DRIVER("%s\n", __func__);
  759. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  760. mutex_lock(&dev->struct_mutex);
  761. ret = i915_dispatch_flip(dev);
  762. mutex_unlock(&dev->struct_mutex);
  763. return ret;
  764. }
  765. static int i915_getparam(struct drm_device *dev, void *data,
  766. struct drm_file *file_priv)
  767. {
  768. struct drm_i915_private *dev_priv = dev->dev_private;
  769. drm_i915_getparam_t *param = data;
  770. int value;
  771. if (!dev_priv) {
  772. DRM_ERROR("called with no initialization\n");
  773. return -EINVAL;
  774. }
  775. switch (param->param) {
  776. case I915_PARAM_IRQ_ACTIVE:
  777. value = dev->pdev->irq ? 1 : 0;
  778. break;
  779. case I915_PARAM_ALLOW_BATCHBUFFER:
  780. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  781. break;
  782. case I915_PARAM_LAST_DISPATCH:
  783. value = READ_BREADCRUMB(dev_priv);
  784. break;
  785. case I915_PARAM_CHIPSET_ID:
  786. value = dev->pdev->device;
  787. break;
  788. case I915_PARAM_HAS_GEM:
  789. value = 1;
  790. break;
  791. case I915_PARAM_NUM_FENCES_AVAIL:
  792. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  793. break;
  794. case I915_PARAM_HAS_OVERLAY:
  795. value = dev_priv->overlay ? 1 : 0;
  796. break;
  797. case I915_PARAM_HAS_PAGEFLIPPING:
  798. value = 1;
  799. break;
  800. case I915_PARAM_HAS_EXECBUF2:
  801. /* depends on GEM */
  802. value = 1;
  803. break;
  804. case I915_PARAM_HAS_BSD:
  805. value = intel_ring_initialized(&dev_priv->ring[VCS]);
  806. break;
  807. case I915_PARAM_HAS_BLT:
  808. value = intel_ring_initialized(&dev_priv->ring[BCS]);
  809. break;
  810. case I915_PARAM_HAS_VEBOX:
  811. value = intel_ring_initialized(&dev_priv->ring[VECS]);
  812. break;
  813. case I915_PARAM_HAS_RELAXED_FENCING:
  814. value = 1;
  815. break;
  816. case I915_PARAM_HAS_COHERENT_RINGS:
  817. value = 1;
  818. break;
  819. case I915_PARAM_HAS_EXEC_CONSTANTS:
  820. value = INTEL_INFO(dev)->gen >= 4;
  821. break;
  822. case I915_PARAM_HAS_RELAXED_DELTA:
  823. value = 1;
  824. break;
  825. case I915_PARAM_HAS_GEN7_SOL_RESET:
  826. value = 1;
  827. break;
  828. case I915_PARAM_HAS_LLC:
  829. value = HAS_LLC(dev);
  830. break;
  831. case I915_PARAM_HAS_WT:
  832. value = HAS_WT(dev);
  833. break;
  834. case I915_PARAM_HAS_ALIASING_PPGTT:
  835. value = dev_priv->mm.aliasing_ppgtt || USES_FULL_PPGTT(dev);
  836. break;
  837. case I915_PARAM_HAS_WAIT_TIMEOUT:
  838. value = 1;
  839. break;
  840. case I915_PARAM_HAS_SEMAPHORES:
  841. value = i915_semaphore_is_enabled(dev);
  842. break;
  843. case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
  844. value = 1;
  845. break;
  846. case I915_PARAM_HAS_SECURE_BATCHES:
  847. value = capable(CAP_SYS_ADMIN);
  848. break;
  849. case I915_PARAM_HAS_PINNED_BATCHES:
  850. value = 1;
  851. break;
  852. case I915_PARAM_HAS_EXEC_NO_RELOC:
  853. value = 1;
  854. break;
  855. case I915_PARAM_HAS_EXEC_HANDLE_LUT:
  856. value = 1;
  857. break;
  858. case I915_PARAM_CMD_PARSER_VERSION:
  859. value = i915_cmd_parser_get_version();
  860. break;
  861. default:
  862. DRM_DEBUG("Unknown parameter %d\n", param->param);
  863. return -EINVAL;
  864. }
  865. if (copy_to_user(param->value, &value, sizeof(int))) {
  866. DRM_ERROR("copy_to_user failed\n");
  867. return -EFAULT;
  868. }
  869. return 0;
  870. }
  871. static int i915_setparam(struct drm_device *dev, void *data,
  872. struct drm_file *file_priv)
  873. {
  874. struct drm_i915_private *dev_priv = dev->dev_private;
  875. drm_i915_setparam_t *param = data;
  876. if (!dev_priv) {
  877. DRM_ERROR("called with no initialization\n");
  878. return -EINVAL;
  879. }
  880. switch (param->param) {
  881. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  882. break;
  883. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  884. break;
  885. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  886. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  887. break;
  888. case I915_SETPARAM_NUM_USED_FENCES:
  889. if (param->value > dev_priv->num_fence_regs ||
  890. param->value < 0)
  891. return -EINVAL;
  892. /* Userspace can use first N regs */
  893. dev_priv->fence_reg_start = param->value;
  894. break;
  895. default:
  896. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  897. param->param);
  898. return -EINVAL;
  899. }
  900. return 0;
  901. }
  902. static int i915_set_status_page(struct drm_device *dev, void *data,
  903. struct drm_file *file_priv)
  904. {
  905. struct drm_i915_private *dev_priv = dev->dev_private;
  906. drm_i915_hws_addr_t *hws = data;
  907. struct intel_engine_cs *ring;
  908. if (drm_core_check_feature(dev, DRIVER_MODESET))
  909. return -ENODEV;
  910. if (!I915_NEED_GFX_HWS(dev))
  911. return -EINVAL;
  912. if (!dev_priv) {
  913. DRM_ERROR("called with no initialization\n");
  914. return -EINVAL;
  915. }
  916. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  917. WARN(1, "tried to set status page when mode setting active\n");
  918. return 0;
  919. }
  920. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  921. ring = LP_RING(dev_priv);
  922. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  923. dev_priv->dri1.gfx_hws_cpu_addr =
  924. ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
  925. if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
  926. i915_dma_cleanup(dev);
  927. ring->status_page.gfx_addr = 0;
  928. DRM_ERROR("can not ioremap virtual address for"
  929. " G33 hw status page\n");
  930. return -ENOMEM;
  931. }
  932. memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
  933. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  934. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  935. ring->status_page.gfx_addr);
  936. DRM_DEBUG_DRIVER("load hws at %p\n",
  937. ring->status_page.page_addr);
  938. return 0;
  939. }
  940. static int i915_get_bridge_dev(struct drm_device *dev)
  941. {
  942. struct drm_i915_private *dev_priv = dev->dev_private;
  943. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  944. if (!dev_priv->bridge_dev) {
  945. DRM_ERROR("bridge device not found\n");
  946. return -1;
  947. }
  948. return 0;
  949. }
  950. #define MCHBAR_I915 0x44
  951. #define MCHBAR_I965 0x48
  952. #define MCHBAR_SIZE (4*4096)
  953. #define DEVEN_REG 0x54
  954. #define DEVEN_MCHBAR_EN (1 << 28)
  955. /* Allocate space for the MCH regs if needed, return nonzero on error */
  956. static int
  957. intel_alloc_mchbar_resource(struct drm_device *dev)
  958. {
  959. struct drm_i915_private *dev_priv = dev->dev_private;
  960. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  961. u32 temp_lo, temp_hi = 0;
  962. u64 mchbar_addr;
  963. int ret;
  964. if (INTEL_INFO(dev)->gen >= 4)
  965. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  966. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  967. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  968. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  969. #ifdef CONFIG_PNP
  970. if (mchbar_addr &&
  971. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  972. return 0;
  973. #endif
  974. /* Get some space for it */
  975. dev_priv->mch_res.name = "i915 MCHBAR";
  976. dev_priv->mch_res.flags = IORESOURCE_MEM;
  977. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  978. &dev_priv->mch_res,
  979. MCHBAR_SIZE, MCHBAR_SIZE,
  980. PCIBIOS_MIN_MEM,
  981. 0, pcibios_align_resource,
  982. dev_priv->bridge_dev);
  983. if (ret) {
  984. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  985. dev_priv->mch_res.start = 0;
  986. return ret;
  987. }
  988. if (INTEL_INFO(dev)->gen >= 4)
  989. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  990. upper_32_bits(dev_priv->mch_res.start));
  991. pci_write_config_dword(dev_priv->bridge_dev, reg,
  992. lower_32_bits(dev_priv->mch_res.start));
  993. return 0;
  994. }
  995. /* Setup MCHBAR if possible, return true if we should disable it again */
  996. static void
  997. intel_setup_mchbar(struct drm_device *dev)
  998. {
  999. struct drm_i915_private *dev_priv = dev->dev_private;
  1000. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1001. u32 temp;
  1002. bool enabled;
  1003. if (IS_VALLEYVIEW(dev))
  1004. return;
  1005. dev_priv->mchbar_need_disable = false;
  1006. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1007. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1008. enabled = !!(temp & DEVEN_MCHBAR_EN);
  1009. } else {
  1010. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1011. enabled = temp & 1;
  1012. }
  1013. /* If it's already enabled, don't have to do anything */
  1014. if (enabled)
  1015. return;
  1016. if (intel_alloc_mchbar_resource(dev))
  1017. return;
  1018. dev_priv->mchbar_need_disable = true;
  1019. /* Space is allocated or reserved, so enable it. */
  1020. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1021. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  1022. temp | DEVEN_MCHBAR_EN);
  1023. } else {
  1024. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1025. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  1026. }
  1027. }
  1028. static void
  1029. intel_teardown_mchbar(struct drm_device *dev)
  1030. {
  1031. struct drm_i915_private *dev_priv = dev->dev_private;
  1032. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1033. u32 temp;
  1034. if (dev_priv->mchbar_need_disable) {
  1035. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1036. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1037. temp &= ~DEVEN_MCHBAR_EN;
  1038. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  1039. } else {
  1040. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1041. temp &= ~1;
  1042. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  1043. }
  1044. }
  1045. if (dev_priv->mch_res.start)
  1046. release_resource(&dev_priv->mch_res);
  1047. }
  1048. /* true = enable decode, false = disable decoder */
  1049. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1050. {
  1051. struct drm_device *dev = cookie;
  1052. intel_modeset_vga_set_state(dev, state);
  1053. if (state)
  1054. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1055. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1056. else
  1057. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1058. }
  1059. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1060. {
  1061. struct drm_device *dev = pci_get_drvdata(pdev);
  1062. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1063. if (state == VGA_SWITCHEROO_ON) {
  1064. pr_info("switched on\n");
  1065. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1066. /* i915 resume handler doesn't set to D0 */
  1067. pci_set_power_state(dev->pdev, PCI_D0);
  1068. i915_resume(dev);
  1069. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1070. } else {
  1071. pr_err("switched off\n");
  1072. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1073. i915_suspend(dev, pmm);
  1074. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1075. }
  1076. }
  1077. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1078. {
  1079. struct drm_device *dev = pci_get_drvdata(pdev);
  1080. /*
  1081. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1082. * locking inversion with the driver load path. And the access here is
  1083. * completely racy anyway. So don't bother with locking for now.
  1084. */
  1085. return dev->open_count == 0;
  1086. }
  1087. static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
  1088. .set_gpu_state = i915_switcheroo_set_state,
  1089. .reprobe = NULL,
  1090. .can_switch = i915_switcheroo_can_switch,
  1091. };
  1092. static int i915_load_modeset_init(struct drm_device *dev)
  1093. {
  1094. struct drm_i915_private *dev_priv = dev->dev_private;
  1095. int ret;
  1096. ret = intel_parse_bios(dev);
  1097. if (ret)
  1098. DRM_INFO("failed to find VBIOS tables\n");
  1099. /* If we have > 1 VGA cards, then we need to arbitrate access
  1100. * to the common VGA resources.
  1101. *
  1102. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1103. * then we do not take part in VGA arbitration and the
  1104. * vga_client_register() fails with -ENODEV.
  1105. */
  1106. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1107. if (ret && ret != -ENODEV)
  1108. goto out;
  1109. intel_register_dsm_handler();
  1110. ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
  1111. if (ret)
  1112. goto cleanup_vga_client;
  1113. /* Initialise stolen first so that we may reserve preallocated
  1114. * objects for the BIOS to KMS transition.
  1115. */
  1116. ret = i915_gem_init_stolen(dev);
  1117. if (ret)
  1118. goto cleanup_vga_switcheroo;
  1119. intel_power_domains_init_hw(dev_priv);
  1120. ret = drm_irq_install(dev, dev->pdev->irq);
  1121. if (ret)
  1122. goto cleanup_gem_stolen;
  1123. /* Important: The output setup functions called by modeset_init need
  1124. * working irqs for e.g. gmbus and dp aux transfers. */
  1125. intel_modeset_init(dev);
  1126. ret = i915_gem_init(dev);
  1127. if (ret)
  1128. goto cleanup_irq;
  1129. INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);
  1130. intel_modeset_gem_init(dev);
  1131. /* Always safe in the mode setting case. */
  1132. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1133. dev->vblank_disable_allowed = true;
  1134. if (INTEL_INFO(dev)->num_pipes == 0)
  1135. return 0;
  1136. ret = intel_fbdev_init(dev);
  1137. if (ret)
  1138. goto cleanup_gem;
  1139. /* Only enable hotplug handling once the fbdev is fully set up. */
  1140. intel_hpd_init(dev);
  1141. /*
  1142. * Some ports require correctly set-up hpd registers for detection to
  1143. * work properly (leading to ghost connected connector status), e.g. VGA
  1144. * on gm45. Hence we can only set up the initial fbdev config after hpd
  1145. * irqs are fully enabled. Now we should scan for the initial config
  1146. * only once hotplug handling is enabled, but due to screwed-up locking
  1147. * around kms/fbdev init we can't protect the fdbev initial config
  1148. * scanning against hotplug events. Hence do this first and ignore the
  1149. * tiny window where we will loose hotplug notifactions.
  1150. */
  1151. intel_fbdev_initial_config(dev);
  1152. /* Only enable hotplug handling once the fbdev is fully set up. */
  1153. dev_priv->enable_hotplug_processing = true;
  1154. drm_kms_helper_poll_init(dev);
  1155. return 0;
  1156. cleanup_gem:
  1157. mutex_lock(&dev->struct_mutex);
  1158. i915_gem_cleanup_ringbuffer(dev);
  1159. i915_gem_context_fini(dev);
  1160. mutex_unlock(&dev->struct_mutex);
  1161. WARN_ON(dev_priv->mm.aliasing_ppgtt);
  1162. cleanup_irq:
  1163. drm_irq_uninstall(dev);
  1164. cleanup_gem_stolen:
  1165. i915_gem_cleanup_stolen(dev);
  1166. cleanup_vga_switcheroo:
  1167. vga_switcheroo_unregister_client(dev->pdev);
  1168. cleanup_vga_client:
  1169. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1170. out:
  1171. return ret;
  1172. }
  1173. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1174. {
  1175. struct drm_i915_master_private *master_priv;
  1176. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1177. if (!master_priv)
  1178. return -ENOMEM;
  1179. master->driver_priv = master_priv;
  1180. return 0;
  1181. }
  1182. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1183. {
  1184. struct drm_i915_master_private *master_priv = master->driver_priv;
  1185. if (!master_priv)
  1186. return;
  1187. kfree(master_priv);
  1188. master->driver_priv = NULL;
  1189. }
  1190. #if IS_ENABLED(CONFIG_FB)
  1191. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1192. {
  1193. struct apertures_struct *ap;
  1194. struct pci_dev *pdev = dev_priv->dev->pdev;
  1195. bool primary;
  1196. ap = alloc_apertures(1);
  1197. if (!ap)
  1198. return;
  1199. ap->ranges[0].base = dev_priv->gtt.mappable_base;
  1200. ap->ranges[0].size = dev_priv->gtt.mappable_end;
  1201. primary =
  1202. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1203. remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1204. kfree(ap);
  1205. }
  1206. #else
  1207. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1208. {
  1209. }
  1210. #endif
  1211. #if !defined(CONFIG_VGA_CONSOLE)
  1212. static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
  1213. {
  1214. return 0;
  1215. }
  1216. #elif !defined(CONFIG_DUMMY_CONSOLE)
  1217. static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
  1218. {
  1219. return -ENODEV;
  1220. }
  1221. #else
  1222. static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
  1223. {
  1224. int ret = 0;
  1225. DRM_INFO("Replacing VGA console driver\n");
  1226. console_lock();
  1227. if (con_is_bound(&vga_con))
  1228. ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
  1229. if (ret == 0) {
  1230. ret = do_unregister_con_driver(&vga_con);
  1231. /* Ignore "already unregistered". */
  1232. if (ret == -ENODEV)
  1233. ret = 0;
  1234. }
  1235. console_unlock();
  1236. return ret;
  1237. }
  1238. #endif
  1239. static void i915_dump_device_info(struct drm_i915_private *dev_priv)
  1240. {
  1241. const struct intel_device_info *info = &dev_priv->info;
  1242. #define PRINT_S(name) "%s"
  1243. #define SEP_EMPTY
  1244. #define PRINT_FLAG(name) info->name ? #name "," : ""
  1245. #define SEP_COMMA ,
  1246. DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
  1247. DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
  1248. info->gen,
  1249. dev_priv->dev->pdev->device,
  1250. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
  1251. #undef PRINT_S
  1252. #undef SEP_EMPTY
  1253. #undef PRINT_FLAG
  1254. #undef SEP_COMMA
  1255. }
  1256. /*
  1257. * Determine various intel_device_info fields at runtime.
  1258. *
  1259. * Use it when either:
  1260. * - it's judged too laborious to fill n static structures with the limit
  1261. * when a simple if statement does the job,
  1262. * - run-time checks (eg read fuse/strap registers) are needed.
  1263. *
  1264. * This function needs to be called:
  1265. * - after the MMIO has been setup as we are reading registers,
  1266. * - after the PCH has been detected,
  1267. * - before the first usage of the fields it can tweak.
  1268. */
  1269. static void intel_device_info_runtime_init(struct drm_device *dev)
  1270. {
  1271. struct drm_i915_private *dev_priv = dev->dev_private;
  1272. struct intel_device_info *info;
  1273. enum pipe pipe;
  1274. info = (struct intel_device_info *)&dev_priv->info;
  1275. if (IS_VALLEYVIEW(dev))
  1276. for_each_pipe(pipe)
  1277. info->num_sprites[pipe] = 2;
  1278. else
  1279. for_each_pipe(pipe)
  1280. info->num_sprites[pipe] = 1;
  1281. if (i915.disable_display) {
  1282. DRM_INFO("Display disabled (module parameter)\n");
  1283. info->num_pipes = 0;
  1284. } else if (info->num_pipes > 0 &&
  1285. (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
  1286. !IS_VALLEYVIEW(dev)) {
  1287. u32 fuse_strap = I915_READ(FUSE_STRAP);
  1288. u32 sfuse_strap = I915_READ(SFUSE_STRAP);
  1289. /*
  1290. * SFUSE_STRAP is supposed to have a bit signalling the display
  1291. * is fused off. Unfortunately it seems that, at least in
  1292. * certain cases, fused off display means that PCH display
  1293. * reads don't land anywhere. In that case, we read 0s.
  1294. *
  1295. * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
  1296. * should be set when taking over after the firmware.
  1297. */
  1298. if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
  1299. sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
  1300. (dev_priv->pch_type == PCH_CPT &&
  1301. !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
  1302. DRM_INFO("Display fused off, disabling\n");
  1303. info->num_pipes = 0;
  1304. }
  1305. }
  1306. }
  1307. /**
  1308. * i915_driver_load - setup chip and create an initial config
  1309. * @dev: DRM device
  1310. * @flags: startup flags
  1311. *
  1312. * The driver load routine has to do several things:
  1313. * - drive output discovery via intel_modeset_init()
  1314. * - initialize the memory manager
  1315. * - allocate initial config memory
  1316. * - setup the DRM framebuffer with the allocated memory
  1317. */
  1318. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1319. {
  1320. struct drm_i915_private *dev_priv;
  1321. struct intel_device_info *info, *device_info;
  1322. int ret = 0, mmio_bar, mmio_size;
  1323. uint32_t aperture_size;
  1324. info = (struct intel_device_info *) flags;
  1325. /* Refuse to load on gen6+ without kms enabled. */
  1326. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
  1327. DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
  1328. DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
  1329. return -ENODEV;
  1330. }
  1331. /* UMS needs agp support. */
  1332. if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
  1333. return -EINVAL;
  1334. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1335. if (dev_priv == NULL)
  1336. return -ENOMEM;
  1337. dev->dev_private = (void *)dev_priv;
  1338. dev_priv->dev = dev;
  1339. /* copy initial configuration to dev_priv->info */
  1340. device_info = (struct intel_device_info *)&dev_priv->info;
  1341. *device_info = *info;
  1342. spin_lock_init(&dev_priv->irq_lock);
  1343. spin_lock_init(&dev_priv->gpu_error.lock);
  1344. spin_lock_init(&dev_priv->backlight_lock);
  1345. spin_lock_init(&dev_priv->uncore.lock);
  1346. spin_lock_init(&dev_priv->mm.object_stat_lock);
  1347. mutex_init(&dev_priv->dpio_lock);
  1348. mutex_init(&dev_priv->modeset_restore_lock);
  1349. intel_pm_setup(dev);
  1350. intel_display_crc_init(dev);
  1351. i915_dump_device_info(dev_priv);
  1352. /* Not all pre-production machines fall into this category, only the
  1353. * very first ones. Almost everything should work, except for maybe
  1354. * suspend/resume. And we don't implement workarounds that affect only
  1355. * pre-production machines. */
  1356. if (IS_HSW_EARLY_SDV(dev))
  1357. DRM_INFO("This is an early pre-production Haswell machine. "
  1358. "It may not be fully functional.\n");
  1359. if (i915_get_bridge_dev(dev)) {
  1360. ret = -EIO;
  1361. goto free_priv;
  1362. }
  1363. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1364. /* Before gen4, the registers and the GTT are behind different BARs.
  1365. * However, from gen4 onwards, the registers and the GTT are shared
  1366. * in the same BAR, so we want to restrict this ioremap from
  1367. * clobbering the GTT which we want ioremap_wc instead. Fortunately,
  1368. * the register BAR remains the same size for all the earlier
  1369. * generations up to Ironlake.
  1370. */
  1371. if (info->gen < 5)
  1372. mmio_size = 512*1024;
  1373. else
  1374. mmio_size = 2*1024*1024;
  1375. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
  1376. if (!dev_priv->regs) {
  1377. DRM_ERROR("failed to map registers\n");
  1378. ret = -EIO;
  1379. goto put_bridge;
  1380. }
  1381. /* This must be called before any calls to HAS_PCH_* */
  1382. intel_detect_pch(dev);
  1383. intel_uncore_init(dev);
  1384. ret = i915_gem_gtt_init(dev);
  1385. if (ret)
  1386. goto out_regs;
  1387. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1388. ret = i915_kick_out_vgacon(dev_priv);
  1389. if (ret) {
  1390. DRM_ERROR("failed to remove conflicting VGA console\n");
  1391. goto out_gtt;
  1392. }
  1393. i915_kick_out_firmware_fb(dev_priv);
  1394. }
  1395. pci_set_master(dev->pdev);
  1396. /* overlay on gen2 is broken and can't address above 1G */
  1397. if (IS_GEN2(dev))
  1398. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1399. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1400. * using 32bit addressing, overwriting memory if HWS is located
  1401. * above 4GB.
  1402. *
  1403. * The documentation also mentions an issue with undefined
  1404. * behaviour if any general state is accessed within a page above 4GB,
  1405. * which also needs to be handled carefully.
  1406. */
  1407. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1408. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1409. aperture_size = dev_priv->gtt.mappable_end;
  1410. dev_priv->gtt.mappable =
  1411. io_mapping_create_wc(dev_priv->gtt.mappable_base,
  1412. aperture_size);
  1413. if (dev_priv->gtt.mappable == NULL) {
  1414. ret = -EIO;
  1415. goto out_gtt;
  1416. }
  1417. dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
  1418. aperture_size);
  1419. /* The i915 workqueue is primarily used for batched retirement of
  1420. * requests (and thus managing bo) once the task has been completed
  1421. * by the GPU. i915_gem_retire_requests() is called directly when we
  1422. * need high-priority retirement, such as waiting for an explicit
  1423. * bo.
  1424. *
  1425. * It is also used for periodic low-priority events, such as
  1426. * idle-timers and recording error state.
  1427. *
  1428. * All tasks on the workqueue are expected to acquire the dev mutex
  1429. * so there is no point in running more than one instance of the
  1430. * workqueue at any time. Use an ordered one.
  1431. */
  1432. dev_priv->wq = alloc_ordered_workqueue("i915", 0);
  1433. if (dev_priv->wq == NULL) {
  1434. DRM_ERROR("Failed to create our workqueue.\n");
  1435. ret = -ENOMEM;
  1436. goto out_mtrrfree;
  1437. }
  1438. intel_irq_init(dev);
  1439. intel_uncore_sanitize(dev);
  1440. /* Try to make sure MCHBAR is enabled before poking at it */
  1441. intel_setup_mchbar(dev);
  1442. intel_setup_gmbus(dev);
  1443. intel_opregion_setup(dev);
  1444. intel_setup_bios(dev);
  1445. i915_gem_load(dev);
  1446. /* On the 945G/GM, the chipset reports the MSI capability on the
  1447. * integrated graphics even though the support isn't actually there
  1448. * according to the published specs. It doesn't appear to function
  1449. * correctly in testing on 945G.
  1450. * This may be a side effect of MSI having been made available for PEG
  1451. * and the registers being closely associated.
  1452. *
  1453. * According to chipset errata, on the 965GM, MSI interrupts may
  1454. * be lost or delayed, but we use them anyways to avoid
  1455. * stuck interrupts on some machines.
  1456. */
  1457. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1458. pci_enable_msi(dev->pdev);
  1459. intel_device_info_runtime_init(dev);
  1460. if (INTEL_INFO(dev)->num_pipes) {
  1461. ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
  1462. if (ret)
  1463. goto out_gem_unload;
  1464. }
  1465. intel_power_domains_init(dev_priv);
  1466. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1467. ret = i915_load_modeset_init(dev);
  1468. if (ret < 0) {
  1469. DRM_ERROR("failed to init modeset\n");
  1470. goto out_power_well;
  1471. }
  1472. } else {
  1473. /* Start out suspended in ums mode. */
  1474. dev_priv->ums.mm_suspended = 1;
  1475. }
  1476. i915_setup_sysfs(dev);
  1477. if (INTEL_INFO(dev)->num_pipes) {
  1478. /* Must be done after probing outputs */
  1479. intel_opregion_init(dev);
  1480. acpi_video_register();
  1481. }
  1482. if (IS_GEN5(dev))
  1483. intel_gpu_ips_init(dev_priv);
  1484. intel_init_runtime_pm(dev_priv);
  1485. return 0;
  1486. out_power_well:
  1487. intel_power_domains_remove(dev_priv);
  1488. drm_vblank_cleanup(dev);
  1489. out_gem_unload:
  1490. WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
  1491. unregister_shrinker(&dev_priv->mm.shrinker);
  1492. if (dev->pdev->msi_enabled)
  1493. pci_disable_msi(dev->pdev);
  1494. intel_teardown_gmbus(dev);
  1495. intel_teardown_mchbar(dev);
  1496. pm_qos_remove_request(&dev_priv->pm_qos);
  1497. destroy_workqueue(dev_priv->wq);
  1498. out_mtrrfree:
  1499. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1500. io_mapping_free(dev_priv->gtt.mappable);
  1501. out_gtt:
  1502. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1503. out_regs:
  1504. intel_uncore_fini(dev);
  1505. pci_iounmap(dev->pdev, dev_priv->regs);
  1506. put_bridge:
  1507. pci_dev_put(dev_priv->bridge_dev);
  1508. free_priv:
  1509. if (dev_priv->slab)
  1510. kmem_cache_destroy(dev_priv->slab);
  1511. kfree(dev_priv);
  1512. return ret;
  1513. }
  1514. int i915_driver_unload(struct drm_device *dev)
  1515. {
  1516. struct drm_i915_private *dev_priv = dev->dev_private;
  1517. int ret;
  1518. ret = i915_gem_suspend(dev);
  1519. if (ret) {
  1520. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1521. return ret;
  1522. }
  1523. intel_fini_runtime_pm(dev_priv);
  1524. intel_gpu_ips_teardown();
  1525. /* The i915.ko module is still not prepared to be loaded when
  1526. * the power well is not enabled, so just enable it in case
  1527. * we're going to unload/reload. */
  1528. intel_display_set_init_power(dev_priv, true);
  1529. intel_power_domains_remove(dev_priv);
  1530. i915_teardown_sysfs(dev);
  1531. WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
  1532. unregister_shrinker(&dev_priv->mm.shrinker);
  1533. io_mapping_free(dev_priv->gtt.mappable);
  1534. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1535. acpi_video_unregister();
  1536. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1537. intel_fbdev_fini(dev);
  1538. intel_modeset_cleanup(dev);
  1539. cancel_work_sync(&dev_priv->console_resume_work);
  1540. /*
  1541. * free the memory space allocated for the child device
  1542. * config parsed from VBT
  1543. */
  1544. if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
  1545. kfree(dev_priv->vbt.child_dev);
  1546. dev_priv->vbt.child_dev = NULL;
  1547. dev_priv->vbt.child_dev_num = 0;
  1548. }
  1549. vga_switcheroo_unregister_client(dev->pdev);
  1550. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1551. }
  1552. /* Free error state after interrupts are fully disabled. */
  1553. del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
  1554. cancel_work_sync(&dev_priv->gpu_error.work);
  1555. i915_destroy_error_state(dev);
  1556. if (dev->pdev->msi_enabled)
  1557. pci_disable_msi(dev->pdev);
  1558. intel_opregion_fini(dev);
  1559. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1560. /* Flush any outstanding unpin_work. */
  1561. flush_workqueue(dev_priv->wq);
  1562. mutex_lock(&dev->struct_mutex);
  1563. i915_gem_cleanup_ringbuffer(dev);
  1564. i915_gem_context_fini(dev);
  1565. WARN_ON(dev_priv->mm.aliasing_ppgtt);
  1566. mutex_unlock(&dev->struct_mutex);
  1567. i915_gem_cleanup_stolen(dev);
  1568. if (!I915_NEED_GFX_HWS(dev))
  1569. i915_free_hws(dev);
  1570. }
  1571. WARN_ON(!list_empty(&dev_priv->vm_list));
  1572. drm_vblank_cleanup(dev);
  1573. intel_teardown_gmbus(dev);
  1574. intel_teardown_mchbar(dev);
  1575. destroy_workqueue(dev_priv->wq);
  1576. pm_qos_remove_request(&dev_priv->pm_qos);
  1577. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1578. intel_uncore_fini(dev);
  1579. if (dev_priv->regs != NULL)
  1580. pci_iounmap(dev->pdev, dev_priv->regs);
  1581. if (dev_priv->slab)
  1582. kmem_cache_destroy(dev_priv->slab);
  1583. pci_dev_put(dev_priv->bridge_dev);
  1584. kfree(dev_priv);
  1585. return 0;
  1586. }
  1587. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1588. {
  1589. int ret;
  1590. ret = i915_gem_open(dev, file);
  1591. if (ret)
  1592. return ret;
  1593. return 0;
  1594. }
  1595. /**
  1596. * i915_driver_lastclose - clean up after all DRM clients have exited
  1597. * @dev: DRM device
  1598. *
  1599. * Take care of cleaning up after all DRM clients have exited. In the
  1600. * mode setting case, we want to restore the kernel's initial mode (just
  1601. * in case the last client left us in a bad state).
  1602. *
  1603. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1604. * and DMA structures, since the kernel won't be using them, and clea
  1605. * up any GEM state.
  1606. */
  1607. void i915_driver_lastclose(struct drm_device * dev)
  1608. {
  1609. struct drm_i915_private *dev_priv = dev->dev_private;
  1610. /* On gen6+ we refuse to init without kms enabled, but then the drm core
  1611. * goes right around and calls lastclose. Check for this and don't clean
  1612. * up anything. */
  1613. if (!dev_priv)
  1614. return;
  1615. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1616. intel_fbdev_restore_mode(dev);
  1617. vga_switcheroo_process_delayed_switch();
  1618. return;
  1619. }
  1620. i915_gem_lastclose(dev);
  1621. i915_dma_cleanup(dev);
  1622. }
  1623. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1624. {
  1625. mutex_lock(&dev->struct_mutex);
  1626. i915_gem_context_close(dev, file_priv);
  1627. i915_gem_release(dev, file_priv);
  1628. mutex_unlock(&dev->struct_mutex);
  1629. }
  1630. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1631. {
  1632. struct drm_i915_file_private *file_priv = file->driver_priv;
  1633. if (file_priv && file_priv->bsd_ring)
  1634. file_priv->bsd_ring = NULL;
  1635. kfree(file_priv);
  1636. }
  1637. const struct drm_ioctl_desc i915_ioctls[] = {
  1638. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1639. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1640. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1641. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1642. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1643. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1644. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
  1645. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1646. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1647. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1648. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1649. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1650. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1651. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1652. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1653. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1654. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1655. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1656. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1657. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1658. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1659. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1660. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1661. DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1662. DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1663. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1664. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1665. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1666. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1667. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1668. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1669. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1670. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1671. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1672. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1673. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1674. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1675. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1676. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1677. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1678. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1679. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1680. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1681. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1682. DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1683. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1684. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1685. DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1686. DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1687. DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1688. };
  1689. int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
  1690. /*
  1691. * This is really ugly: Because old userspace abused the linux agp interface to
  1692. * manage the gtt, we need to claim that all intel devices are agp. For
  1693. * otherwise the drm core refuses to initialize the agp support code.
  1694. */
  1695. int i915_driver_device_is_agp(struct drm_device * dev)
  1696. {
  1697. return 1;
  1698. }