psb_drv.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922
  1. /**************************************************************************
  2. * Copyright (c) 2007-2011, Intel Corporation.
  3. * All Rights Reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. **************************************************************************/
  19. #ifndef _PSB_DRV_H_
  20. #define _PSB_DRV_H_
  21. #include <linux/kref.h>
  22. #include <drm/drmP.h>
  23. #include <drm/drm_global.h>
  24. #include <drm/gma_drm.h>
  25. #include "psb_reg.h"
  26. #include "psb_intel_drv.h"
  27. #include "gma_display.h"
  28. #include "intel_bios.h"
  29. #include "gtt.h"
  30. #include "power.h"
  31. #include "opregion.h"
  32. #include "oaktrail.h"
  33. #include "mmu.h"
  34. #define DRIVER_AUTHOR "Alan Cox <alan@linux.intel.com> and others"
  35. #define DRIVER_LICENSE "GPL"
  36. #define DRIVER_NAME "gma500"
  37. #define DRIVER_DESC "DRM driver for the Intel GMA500, GMA600, GMA3600, GMA3650"
  38. #define DRIVER_DATE "20140314"
  39. #define DRIVER_MAJOR 1
  40. #define DRIVER_MINOR 0
  41. #define DRIVER_PATCHLEVEL 0
  42. /* Append new drm mode definition here, align with libdrm definition */
  43. #define DRM_MODE_SCALE_NO_SCALE 2
  44. enum {
  45. CHIP_PSB_8108 = 0, /* Poulsbo */
  46. CHIP_PSB_8109 = 1, /* Poulsbo */
  47. CHIP_MRST_4100 = 2, /* Moorestown/Oaktrail */
  48. CHIP_MFLD_0130 = 3, /* Medfield */
  49. };
  50. #define IS_PSB(dev) (((dev)->pdev->device & 0xfffe) == 0x8108)
  51. #define IS_MRST(dev) (((dev)->pdev->device & 0xfff0) == 0x4100)
  52. #define IS_MFLD(dev) (((dev)->pdev->device & 0xfff8) == 0x0130)
  53. #define IS_CDV(dev) (((dev)->pdev->device & 0xfff0) == 0x0be0)
  54. /* Hardware offsets */
  55. #define PSB_VDC_OFFSET 0x00000000
  56. #define PSB_VDC_SIZE 0x000080000
  57. #define MRST_MMIO_SIZE 0x0000C0000
  58. #define MDFLD_MMIO_SIZE 0x000100000
  59. #define PSB_SGX_SIZE 0x8000
  60. #define PSB_SGX_OFFSET 0x00040000
  61. #define MRST_SGX_OFFSET 0x00080000
  62. /* PCI resource identifiers */
  63. #define PSB_MMIO_RESOURCE 0
  64. #define PSB_AUX_RESOURCE 0
  65. #define PSB_GATT_RESOURCE 2
  66. #define PSB_GTT_RESOURCE 3
  67. /* PCI configuration */
  68. #define PSB_GMCH_CTRL 0x52
  69. #define PSB_BSM 0x5C
  70. #define _PSB_GMCH_ENABLED 0x4
  71. #define PSB_PGETBL_CTL 0x2020
  72. #define _PSB_PGETBL_ENABLED 0x00000001
  73. #define PSB_SGX_2D_SLAVE_PORT 0x4000
  74. /* TODO: To get rid of */
  75. #define PSB_TT_PRIV0_LIMIT (256*1024*1024)
  76. #define PSB_TT_PRIV0_PLIMIT (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
  77. /* SGX side MMU definitions (these can probably go) */
  78. /* Flags for external memory type field */
  79. #define PSB_MMU_CACHED_MEMORY 0x0001 /* Bind to MMU only */
  80. #define PSB_MMU_RO_MEMORY 0x0002 /* MMU RO memory */
  81. #define PSB_MMU_WO_MEMORY 0x0004 /* MMU WO memory */
  82. /* PTE's and PDE's */
  83. #define PSB_PDE_MASK 0x003FFFFF
  84. #define PSB_PDE_SHIFT 22
  85. #define PSB_PTE_SHIFT 12
  86. /* Cache control */
  87. #define PSB_PTE_VALID 0x0001 /* PTE / PDE valid */
  88. #define PSB_PTE_WO 0x0002 /* Write only */
  89. #define PSB_PTE_RO 0x0004 /* Read only */
  90. #define PSB_PTE_CACHED 0x0008 /* CPU cache coherent */
  91. /* VDC registers and bits */
  92. #define PSB_MSVDX_CLOCKGATING 0x2064
  93. #define PSB_TOPAZ_CLOCKGATING 0x2068
  94. #define PSB_HWSTAM 0x2098
  95. #define PSB_INSTPM 0x20C0
  96. #define PSB_INT_IDENTITY_R 0x20A4
  97. #define _PSB_IRQ_ASLE (1<<0)
  98. #define _MDFLD_PIPEC_EVENT_FLAG (1<<2)
  99. #define _MDFLD_PIPEC_VBLANK_FLAG (1<<3)
  100. #define _PSB_DPST_PIPEB_FLAG (1<<4)
  101. #define _MDFLD_PIPEB_EVENT_FLAG (1<<4)
  102. #define _PSB_VSYNC_PIPEB_FLAG (1<<5)
  103. #define _PSB_DPST_PIPEA_FLAG (1<<6)
  104. #define _PSB_PIPEA_EVENT_FLAG (1<<6)
  105. #define _PSB_VSYNC_PIPEA_FLAG (1<<7)
  106. #define _MDFLD_MIPIA_FLAG (1<<16)
  107. #define _MDFLD_MIPIC_FLAG (1<<17)
  108. #define _PSB_IRQ_DISP_HOTSYNC (1<<17)
  109. #define _PSB_IRQ_SGX_FLAG (1<<18)
  110. #define _PSB_IRQ_MSVDX_FLAG (1<<19)
  111. #define _LNC_IRQ_TOPAZ_FLAG (1<<20)
  112. #define _PSB_PIPE_EVENT_FLAG (_PSB_VSYNC_PIPEA_FLAG | \
  113. _PSB_VSYNC_PIPEB_FLAG)
  114. /* This flag includes all the display IRQ bits excepts the vblank irqs. */
  115. #define _MDFLD_DISP_ALL_IRQ_FLAG (_MDFLD_PIPEC_EVENT_FLAG | \
  116. _MDFLD_PIPEB_EVENT_FLAG | \
  117. _PSB_PIPEA_EVENT_FLAG | \
  118. _PSB_VSYNC_PIPEA_FLAG | \
  119. _MDFLD_MIPIA_FLAG | \
  120. _MDFLD_MIPIC_FLAG)
  121. #define PSB_INT_IDENTITY_R 0x20A4
  122. #define PSB_INT_MASK_R 0x20A8
  123. #define PSB_INT_ENABLE_R 0x20A0
  124. #define _PSB_MMU_ER_MASK 0x0001FF00
  125. #define _PSB_MMU_ER_HOST (1 << 16)
  126. #define GPIOA 0x5010
  127. #define GPIOB 0x5014
  128. #define GPIOC 0x5018
  129. #define GPIOD 0x501c
  130. #define GPIOE 0x5020
  131. #define GPIOF 0x5024
  132. #define GPIOG 0x5028
  133. #define GPIOH 0x502c
  134. #define GPIO_CLOCK_DIR_MASK (1 << 0)
  135. #define GPIO_CLOCK_DIR_IN (0 << 1)
  136. #define GPIO_CLOCK_DIR_OUT (1 << 1)
  137. #define GPIO_CLOCK_VAL_MASK (1 << 2)
  138. #define GPIO_CLOCK_VAL_OUT (1 << 3)
  139. #define GPIO_CLOCK_VAL_IN (1 << 4)
  140. #define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  141. #define GPIO_DATA_DIR_MASK (1 << 8)
  142. #define GPIO_DATA_DIR_IN (0 << 9)
  143. #define GPIO_DATA_DIR_OUT (1 << 9)
  144. #define GPIO_DATA_VAL_MASK (1 << 10)
  145. #define GPIO_DATA_VAL_OUT (1 << 11)
  146. #define GPIO_DATA_VAL_IN (1 << 12)
  147. #define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  148. #define VCLK_DIVISOR_VGA0 0x6000
  149. #define VCLK_DIVISOR_VGA1 0x6004
  150. #define VCLK_POST_DIV 0x6010
  151. #define PSB_COMM_2D (PSB_ENGINE_2D << 4)
  152. #define PSB_COMM_3D (PSB_ENGINE_3D << 4)
  153. #define PSB_COMM_TA (PSB_ENGINE_TA << 4)
  154. #define PSB_COMM_HP (PSB_ENGINE_HP << 4)
  155. #define PSB_COMM_USER_IRQ (1024 >> 2)
  156. #define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
  157. #define PSB_COMM_FW (2048 >> 2)
  158. #define PSB_UIRQ_VISTEST 1
  159. #define PSB_UIRQ_OOM_REPLY 2
  160. #define PSB_UIRQ_FIRE_TA_REPLY 3
  161. #define PSB_UIRQ_FIRE_RASTER_REPLY 4
  162. #define PSB_2D_SIZE (256*1024*1024)
  163. #define PSB_MAX_RELOC_PAGES 1024
  164. #define PSB_LOW_REG_OFFS 0x0204
  165. #define PSB_HIGH_REG_OFFS 0x0600
  166. #define PSB_NUM_VBLANKS 2
  167. #define PSB_2D_SIZE (256*1024*1024)
  168. #define PSB_MAX_RELOC_PAGES 1024
  169. #define PSB_LOW_REG_OFFS 0x0204
  170. #define PSB_HIGH_REG_OFFS 0x0600
  171. #define PSB_NUM_VBLANKS 2
  172. #define PSB_WATCHDOG_DELAY (HZ * 2)
  173. #define PSB_LID_DELAY (HZ / 10)
  174. #define MDFLD_PNW_B0 0x04
  175. #define MDFLD_PNW_C0 0x08
  176. #define MDFLD_DSR_2D_3D_0 (1 << 0)
  177. #define MDFLD_DSR_2D_3D_2 (1 << 1)
  178. #define MDFLD_DSR_CURSOR_0 (1 << 2)
  179. #define MDFLD_DSR_CURSOR_2 (1 << 3)
  180. #define MDFLD_DSR_OVERLAY_0 (1 << 4)
  181. #define MDFLD_DSR_OVERLAY_2 (1 << 5)
  182. #define MDFLD_DSR_MIPI_CONTROL (1 << 6)
  183. #define MDFLD_DSR_DAMAGE_MASK_0 ((1 << 0) | (1 << 2) | (1 << 4))
  184. #define MDFLD_DSR_DAMAGE_MASK_2 ((1 << 1) | (1 << 3) | (1 << 5))
  185. #define MDFLD_DSR_2D_3D (MDFLD_DSR_2D_3D_0 | MDFLD_DSR_2D_3D_2)
  186. #define MDFLD_DSR_RR 45
  187. #define MDFLD_DPU_ENABLE (1 << 31)
  188. #define MDFLD_DSR_FULLSCREEN (1 << 30)
  189. #define MDFLD_DSR_DELAY (HZ / MDFLD_DSR_RR)
  190. #define PSB_PWR_STATE_ON 1
  191. #define PSB_PWR_STATE_OFF 2
  192. #define PSB_PMPOLICY_NOPM 0
  193. #define PSB_PMPOLICY_CLOCKGATING 1
  194. #define PSB_PMPOLICY_POWERDOWN 2
  195. #define PSB_PMSTATE_POWERUP 0
  196. #define PSB_PMSTATE_CLOCKGATED 1
  197. #define PSB_PMSTATE_POWERDOWN 2
  198. #define PSB_PCIx_MSI_ADDR_LOC 0x94
  199. #define PSB_PCIx_MSI_DATA_LOC 0x98
  200. /* Medfield crystal settings */
  201. #define KSEL_CRYSTAL_19 1
  202. #define KSEL_BYPASS_19 5
  203. #define KSEL_BYPASS_25 6
  204. #define KSEL_BYPASS_83_100 7
  205. struct opregion_header;
  206. struct opregion_acpi;
  207. struct opregion_swsci;
  208. struct opregion_asle;
  209. struct psb_intel_opregion {
  210. struct opregion_header *header;
  211. struct opregion_acpi *acpi;
  212. struct opregion_swsci *swsci;
  213. struct opregion_asle *asle;
  214. void *vbt;
  215. u32 __iomem *lid_state;
  216. struct work_struct asle_work;
  217. };
  218. struct sdvo_device_mapping {
  219. u8 initialized;
  220. u8 dvo_port;
  221. u8 slave_addr;
  222. u8 dvo_wiring;
  223. u8 i2c_pin;
  224. u8 i2c_speed;
  225. u8 ddc_pin;
  226. };
  227. struct intel_gmbus {
  228. struct i2c_adapter adapter;
  229. struct i2c_adapter *force_bit;
  230. u32 reg0;
  231. };
  232. /* Register offset maps */
  233. struct psb_offset {
  234. u32 fp0;
  235. u32 fp1;
  236. u32 cntr;
  237. u32 conf;
  238. u32 src;
  239. u32 dpll;
  240. u32 dpll_md;
  241. u32 htotal;
  242. u32 hblank;
  243. u32 hsync;
  244. u32 vtotal;
  245. u32 vblank;
  246. u32 vsync;
  247. u32 stride;
  248. u32 size;
  249. u32 pos;
  250. u32 surf;
  251. u32 addr;
  252. u32 base;
  253. u32 status;
  254. u32 linoff;
  255. u32 tileoff;
  256. u32 palette;
  257. };
  258. /*
  259. * Register save state. This is used to hold the context when the
  260. * device is powered off. In the case of Oaktrail this can (but does not
  261. * yet) include screen blank. Operations occuring during the save
  262. * update the register cache instead.
  263. */
  264. /* Common status for pipes */
  265. struct psb_pipe {
  266. u32 fp0;
  267. u32 fp1;
  268. u32 cntr;
  269. u32 conf;
  270. u32 src;
  271. u32 dpll;
  272. u32 dpll_md;
  273. u32 htotal;
  274. u32 hblank;
  275. u32 hsync;
  276. u32 vtotal;
  277. u32 vblank;
  278. u32 vsync;
  279. u32 stride;
  280. u32 size;
  281. u32 pos;
  282. u32 base;
  283. u32 surf;
  284. u32 addr;
  285. u32 status;
  286. u32 linoff;
  287. u32 tileoff;
  288. u32 palette[256];
  289. };
  290. struct psb_state {
  291. uint32_t saveVCLK_DIVISOR_VGA0;
  292. uint32_t saveVCLK_DIVISOR_VGA1;
  293. uint32_t saveVCLK_POST_DIV;
  294. uint32_t saveVGACNTRL;
  295. uint32_t saveADPA;
  296. uint32_t saveLVDS;
  297. uint32_t saveDVOA;
  298. uint32_t saveDVOB;
  299. uint32_t saveDVOC;
  300. uint32_t savePP_ON;
  301. uint32_t savePP_OFF;
  302. uint32_t savePP_CONTROL;
  303. uint32_t savePP_CYCLE;
  304. uint32_t savePFIT_CONTROL;
  305. uint32_t saveCLOCKGATING;
  306. uint32_t saveDSPARB;
  307. uint32_t savePFIT_AUTO_RATIOS;
  308. uint32_t savePFIT_PGM_RATIOS;
  309. uint32_t savePP_ON_DELAYS;
  310. uint32_t savePP_OFF_DELAYS;
  311. uint32_t savePP_DIVISOR;
  312. uint32_t saveBCLRPAT_A;
  313. uint32_t saveBCLRPAT_B;
  314. uint32_t savePERF_MODE;
  315. uint32_t saveDSPFW1;
  316. uint32_t saveDSPFW2;
  317. uint32_t saveDSPFW3;
  318. uint32_t saveDSPFW4;
  319. uint32_t saveDSPFW5;
  320. uint32_t saveDSPFW6;
  321. uint32_t saveCHICKENBIT;
  322. uint32_t saveDSPACURSOR_CTRL;
  323. uint32_t saveDSPBCURSOR_CTRL;
  324. uint32_t saveDSPACURSOR_BASE;
  325. uint32_t saveDSPBCURSOR_BASE;
  326. uint32_t saveDSPACURSOR_POS;
  327. uint32_t saveDSPBCURSOR_POS;
  328. uint32_t saveOV_OVADD;
  329. uint32_t saveOV_OGAMC0;
  330. uint32_t saveOV_OGAMC1;
  331. uint32_t saveOV_OGAMC2;
  332. uint32_t saveOV_OGAMC3;
  333. uint32_t saveOV_OGAMC4;
  334. uint32_t saveOV_OGAMC5;
  335. uint32_t saveOVC_OVADD;
  336. uint32_t saveOVC_OGAMC0;
  337. uint32_t saveOVC_OGAMC1;
  338. uint32_t saveOVC_OGAMC2;
  339. uint32_t saveOVC_OGAMC3;
  340. uint32_t saveOVC_OGAMC4;
  341. uint32_t saveOVC_OGAMC5;
  342. /* DPST register save */
  343. uint32_t saveHISTOGRAM_INT_CONTROL_REG;
  344. uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
  345. uint32_t savePWM_CONTROL_LOGIC;
  346. };
  347. struct medfield_state {
  348. uint32_t saveMIPI;
  349. uint32_t saveMIPI_C;
  350. uint32_t savePFIT_CONTROL;
  351. uint32_t savePFIT_PGM_RATIOS;
  352. uint32_t saveHDMIPHYMISCCTL;
  353. uint32_t saveHDMIB_CONTROL;
  354. };
  355. struct cdv_state {
  356. uint32_t saveDSPCLK_GATE_D;
  357. uint32_t saveRAMCLK_GATE_D;
  358. uint32_t saveDSPARB;
  359. uint32_t saveDSPFW[6];
  360. uint32_t saveADPA;
  361. uint32_t savePP_CONTROL;
  362. uint32_t savePFIT_PGM_RATIOS;
  363. uint32_t saveLVDS;
  364. uint32_t savePFIT_CONTROL;
  365. uint32_t savePP_ON_DELAYS;
  366. uint32_t savePP_OFF_DELAYS;
  367. uint32_t savePP_CYCLE;
  368. uint32_t saveVGACNTRL;
  369. uint32_t saveIER;
  370. uint32_t saveIMR;
  371. u8 saveLBB;
  372. };
  373. struct psb_save_area {
  374. struct psb_pipe pipe[3];
  375. uint32_t saveBSM;
  376. uint32_t saveVBT;
  377. union {
  378. struct psb_state psb;
  379. struct medfield_state mdfld;
  380. struct cdv_state cdv;
  381. };
  382. uint32_t saveBLC_PWM_CTL2;
  383. uint32_t saveBLC_PWM_CTL;
  384. };
  385. struct psb_ops;
  386. #define PSB_NUM_PIPE 3
  387. struct drm_psb_private {
  388. struct drm_device *dev;
  389. struct pci_dev *aux_pdev; /* Currently only used by mrst */
  390. const struct psb_ops *ops;
  391. const struct psb_offset *regmap;
  392. struct child_device_config *child_dev;
  393. int child_dev_num;
  394. struct psb_gtt gtt;
  395. /* GTT Memory manager */
  396. struct psb_gtt_mm *gtt_mm;
  397. struct page *scratch_page;
  398. u32 __iomem *gtt_map;
  399. uint32_t stolen_base;
  400. u8 __iomem *vram_addr;
  401. unsigned long vram_stolen_size;
  402. int gtt_initialized;
  403. u16 gmch_ctrl; /* Saved GTT setup */
  404. u32 pge_ctl;
  405. struct mutex gtt_mutex;
  406. struct resource *gtt_mem; /* Our PCI resource */
  407. struct psb_mmu_driver *mmu;
  408. struct psb_mmu_pd *pf_pd;
  409. /* Register base */
  410. uint8_t __iomem *sgx_reg;
  411. uint8_t __iomem *vdc_reg;
  412. uint8_t __iomem *aux_reg; /* Auxillary vdc pipe regs */
  413. uint32_t gatt_free_offset;
  414. /* Fencing / irq */
  415. uint32_t vdc_irq_mask;
  416. uint32_t pipestat[PSB_NUM_PIPE];
  417. spinlock_t irqmask_lock;
  418. /* Power */
  419. bool suspended;
  420. bool display_power;
  421. int display_count;
  422. /* Modesetting */
  423. struct psb_intel_mode_device mode_dev;
  424. bool modeset; /* true if we have done the mode_device setup */
  425. struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
  426. struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
  427. uint32_t num_pipe;
  428. /* OSPM info (Power management base) (TODO: can go ?) */
  429. uint32_t ospm_base;
  430. /* Sizes info */
  431. u32 fuse_reg_value;
  432. u32 video_device_fuse;
  433. /* PCI revision ID for B0:D2:F0 */
  434. uint8_t platform_rev_id;
  435. /* gmbus */
  436. struct intel_gmbus *gmbus;
  437. uint8_t __iomem *gmbus_reg;
  438. /* Used by SDVO */
  439. int crt_ddc_pin;
  440. /* FIXME: The mappings should be parsed from bios but for now we can
  441. pretend there are no mappings available */
  442. struct sdvo_device_mapping sdvo_mappings[2];
  443. u32 hotplug_supported_mask;
  444. struct drm_property *broadcast_rgb_property;
  445. struct drm_property *force_audio_property;
  446. /* LVDS info */
  447. int backlight_duty_cycle; /* restore backlight to this value */
  448. bool panel_wants_dither;
  449. struct drm_display_mode *panel_fixed_mode;
  450. struct drm_display_mode *lfp_lvds_vbt_mode;
  451. struct drm_display_mode *sdvo_lvds_vbt_mode;
  452. struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
  453. struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
  454. /* Feature bits from the VBIOS */
  455. unsigned int int_tv_support:1;
  456. unsigned int lvds_dither:1;
  457. unsigned int lvds_vbt:1;
  458. unsigned int int_crt_support:1;
  459. unsigned int lvds_use_ssc:1;
  460. int lvds_ssc_freq;
  461. bool is_lvds_on;
  462. bool is_mipi_on;
  463. u32 mipi_ctrl_display;
  464. unsigned int core_freq;
  465. uint32_t iLVDS_enable;
  466. /* Runtime PM state */
  467. int rpm_enabled;
  468. /* MID specific */
  469. bool has_gct;
  470. struct oaktrail_gct_data gct_data;
  471. /* Oaktrail HDMI state */
  472. struct oaktrail_hdmi_dev *hdmi_priv;
  473. /* Register state */
  474. struct psb_save_area regs;
  475. /* MSI reg save */
  476. uint32_t msi_addr;
  477. uint32_t msi_data;
  478. /* Hotplug handling */
  479. struct work_struct hotplug_work;
  480. /* LID-Switch */
  481. spinlock_t lid_lock;
  482. struct timer_list lid_timer;
  483. struct psb_intel_opregion opregion;
  484. u32 lid_last_state;
  485. /* Watchdog */
  486. uint32_t apm_reg;
  487. uint16_t apm_base;
  488. /*
  489. * Used for modifying backlight from
  490. * xrandr -- consider removing and using HAL instead
  491. */
  492. struct backlight_device *backlight_device;
  493. struct drm_property *backlight_property;
  494. bool backlight_enabled;
  495. int backlight_level;
  496. uint32_t blc_adj1;
  497. uint32_t blc_adj2;
  498. void *fbdev;
  499. /* 2D acceleration */
  500. spinlock_t lock_2d;
  501. /* Panel brightness */
  502. int brightness;
  503. int brightness_adjusted;
  504. bool dsr_enable;
  505. u32 dsr_fb_update;
  506. bool dpi_panel_on[3];
  507. void *dsi_configs[2];
  508. u32 bpp;
  509. u32 bpp2;
  510. u32 pipeconf[3];
  511. u32 dspcntr[3];
  512. int mdfld_panel_id;
  513. bool dplla_96mhz; /* DPLL data from the VBT */
  514. struct {
  515. int rate;
  516. int lanes;
  517. int preemphasis;
  518. int vswing;
  519. bool initialized;
  520. bool support;
  521. int bpp;
  522. struct edp_power_seq pps;
  523. } edp;
  524. uint8_t panel_type;
  525. };
  526. /* Operations for each board type */
  527. struct psb_ops {
  528. const char *name;
  529. unsigned int accel_2d:1;
  530. int pipes; /* Number of output pipes */
  531. int crtcs; /* Number of CRTCs */
  532. int sgx_offset; /* Base offset of SGX device */
  533. int hdmi_mask; /* Mask of HDMI CRTCs */
  534. int lvds_mask; /* Mask of LVDS CRTCs */
  535. int sdvo_mask; /* Mask of SDVO CRTCs */
  536. int cursor_needs_phys; /* If cursor base reg need physical address */
  537. /* Sub functions */
  538. struct drm_crtc_helper_funcs const *crtc_helper;
  539. struct drm_crtc_funcs const *crtc_funcs;
  540. const struct gma_clock_funcs *clock_funcs;
  541. /* Setup hooks */
  542. int (*chip_setup)(struct drm_device *dev);
  543. void (*chip_teardown)(struct drm_device *dev);
  544. /* Optional helper caller after modeset */
  545. void (*errata)(struct drm_device *dev);
  546. /* Display management hooks */
  547. int (*output_init)(struct drm_device *dev);
  548. int (*hotplug)(struct drm_device *dev);
  549. void (*hotplug_enable)(struct drm_device *dev, bool on);
  550. /* Power management hooks */
  551. void (*init_pm)(struct drm_device *dev);
  552. int (*save_regs)(struct drm_device *dev);
  553. int (*restore_regs)(struct drm_device *dev);
  554. int (*power_up)(struct drm_device *dev);
  555. int (*power_down)(struct drm_device *dev);
  556. void (*update_wm)(struct drm_device *dev, struct drm_crtc *crtc);
  557. void (*disable_sr)(struct drm_device *dev);
  558. void (*lvds_bl_power)(struct drm_device *dev, bool on);
  559. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  560. /* Backlight */
  561. int (*backlight_init)(struct drm_device *dev);
  562. #endif
  563. int i2c_bus; /* I2C bus identifier for Moorestown */
  564. };
  565. extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
  566. extern int drm_pick_crtcs(struct drm_device *dev);
  567. static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
  568. {
  569. return (struct drm_psb_private *) dev->dev_private;
  570. }
  571. /* psb_irq.c */
  572. extern irqreturn_t psb_irq_handler(int irq, void *arg);
  573. extern int psb_irq_enable_dpst(struct drm_device *dev);
  574. extern int psb_irq_disable_dpst(struct drm_device *dev);
  575. extern void psb_irq_preinstall(struct drm_device *dev);
  576. extern int psb_irq_postinstall(struct drm_device *dev);
  577. extern void psb_irq_uninstall(struct drm_device *dev);
  578. extern void psb_irq_turn_on_dpst(struct drm_device *dev);
  579. extern void psb_irq_turn_off_dpst(struct drm_device *dev);
  580. extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
  581. extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
  582. extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
  583. extern int psb_enable_vblank(struct drm_device *dev, int crtc);
  584. extern void psb_disable_vblank(struct drm_device *dev, int crtc);
  585. void
  586. psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
  587. void
  588. psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
  589. extern u32 psb_get_vblank_counter(struct drm_device *dev, int crtc);
  590. /* framebuffer.c */
  591. extern int psbfb_probed(struct drm_device *dev);
  592. extern int psbfb_remove(struct drm_device *dev,
  593. struct drm_framebuffer *fb);
  594. /* accel_2d.c */
  595. extern void psbfb_copyarea(struct fb_info *info,
  596. const struct fb_copyarea *region);
  597. extern int psbfb_sync(struct fb_info *info);
  598. extern void psb_spank(struct drm_psb_private *dev_priv);
  599. /* psb_reset.c */
  600. extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
  601. extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
  602. extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
  603. /* modesetting */
  604. extern void psb_modeset_init(struct drm_device *dev);
  605. extern void psb_modeset_cleanup(struct drm_device *dev);
  606. extern int psb_fbdev_init(struct drm_device *dev);
  607. /* backlight.c */
  608. int gma_backlight_init(struct drm_device *dev);
  609. void gma_backlight_exit(struct drm_device *dev);
  610. void gma_backlight_disable(struct drm_device *dev);
  611. void gma_backlight_enable(struct drm_device *dev);
  612. void gma_backlight_set(struct drm_device *dev, int v);
  613. /* oaktrail_crtc.c */
  614. extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
  615. /* oaktrail_lvds.c */
  616. extern void oaktrail_lvds_init(struct drm_device *dev,
  617. struct psb_intel_mode_device *mode_dev);
  618. /* psb_intel_display.c */
  619. extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
  620. extern const struct drm_crtc_funcs psb_intel_crtc_funcs;
  621. /* psb_intel_lvds.c */
  622. extern const struct drm_connector_helper_funcs
  623. psb_intel_lvds_connector_helper_funcs;
  624. extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
  625. /* gem.c */
  626. extern void psb_gem_free_object(struct drm_gem_object *obj);
  627. extern int psb_gem_get_aperture(struct drm_device *dev, void *data,
  628. struct drm_file *file);
  629. extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  630. struct drm_mode_create_dumb *args);
  631. extern int psb_gem_dumb_map_gtt(struct drm_file *file, struct drm_device *dev,
  632. uint32_t handle, uint64_t *offset);
  633. extern int psb_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  634. extern int psb_gem_create_ioctl(struct drm_device *dev, void *data,
  635. struct drm_file *file);
  636. extern int psb_gem_mmap_ioctl(struct drm_device *dev, void *data,
  637. struct drm_file *file);
  638. /* psb_device.c */
  639. extern const struct psb_ops psb_chip_ops;
  640. /* oaktrail_device.c */
  641. extern const struct psb_ops oaktrail_chip_ops;
  642. /* mdlfd_device.c */
  643. extern const struct psb_ops mdfld_chip_ops;
  644. /* cdv_device.c */
  645. extern const struct psb_ops cdv_chip_ops;
  646. /* Debug print bits setting */
  647. #define PSB_D_GENERAL (1 << 0)
  648. #define PSB_D_INIT (1 << 1)
  649. #define PSB_D_IRQ (1 << 2)
  650. #define PSB_D_ENTRY (1 << 3)
  651. /* debug the get H/V BP/FP count */
  652. #define PSB_D_HV (1 << 4)
  653. #define PSB_D_DBI_BF (1 << 5)
  654. #define PSB_D_PM (1 << 6)
  655. #define PSB_D_RENDER (1 << 7)
  656. #define PSB_D_REG (1 << 8)
  657. #define PSB_D_MSVDX (1 << 9)
  658. #define PSB_D_TOPAZ (1 << 10)
  659. extern int drm_idle_check_interval;
  660. /* Utilities */
  661. static inline u32 MRST_MSG_READ32(uint port, uint offset)
  662. {
  663. int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
  664. uint32_t ret_val = 0;
  665. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  666. pci_write_config_dword(pci_root, 0xD0, mcr);
  667. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  668. pci_dev_put(pci_root);
  669. return ret_val;
  670. }
  671. static inline void MRST_MSG_WRITE32(uint port, uint offset, u32 value)
  672. {
  673. int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
  674. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  675. pci_write_config_dword(pci_root, 0xD4, value);
  676. pci_write_config_dword(pci_root, 0xD0, mcr);
  677. pci_dev_put(pci_root);
  678. }
  679. static inline u32 MDFLD_MSG_READ32(uint port, uint offset)
  680. {
  681. int mcr = (0x10<<24) | (port << 16) | (offset << 8);
  682. uint32_t ret_val = 0;
  683. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  684. pci_write_config_dword(pci_root, 0xD0, mcr);
  685. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  686. pci_dev_put(pci_root);
  687. return ret_val;
  688. }
  689. static inline void MDFLD_MSG_WRITE32(uint port, uint offset, u32 value)
  690. {
  691. int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
  692. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  693. pci_write_config_dword(pci_root, 0xD4, value);
  694. pci_write_config_dword(pci_root, 0xD0, mcr);
  695. pci_dev_put(pci_root);
  696. }
  697. static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
  698. {
  699. struct drm_psb_private *dev_priv = dev->dev_private;
  700. return ioread32(dev_priv->vdc_reg + reg);
  701. }
  702. static inline uint32_t REGISTER_READ_AUX(struct drm_device *dev, uint32_t reg)
  703. {
  704. struct drm_psb_private *dev_priv = dev->dev_private;
  705. return ioread32(dev_priv->aux_reg + reg);
  706. }
  707. #define REG_READ(reg) REGISTER_READ(dev, (reg))
  708. #define REG_READ_AUX(reg) REGISTER_READ_AUX(dev, (reg))
  709. /* Useful for post reads */
  710. static inline uint32_t REGISTER_READ_WITH_AUX(struct drm_device *dev,
  711. uint32_t reg, int aux)
  712. {
  713. uint32_t val;
  714. if (aux)
  715. val = REG_READ_AUX(reg);
  716. else
  717. val = REG_READ(reg);
  718. return val;
  719. }
  720. #define REG_READ_WITH_AUX(reg, aux) REGISTER_READ_WITH_AUX(dev, (reg), (aux))
  721. static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
  722. uint32_t val)
  723. {
  724. struct drm_psb_private *dev_priv = dev->dev_private;
  725. iowrite32((val), dev_priv->vdc_reg + (reg));
  726. }
  727. static inline void REGISTER_WRITE_AUX(struct drm_device *dev, uint32_t reg,
  728. uint32_t val)
  729. {
  730. struct drm_psb_private *dev_priv = dev->dev_private;
  731. iowrite32((val), dev_priv->aux_reg + (reg));
  732. }
  733. #define REG_WRITE(reg, val) REGISTER_WRITE(dev, (reg), (val))
  734. #define REG_WRITE_AUX(reg, val) REGISTER_WRITE_AUX(dev, (reg), (val))
  735. static inline void REGISTER_WRITE_WITH_AUX(struct drm_device *dev, uint32_t reg,
  736. uint32_t val, int aux)
  737. {
  738. if (aux)
  739. REG_WRITE_AUX(reg, val);
  740. else
  741. REG_WRITE(reg, val);
  742. }
  743. #define REG_WRITE_WITH_AUX(reg, val, aux) REGISTER_WRITE_WITH_AUX(dev, (reg), (val), (aux))
  744. static inline void REGISTER_WRITE16(struct drm_device *dev,
  745. uint32_t reg, uint32_t val)
  746. {
  747. struct drm_psb_private *dev_priv = dev->dev_private;
  748. iowrite16((val), dev_priv->vdc_reg + (reg));
  749. }
  750. #define REG_WRITE16(reg, val) REGISTER_WRITE16(dev, (reg), (val))
  751. static inline void REGISTER_WRITE8(struct drm_device *dev,
  752. uint32_t reg, uint32_t val)
  753. {
  754. struct drm_psb_private *dev_priv = dev->dev_private;
  755. iowrite8((val), dev_priv->vdc_reg + (reg));
  756. }
  757. #define REG_WRITE8(reg, val) REGISTER_WRITE8(dev, (reg), (val))
  758. #define PSB_WVDC32(_val, _offs) iowrite32(_val, dev_priv->vdc_reg + (_offs))
  759. #define PSB_RVDC32(_offs) ioread32(dev_priv->vdc_reg + (_offs))
  760. /* #define TRAP_SGX_PM_FAULT 1 */
  761. #ifdef TRAP_SGX_PM_FAULT
  762. #define PSB_RSGX32(_offs) \
  763. ({ \
  764. if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) { \
  765. printk(KERN_ERR \
  766. "access sgx when it's off!! (READ) %s, %d\n", \
  767. __FILE__, __LINE__); \
  768. melay(1000); \
  769. } \
  770. ioread32(dev_priv->sgx_reg + (_offs)); \
  771. })
  772. #else
  773. #define PSB_RSGX32(_offs) ioread32(dev_priv->sgx_reg + (_offs))
  774. #endif
  775. #define PSB_WSGX32(_val, _offs) iowrite32(_val, dev_priv->sgx_reg + (_offs))
  776. #define MSVDX_REG_DUMP 0
  777. #define PSB_WMSVDX32(_val, _offs) iowrite32(_val, dev_priv->msvdx_reg + (_offs))
  778. #define PSB_RMSVDX32(_offs) ioread32(dev_priv->msvdx_reg + (_offs))
  779. #endif