exynos_drm_fimc.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Eunchul Kim <chulspro.kim@samsung.com>
  5. * Jinyoung Jeon <jy0.jeon@samsung.com>
  6. * Sangmin Lee <lsmin.lee@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/mfd/syscon.h>
  17. #include <linux/regmap.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/of.h>
  21. #include <linux/spinlock.h>
  22. #include <drm/drmP.h>
  23. #include <drm/exynos_drm.h>
  24. #include "regs-fimc.h"
  25. #include "exynos_drm_drv.h"
  26. #include "exynos_drm_ipp.h"
  27. #include "exynos_drm_fimc.h"
  28. /*
  29. * FIMC stands for Fully Interactive Mobile Camera and
  30. * supports image scaler/rotator and input/output DMA operations.
  31. * input DMA reads image data from the memory.
  32. * output DMA writes image data to memory.
  33. * FIMC supports image rotation and image effect functions.
  34. *
  35. * M2M operation : supports crop/scale/rotation/csc so on.
  36. * Memory ----> FIMC H/W ----> Memory.
  37. * Writeback operation : supports cloned screen with FIMD.
  38. * FIMD ----> FIMC H/W ----> Memory.
  39. * Output operation : supports direct display using local path.
  40. * Memory ----> FIMC H/W ----> FIMD.
  41. */
  42. /*
  43. * TODO
  44. * 1. check suspend/resume api if needed.
  45. * 2. need to check use case platform_device_id.
  46. * 3. check src/dst size with, height.
  47. * 4. added check_prepare api for right register.
  48. * 5. need to add supported list in prop_list.
  49. * 6. check prescaler/scaler optimization.
  50. */
  51. #define FIMC_MAX_DEVS 4
  52. #define FIMC_MAX_SRC 2
  53. #define FIMC_MAX_DST 32
  54. #define FIMC_SHFACTOR 10
  55. #define FIMC_BUF_STOP 1
  56. #define FIMC_BUF_START 2
  57. #define FIMC_WIDTH_ITU_709 1280
  58. #define FIMC_REFRESH_MAX 60
  59. #define FIMC_REFRESH_MIN 12
  60. #define FIMC_CROP_MAX 8192
  61. #define FIMC_CROP_MIN 32
  62. #define FIMC_SCALE_MAX 4224
  63. #define FIMC_SCALE_MIN 32
  64. #define get_fimc_context(dev) platform_get_drvdata(to_platform_device(dev))
  65. #define get_ctx_from_ippdrv(ippdrv) container_of(ippdrv,\
  66. struct fimc_context, ippdrv);
  67. enum fimc_wb {
  68. FIMC_WB_NONE,
  69. FIMC_WB_A,
  70. FIMC_WB_B,
  71. };
  72. enum {
  73. FIMC_CLK_LCLK,
  74. FIMC_CLK_GATE,
  75. FIMC_CLK_WB_A,
  76. FIMC_CLK_WB_B,
  77. FIMC_CLK_MUX,
  78. FIMC_CLK_PARENT,
  79. FIMC_CLKS_MAX
  80. };
  81. static const char * const fimc_clock_names[] = {
  82. [FIMC_CLK_LCLK] = "sclk_fimc",
  83. [FIMC_CLK_GATE] = "fimc",
  84. [FIMC_CLK_WB_A] = "pxl_async0",
  85. [FIMC_CLK_WB_B] = "pxl_async1",
  86. [FIMC_CLK_MUX] = "mux",
  87. [FIMC_CLK_PARENT] = "parent",
  88. };
  89. #define FIMC_DEFAULT_LCLK_FREQUENCY 133000000UL
  90. /*
  91. * A structure of scaler.
  92. *
  93. * @range: narrow, wide.
  94. * @bypass: unused scaler path.
  95. * @up_h: horizontal scale up.
  96. * @up_v: vertical scale up.
  97. * @hratio: horizontal ratio.
  98. * @vratio: vertical ratio.
  99. */
  100. struct fimc_scaler {
  101. bool range;
  102. bool bypass;
  103. bool up_h;
  104. bool up_v;
  105. u32 hratio;
  106. u32 vratio;
  107. };
  108. /*
  109. * A structure of scaler capability.
  110. *
  111. * find user manual table 43-1.
  112. * @in_hori: scaler input horizontal size.
  113. * @bypass: scaler bypass mode.
  114. * @dst_h_wo_rot: target horizontal size without output rotation.
  115. * @dst_h_rot: target horizontal size with output rotation.
  116. * @rl_w_wo_rot: real width without input rotation.
  117. * @rl_h_rot: real height without output rotation.
  118. */
  119. struct fimc_capability {
  120. /* scaler */
  121. u32 in_hori;
  122. u32 bypass;
  123. /* output rotator */
  124. u32 dst_h_wo_rot;
  125. u32 dst_h_rot;
  126. /* input rotator */
  127. u32 rl_w_wo_rot;
  128. u32 rl_h_rot;
  129. };
  130. /*
  131. * A structure of fimc context.
  132. *
  133. * @ippdrv: prepare initialization using ippdrv.
  134. * @regs_res: register resources.
  135. * @regs: memory mapped io registers.
  136. * @lock: locking of operations.
  137. * @clocks: fimc clocks.
  138. * @clk_frequency: LCLK clock frequency.
  139. * @sysreg: handle to SYSREG block regmap.
  140. * @sc: scaler infomations.
  141. * @pol: porarity of writeback.
  142. * @id: fimc id.
  143. * @irq: irq number.
  144. * @suspended: qos operations.
  145. */
  146. struct fimc_context {
  147. struct exynos_drm_ippdrv ippdrv;
  148. struct resource *regs_res;
  149. void __iomem *regs;
  150. spinlock_t lock;
  151. struct clk *clocks[FIMC_CLKS_MAX];
  152. u32 clk_frequency;
  153. struct regmap *sysreg;
  154. struct fimc_scaler sc;
  155. struct exynos_drm_ipp_pol pol;
  156. int id;
  157. int irq;
  158. bool suspended;
  159. };
  160. static u32 fimc_read(struct fimc_context *ctx, u32 reg)
  161. {
  162. return readl(ctx->regs + reg);
  163. }
  164. static void fimc_write(struct fimc_context *ctx, u32 val, u32 reg)
  165. {
  166. writel(val, ctx->regs + reg);
  167. }
  168. static void fimc_set_bits(struct fimc_context *ctx, u32 reg, u32 bits)
  169. {
  170. void __iomem *r = ctx->regs + reg;
  171. writel(readl(r) | bits, r);
  172. }
  173. static void fimc_clear_bits(struct fimc_context *ctx, u32 reg, u32 bits)
  174. {
  175. void __iomem *r = ctx->regs + reg;
  176. writel(readl(r) & ~bits, r);
  177. }
  178. static void fimc_sw_reset(struct fimc_context *ctx)
  179. {
  180. u32 cfg;
  181. /* stop dma operation */
  182. cfg = fimc_read(ctx, EXYNOS_CISTATUS);
  183. if (EXYNOS_CISTATUS_GET_ENVID_STATUS(cfg))
  184. fimc_clear_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
  185. fimc_set_bits(ctx, EXYNOS_CISRCFMT, EXYNOS_CISRCFMT_ITU601_8BIT);
  186. /* disable image capture */
  187. fimc_clear_bits(ctx, EXYNOS_CIIMGCPT,
  188. EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  189. /* s/w reset */
  190. fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_SWRST);
  191. /* s/w reset complete */
  192. fimc_clear_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_SWRST);
  193. /* reset sequence */
  194. fimc_write(ctx, 0x0, EXYNOS_CIFCNTSEQ);
  195. }
  196. static int fimc_set_camblk_fimd0_wb(struct fimc_context *ctx)
  197. {
  198. return regmap_update_bits(ctx->sysreg, SYSREG_CAMERA_BLK,
  199. SYSREG_FIMD0WB_DEST_MASK,
  200. ctx->id << SYSREG_FIMD0WB_DEST_SHIFT);
  201. }
  202. static void fimc_set_type_ctrl(struct fimc_context *ctx, enum fimc_wb wb)
  203. {
  204. u32 cfg;
  205. DRM_DEBUG_KMS("wb[%d]\n", wb);
  206. cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
  207. cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
  208. EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
  209. EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
  210. EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
  211. EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
  212. EXYNOS_CIGCTRL_SELWRITEBACK_MASK);
  213. switch (wb) {
  214. case FIMC_WB_A:
  215. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_A |
  216. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  217. break;
  218. case FIMC_WB_B:
  219. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_B |
  220. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  221. break;
  222. case FIMC_WB_NONE:
  223. default:
  224. cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
  225. EXYNOS_CIGCTRL_SELWRITEBACK_A |
  226. EXYNOS_CIGCTRL_SELCAM_MIPI_A |
  227. EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
  228. break;
  229. }
  230. fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
  231. }
  232. static void fimc_set_polarity(struct fimc_context *ctx,
  233. struct exynos_drm_ipp_pol *pol)
  234. {
  235. u32 cfg;
  236. DRM_DEBUG_KMS("inv_pclk[%d]inv_vsync[%d]\n",
  237. pol->inv_pclk, pol->inv_vsync);
  238. DRM_DEBUG_KMS("inv_href[%d]inv_hsync[%d]\n",
  239. pol->inv_href, pol->inv_hsync);
  240. cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
  241. cfg &= ~(EXYNOS_CIGCTRL_INVPOLPCLK | EXYNOS_CIGCTRL_INVPOLVSYNC |
  242. EXYNOS_CIGCTRL_INVPOLHREF | EXYNOS_CIGCTRL_INVPOLHSYNC);
  243. if (pol->inv_pclk)
  244. cfg |= EXYNOS_CIGCTRL_INVPOLPCLK;
  245. if (pol->inv_vsync)
  246. cfg |= EXYNOS_CIGCTRL_INVPOLVSYNC;
  247. if (pol->inv_href)
  248. cfg |= EXYNOS_CIGCTRL_INVPOLHREF;
  249. if (pol->inv_hsync)
  250. cfg |= EXYNOS_CIGCTRL_INVPOLHSYNC;
  251. fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
  252. }
  253. static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
  254. {
  255. u32 cfg;
  256. DRM_DEBUG_KMS("enable[%d]\n", enable);
  257. cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
  258. if (enable)
  259. cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
  260. else
  261. cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;
  262. fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
  263. }
  264. static void fimc_mask_irq(struct fimc_context *ctx, bool enable)
  265. {
  266. u32 cfg;
  267. DRM_DEBUG_KMS("enable[%d]\n", enable);
  268. cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
  269. if (enable) {
  270. cfg &= ~EXYNOS_CIGCTRL_IRQ_OVFEN;
  271. cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE | EXYNOS_CIGCTRL_IRQ_LEVEL;
  272. } else
  273. cfg &= ~EXYNOS_CIGCTRL_IRQ_ENABLE;
  274. fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
  275. }
  276. static void fimc_clear_irq(struct fimc_context *ctx)
  277. {
  278. fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_CLR);
  279. }
  280. static bool fimc_check_ovf(struct fimc_context *ctx)
  281. {
  282. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  283. u32 status, flag;
  284. status = fimc_read(ctx, EXYNOS_CISTATUS);
  285. flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
  286. EXYNOS_CISTATUS_OVFICR;
  287. DRM_DEBUG_KMS("flag[0x%x]\n", flag);
  288. if (status & flag) {
  289. fimc_set_bits(ctx, EXYNOS_CIWDOFST,
  290. EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  291. EXYNOS_CIWDOFST_CLROVFICR);
  292. fimc_clear_bits(ctx, EXYNOS_CIWDOFST,
  293. EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  294. EXYNOS_CIWDOFST_CLROVFICR);
  295. dev_err(ippdrv->dev, "occurred overflow at %d, status 0x%x.\n",
  296. ctx->id, status);
  297. return true;
  298. }
  299. return false;
  300. }
  301. static bool fimc_check_frame_end(struct fimc_context *ctx)
  302. {
  303. u32 cfg;
  304. cfg = fimc_read(ctx, EXYNOS_CISTATUS);
  305. DRM_DEBUG_KMS("cfg[0x%x]\n", cfg);
  306. if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
  307. return false;
  308. cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
  309. fimc_write(ctx, cfg, EXYNOS_CISTATUS);
  310. return true;
  311. }
  312. static int fimc_get_buf_id(struct fimc_context *ctx)
  313. {
  314. u32 cfg;
  315. int frame_cnt, buf_id;
  316. cfg = fimc_read(ctx, EXYNOS_CISTATUS2);
  317. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);
  318. if (frame_cnt == 0)
  319. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);
  320. DRM_DEBUG_KMS("present[%d]before[%d]\n",
  321. EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
  322. EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));
  323. if (frame_cnt == 0) {
  324. DRM_ERROR("failed to get frame count.\n");
  325. return -EIO;
  326. }
  327. buf_id = frame_cnt - 1;
  328. DRM_DEBUG_KMS("buf_id[%d]\n", buf_id);
  329. return buf_id;
  330. }
  331. static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
  332. {
  333. u32 cfg;
  334. DRM_DEBUG_KMS("enable[%d]\n", enable);
  335. cfg = fimc_read(ctx, EXYNOS_CIOCTRL);
  336. if (enable)
  337. cfg |= EXYNOS_CIOCTRL_LASTENDEN;
  338. else
  339. cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;
  340. fimc_write(ctx, cfg, EXYNOS_CIOCTRL);
  341. }
  342. static int fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  343. {
  344. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  345. u32 cfg;
  346. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  347. /* RGB */
  348. cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
  349. cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;
  350. switch (fmt) {
  351. case DRM_FORMAT_RGB565:
  352. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
  353. fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
  354. return 0;
  355. case DRM_FORMAT_RGB888:
  356. case DRM_FORMAT_XRGB8888:
  357. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
  358. fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
  359. return 0;
  360. default:
  361. /* bypass */
  362. break;
  363. }
  364. /* YUV */
  365. cfg = fimc_read(ctx, EXYNOS_MSCTRL);
  366. cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
  367. EXYNOS_MSCTRL_C_INT_IN_2PLANE |
  368. EXYNOS_MSCTRL_ORDER422_YCBYCR);
  369. switch (fmt) {
  370. case DRM_FORMAT_YUYV:
  371. cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
  372. break;
  373. case DRM_FORMAT_YVYU:
  374. cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
  375. break;
  376. case DRM_FORMAT_UYVY:
  377. cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
  378. break;
  379. case DRM_FORMAT_VYUY:
  380. case DRM_FORMAT_YUV444:
  381. cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
  382. break;
  383. case DRM_FORMAT_NV21:
  384. case DRM_FORMAT_NV61:
  385. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
  386. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  387. break;
  388. case DRM_FORMAT_YUV422:
  389. case DRM_FORMAT_YUV420:
  390. case DRM_FORMAT_YVU420:
  391. cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
  392. break;
  393. case DRM_FORMAT_NV12:
  394. case DRM_FORMAT_NV12MT:
  395. case DRM_FORMAT_NV16:
  396. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
  397. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  398. break;
  399. default:
  400. dev_err(ippdrv->dev, "inavlid source yuv order 0x%x.\n", fmt);
  401. return -EINVAL;
  402. }
  403. fimc_write(ctx, cfg, EXYNOS_MSCTRL);
  404. return 0;
  405. }
  406. static int fimc_src_set_fmt(struct device *dev, u32 fmt)
  407. {
  408. struct fimc_context *ctx = get_fimc_context(dev);
  409. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  410. u32 cfg;
  411. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  412. cfg = fimc_read(ctx, EXYNOS_MSCTRL);
  413. cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;
  414. switch (fmt) {
  415. case DRM_FORMAT_RGB565:
  416. case DRM_FORMAT_RGB888:
  417. case DRM_FORMAT_XRGB8888:
  418. cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
  419. break;
  420. case DRM_FORMAT_YUV444:
  421. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  422. break;
  423. case DRM_FORMAT_YUYV:
  424. case DRM_FORMAT_YVYU:
  425. case DRM_FORMAT_UYVY:
  426. case DRM_FORMAT_VYUY:
  427. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
  428. break;
  429. case DRM_FORMAT_NV16:
  430. case DRM_FORMAT_NV61:
  431. case DRM_FORMAT_YUV422:
  432. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
  433. break;
  434. case DRM_FORMAT_YUV420:
  435. case DRM_FORMAT_YVU420:
  436. case DRM_FORMAT_NV12:
  437. case DRM_FORMAT_NV21:
  438. case DRM_FORMAT_NV12MT:
  439. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  440. break;
  441. default:
  442. dev_err(ippdrv->dev, "inavlid source format 0x%x.\n", fmt);
  443. return -EINVAL;
  444. }
  445. fimc_write(ctx, cfg, EXYNOS_MSCTRL);
  446. cfg = fimc_read(ctx, EXYNOS_CIDMAPARAM);
  447. cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;
  448. if (fmt == DRM_FORMAT_NV12MT)
  449. cfg |= EXYNOS_CIDMAPARAM_R_MODE_64X32;
  450. else
  451. cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
  452. fimc_write(ctx, cfg, EXYNOS_CIDMAPARAM);
  453. return fimc_src_set_fmt_order(ctx, fmt);
  454. }
  455. static int fimc_src_set_transf(struct device *dev,
  456. enum drm_exynos_degree degree,
  457. enum drm_exynos_flip flip, bool *swap)
  458. {
  459. struct fimc_context *ctx = get_fimc_context(dev);
  460. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  461. u32 cfg1, cfg2;
  462. DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
  463. cfg1 = fimc_read(ctx, EXYNOS_MSCTRL);
  464. cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
  465. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  466. cfg2 = fimc_read(ctx, EXYNOS_CITRGFMT);
  467. cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  468. switch (degree) {
  469. case EXYNOS_DRM_DEGREE_0:
  470. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  471. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  472. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  473. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  474. break;
  475. case EXYNOS_DRM_DEGREE_90:
  476. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  477. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  478. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  479. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  480. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  481. break;
  482. case EXYNOS_DRM_DEGREE_180:
  483. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  484. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  485. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  486. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  487. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  488. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  489. break;
  490. case EXYNOS_DRM_DEGREE_270:
  491. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  492. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  493. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  494. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  495. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  496. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  497. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  498. break;
  499. default:
  500. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  501. return -EINVAL;
  502. }
  503. fimc_write(ctx, cfg1, EXYNOS_MSCTRL);
  504. fimc_write(ctx, cfg2, EXYNOS_CITRGFMT);
  505. *swap = (cfg2 & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) ? 1 : 0;
  506. return 0;
  507. }
  508. static int fimc_set_window(struct fimc_context *ctx,
  509. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  510. {
  511. u32 cfg, h1, h2, v1, v2;
  512. /* cropped image */
  513. h1 = pos->x;
  514. h2 = sz->hsize - pos->w - pos->x;
  515. v1 = pos->y;
  516. v2 = sz->vsize - pos->h - pos->y;
  517. DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
  518. pos->x, pos->y, pos->w, pos->h, sz->hsize, sz->vsize);
  519. DRM_DEBUG_KMS("h1[%d]h2[%d]v1[%d]v2[%d]\n", h1, h2, v1, v2);
  520. /*
  521. * set window offset 1, 2 size
  522. * check figure 43-21 in user manual
  523. */
  524. cfg = fimc_read(ctx, EXYNOS_CIWDOFST);
  525. cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
  526. EXYNOS_CIWDOFST_WINVEROFST_MASK);
  527. cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
  528. EXYNOS_CIWDOFST_WINVEROFST(v1));
  529. cfg |= EXYNOS_CIWDOFST_WINOFSEN;
  530. fimc_write(ctx, cfg, EXYNOS_CIWDOFST);
  531. cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
  532. EXYNOS_CIWDOFST2_WINVEROFST2(v2));
  533. fimc_write(ctx, cfg, EXYNOS_CIWDOFST2);
  534. return 0;
  535. }
  536. static int fimc_src_set_size(struct device *dev, int swap,
  537. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  538. {
  539. struct fimc_context *ctx = get_fimc_context(dev);
  540. struct drm_exynos_pos img_pos = *pos;
  541. struct drm_exynos_sz img_sz = *sz;
  542. u32 cfg;
  543. DRM_DEBUG_KMS("swap[%d]hsize[%d]vsize[%d]\n",
  544. swap, sz->hsize, sz->vsize);
  545. /* original size */
  546. cfg = (EXYNOS_ORGISIZE_HORIZONTAL(img_sz.hsize) |
  547. EXYNOS_ORGISIZE_VERTICAL(img_sz.vsize));
  548. fimc_write(ctx, cfg, EXYNOS_ORGISIZE);
  549. DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]\n", pos->x, pos->y, pos->w, pos->h);
  550. if (swap) {
  551. img_pos.w = pos->h;
  552. img_pos.h = pos->w;
  553. img_sz.hsize = sz->vsize;
  554. img_sz.vsize = sz->hsize;
  555. }
  556. /* set input DMA image size */
  557. cfg = fimc_read(ctx, EXYNOS_CIREAL_ISIZE);
  558. cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
  559. EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
  560. cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(img_pos.w) |
  561. EXYNOS_CIREAL_ISIZE_HEIGHT(img_pos.h));
  562. fimc_write(ctx, cfg, EXYNOS_CIREAL_ISIZE);
  563. /*
  564. * set input FIFO image size
  565. * for now, we support only ITU601 8 bit mode
  566. */
  567. cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
  568. EXYNOS_CISRCFMT_SOURCEHSIZE(img_sz.hsize) |
  569. EXYNOS_CISRCFMT_SOURCEVSIZE(img_sz.vsize));
  570. fimc_write(ctx, cfg, EXYNOS_CISRCFMT);
  571. /* offset Y(RGB), Cb, Cr */
  572. cfg = (EXYNOS_CIIYOFF_HORIZONTAL(img_pos.x) |
  573. EXYNOS_CIIYOFF_VERTICAL(img_pos.y));
  574. fimc_write(ctx, cfg, EXYNOS_CIIYOFF);
  575. cfg = (EXYNOS_CIICBOFF_HORIZONTAL(img_pos.x) |
  576. EXYNOS_CIICBOFF_VERTICAL(img_pos.y));
  577. fimc_write(ctx, cfg, EXYNOS_CIICBOFF);
  578. cfg = (EXYNOS_CIICROFF_HORIZONTAL(img_pos.x) |
  579. EXYNOS_CIICROFF_VERTICAL(img_pos.y));
  580. fimc_write(ctx, cfg, EXYNOS_CIICROFF);
  581. return fimc_set_window(ctx, &img_pos, &img_sz);
  582. }
  583. static int fimc_src_set_addr(struct device *dev,
  584. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  585. enum drm_exynos_ipp_buf_type buf_type)
  586. {
  587. struct fimc_context *ctx = get_fimc_context(dev);
  588. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  589. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  590. struct drm_exynos_ipp_property *property;
  591. struct drm_exynos_ipp_config *config;
  592. if (!c_node) {
  593. DRM_ERROR("failed to get c_node.\n");
  594. return -EINVAL;
  595. }
  596. property = &c_node->property;
  597. DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
  598. property->prop_id, buf_id, buf_type);
  599. if (buf_id > FIMC_MAX_SRC) {
  600. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  601. return -ENOMEM;
  602. }
  603. /* address register set */
  604. switch (buf_type) {
  605. case IPP_BUF_ENQUEUE:
  606. config = &property->config[EXYNOS_DRM_OPS_SRC];
  607. fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_Y],
  608. EXYNOS_CIIYSA(buf_id));
  609. if (config->fmt == DRM_FORMAT_YVU420) {
  610. fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
  611. EXYNOS_CIICBSA(buf_id));
  612. fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
  613. EXYNOS_CIICRSA(buf_id));
  614. } else {
  615. fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
  616. EXYNOS_CIICBSA(buf_id));
  617. fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
  618. EXYNOS_CIICRSA(buf_id));
  619. }
  620. break;
  621. case IPP_BUF_DEQUEUE:
  622. fimc_write(ctx, 0x0, EXYNOS_CIIYSA(buf_id));
  623. fimc_write(ctx, 0x0, EXYNOS_CIICBSA(buf_id));
  624. fimc_write(ctx, 0x0, EXYNOS_CIICRSA(buf_id));
  625. break;
  626. default:
  627. /* bypass */
  628. break;
  629. }
  630. return 0;
  631. }
  632. static struct exynos_drm_ipp_ops fimc_src_ops = {
  633. .set_fmt = fimc_src_set_fmt,
  634. .set_transf = fimc_src_set_transf,
  635. .set_size = fimc_src_set_size,
  636. .set_addr = fimc_src_set_addr,
  637. };
  638. static int fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  639. {
  640. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  641. u32 cfg;
  642. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  643. /* RGB */
  644. cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
  645. cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;
  646. switch (fmt) {
  647. case DRM_FORMAT_RGB565:
  648. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
  649. fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
  650. return 0;
  651. case DRM_FORMAT_RGB888:
  652. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
  653. fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
  654. return 0;
  655. case DRM_FORMAT_XRGB8888:
  656. cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
  657. EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
  658. fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
  659. break;
  660. default:
  661. /* bypass */
  662. break;
  663. }
  664. /* YUV */
  665. cfg = fimc_read(ctx, EXYNOS_CIOCTRL);
  666. cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
  667. EXYNOS_CIOCTRL_ORDER422_MASK |
  668. EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);
  669. switch (fmt) {
  670. case DRM_FORMAT_XRGB8888:
  671. cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
  672. break;
  673. case DRM_FORMAT_YUYV:
  674. cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
  675. break;
  676. case DRM_FORMAT_YVYU:
  677. cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
  678. break;
  679. case DRM_FORMAT_UYVY:
  680. cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
  681. break;
  682. case DRM_FORMAT_VYUY:
  683. cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
  684. break;
  685. case DRM_FORMAT_NV21:
  686. case DRM_FORMAT_NV61:
  687. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
  688. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  689. break;
  690. case DRM_FORMAT_YUV422:
  691. case DRM_FORMAT_YUV420:
  692. case DRM_FORMAT_YVU420:
  693. cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
  694. break;
  695. case DRM_FORMAT_NV12:
  696. case DRM_FORMAT_NV12MT:
  697. case DRM_FORMAT_NV16:
  698. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
  699. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  700. break;
  701. default:
  702. dev_err(ippdrv->dev, "inavlid target yuv order 0x%x.\n", fmt);
  703. return -EINVAL;
  704. }
  705. fimc_write(ctx, cfg, EXYNOS_CIOCTRL);
  706. return 0;
  707. }
  708. static int fimc_dst_set_fmt(struct device *dev, u32 fmt)
  709. {
  710. struct fimc_context *ctx = get_fimc_context(dev);
  711. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  712. u32 cfg;
  713. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  714. cfg = fimc_read(ctx, EXYNOS_CIEXTEN);
  715. if (fmt == DRM_FORMAT_AYUV) {
  716. cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
  717. fimc_write(ctx, cfg, EXYNOS_CIEXTEN);
  718. } else {
  719. cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
  720. fimc_write(ctx, cfg, EXYNOS_CIEXTEN);
  721. cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
  722. cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;
  723. switch (fmt) {
  724. case DRM_FORMAT_RGB565:
  725. case DRM_FORMAT_RGB888:
  726. case DRM_FORMAT_XRGB8888:
  727. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
  728. break;
  729. case DRM_FORMAT_YUYV:
  730. case DRM_FORMAT_YVYU:
  731. case DRM_FORMAT_UYVY:
  732. case DRM_FORMAT_VYUY:
  733. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
  734. break;
  735. case DRM_FORMAT_NV16:
  736. case DRM_FORMAT_NV61:
  737. case DRM_FORMAT_YUV422:
  738. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
  739. break;
  740. case DRM_FORMAT_YUV420:
  741. case DRM_FORMAT_YVU420:
  742. case DRM_FORMAT_NV12:
  743. case DRM_FORMAT_NV12MT:
  744. case DRM_FORMAT_NV21:
  745. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
  746. break;
  747. default:
  748. dev_err(ippdrv->dev, "inavlid target format 0x%x.\n",
  749. fmt);
  750. return -EINVAL;
  751. }
  752. fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
  753. }
  754. cfg = fimc_read(ctx, EXYNOS_CIDMAPARAM);
  755. cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;
  756. if (fmt == DRM_FORMAT_NV12MT)
  757. cfg |= EXYNOS_CIDMAPARAM_W_MODE_64X32;
  758. else
  759. cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
  760. fimc_write(ctx, cfg, EXYNOS_CIDMAPARAM);
  761. return fimc_dst_set_fmt_order(ctx, fmt);
  762. }
  763. static int fimc_dst_set_transf(struct device *dev,
  764. enum drm_exynos_degree degree,
  765. enum drm_exynos_flip flip, bool *swap)
  766. {
  767. struct fimc_context *ctx = get_fimc_context(dev);
  768. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  769. u32 cfg;
  770. DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
  771. cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
  772. cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
  773. cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  774. switch (degree) {
  775. case EXYNOS_DRM_DEGREE_0:
  776. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  777. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  778. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  779. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  780. break;
  781. case EXYNOS_DRM_DEGREE_90:
  782. cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  783. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  784. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  785. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  786. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  787. break;
  788. case EXYNOS_DRM_DEGREE_180:
  789. cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  790. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  791. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  792. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  793. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  794. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  795. break;
  796. case EXYNOS_DRM_DEGREE_270:
  797. cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
  798. EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  799. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  800. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  801. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  802. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  803. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  804. break;
  805. default:
  806. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  807. return -EINVAL;
  808. }
  809. fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
  810. *swap = (cfg & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) ? 1 : 0;
  811. return 0;
  812. }
  813. static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
  814. struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
  815. {
  816. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  817. u32 cfg, cfg_ext, shfactor;
  818. u32 pre_dst_width, pre_dst_height;
  819. u32 hfactor, vfactor;
  820. int ret = 0;
  821. u32 src_w, src_h, dst_w, dst_h;
  822. cfg_ext = fimc_read(ctx, EXYNOS_CITRGFMT);
  823. if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
  824. src_w = src->h;
  825. src_h = src->w;
  826. } else {
  827. src_w = src->w;
  828. src_h = src->h;
  829. }
  830. if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
  831. dst_w = dst->h;
  832. dst_h = dst->w;
  833. } else {
  834. dst_w = dst->w;
  835. dst_h = dst->h;
  836. }
  837. /* fimc_ippdrv_check_property assures that dividers are not null */
  838. hfactor = fls(src_w / dst_w / 2);
  839. if (hfactor > FIMC_SHFACTOR / 2) {
  840. dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
  841. return -EINVAL;
  842. }
  843. vfactor = fls(src_h / dst_h / 2);
  844. if (vfactor > FIMC_SHFACTOR / 2) {
  845. dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
  846. return -EINVAL;
  847. }
  848. pre_dst_width = src_w >> hfactor;
  849. pre_dst_height = src_h >> vfactor;
  850. DRM_DEBUG_KMS("pre_dst_width[%d]pre_dst_height[%d]\n",
  851. pre_dst_width, pre_dst_height);
  852. DRM_DEBUG_KMS("hfactor[%d]vfactor[%d]\n", hfactor, vfactor);
  853. sc->hratio = (src_w << 14) / (dst_w << hfactor);
  854. sc->vratio = (src_h << 14) / (dst_h << vfactor);
  855. sc->up_h = (dst_w >= src_w) ? true : false;
  856. sc->up_v = (dst_h >= src_h) ? true : false;
  857. DRM_DEBUG_KMS("hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
  858. sc->hratio, sc->vratio, sc->up_h, sc->up_v);
  859. shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
  860. DRM_DEBUG_KMS("shfactor[%d]\n", shfactor);
  861. cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
  862. EXYNOS_CISCPRERATIO_PREHORRATIO(1 << hfactor) |
  863. EXYNOS_CISCPRERATIO_PREVERRATIO(1 << vfactor));
  864. fimc_write(ctx, cfg, EXYNOS_CISCPRERATIO);
  865. cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
  866. EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
  867. fimc_write(ctx, cfg, EXYNOS_CISCPREDST);
  868. return ret;
  869. }
  870. static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
  871. {
  872. u32 cfg, cfg_ext;
  873. DRM_DEBUG_KMS("range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
  874. sc->range, sc->bypass, sc->up_h, sc->up_v);
  875. DRM_DEBUG_KMS("hratio[%d]vratio[%d]\n",
  876. sc->hratio, sc->vratio);
  877. cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
  878. cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
  879. EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
  880. EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
  881. EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
  882. EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  883. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  884. if (sc->range)
  885. cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  886. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  887. if (sc->bypass)
  888. cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
  889. if (sc->up_h)
  890. cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
  891. if (sc->up_v)
  892. cfg |= EXYNOS_CISCCTRL_SCALEUP_V;
  893. cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
  894. EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
  895. fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
  896. cfg_ext = fimc_read(ctx, EXYNOS_CIEXTEN);
  897. cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
  898. cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
  899. cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
  900. EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
  901. fimc_write(ctx, cfg_ext, EXYNOS_CIEXTEN);
  902. }
  903. static int fimc_dst_set_size(struct device *dev, int swap,
  904. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  905. {
  906. struct fimc_context *ctx = get_fimc_context(dev);
  907. struct drm_exynos_pos img_pos = *pos;
  908. struct drm_exynos_sz img_sz = *sz;
  909. u32 cfg;
  910. DRM_DEBUG_KMS("swap[%d]hsize[%d]vsize[%d]\n",
  911. swap, sz->hsize, sz->vsize);
  912. /* original size */
  913. cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(img_sz.hsize) |
  914. EXYNOS_ORGOSIZE_VERTICAL(img_sz.vsize));
  915. fimc_write(ctx, cfg, EXYNOS_ORGOSIZE);
  916. DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]\n", pos->x, pos->y, pos->w, pos->h);
  917. /* CSC ITU */
  918. cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
  919. cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;
  920. if (sz->hsize >= FIMC_WIDTH_ITU_709)
  921. cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
  922. else
  923. cfg |= EXYNOS_CIGCTRL_CSC_ITU601;
  924. fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
  925. if (swap) {
  926. img_pos.w = pos->h;
  927. img_pos.h = pos->w;
  928. img_sz.hsize = sz->vsize;
  929. img_sz.vsize = sz->hsize;
  930. }
  931. /* target image size */
  932. cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
  933. cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
  934. EXYNOS_CITRGFMT_TARGETV_MASK);
  935. cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(img_pos.w) |
  936. EXYNOS_CITRGFMT_TARGETVSIZE(img_pos.h));
  937. fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
  938. /* target area */
  939. cfg = EXYNOS_CITAREA_TARGET_AREA(img_pos.w * img_pos.h);
  940. fimc_write(ctx, cfg, EXYNOS_CITAREA);
  941. /* offset Y(RGB), Cb, Cr */
  942. cfg = (EXYNOS_CIOYOFF_HORIZONTAL(img_pos.x) |
  943. EXYNOS_CIOYOFF_VERTICAL(img_pos.y));
  944. fimc_write(ctx, cfg, EXYNOS_CIOYOFF);
  945. cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(img_pos.x) |
  946. EXYNOS_CIOCBOFF_VERTICAL(img_pos.y));
  947. fimc_write(ctx, cfg, EXYNOS_CIOCBOFF);
  948. cfg = (EXYNOS_CIOCROFF_HORIZONTAL(img_pos.x) |
  949. EXYNOS_CIOCROFF_VERTICAL(img_pos.y));
  950. fimc_write(ctx, cfg, EXYNOS_CIOCROFF);
  951. return 0;
  952. }
  953. static int fimc_dst_get_buf_count(struct fimc_context *ctx)
  954. {
  955. u32 cfg, buf_num;
  956. cfg = fimc_read(ctx, EXYNOS_CIFCNTSEQ);
  957. buf_num = hweight32(cfg);
  958. DRM_DEBUG_KMS("buf_num[%d]\n", buf_num);
  959. return buf_num;
  960. }
  961. static int fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
  962. enum drm_exynos_ipp_buf_type buf_type)
  963. {
  964. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  965. bool enable;
  966. u32 cfg;
  967. u32 mask = 0x00000001 << buf_id;
  968. int ret = 0;
  969. unsigned long flags;
  970. DRM_DEBUG_KMS("buf_id[%d]buf_type[%d]\n", buf_id, buf_type);
  971. spin_lock_irqsave(&ctx->lock, flags);
  972. /* mask register set */
  973. cfg = fimc_read(ctx, EXYNOS_CIFCNTSEQ);
  974. switch (buf_type) {
  975. case IPP_BUF_ENQUEUE:
  976. enable = true;
  977. break;
  978. case IPP_BUF_DEQUEUE:
  979. enable = false;
  980. break;
  981. default:
  982. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  983. ret = -EINVAL;
  984. goto err_unlock;
  985. }
  986. /* sequence id */
  987. cfg &= ~mask;
  988. cfg |= (enable << buf_id);
  989. fimc_write(ctx, cfg, EXYNOS_CIFCNTSEQ);
  990. /* interrupt enable */
  991. if (buf_type == IPP_BUF_ENQUEUE &&
  992. fimc_dst_get_buf_count(ctx) >= FIMC_BUF_START)
  993. fimc_mask_irq(ctx, true);
  994. /* interrupt disable */
  995. if (buf_type == IPP_BUF_DEQUEUE &&
  996. fimc_dst_get_buf_count(ctx) <= FIMC_BUF_STOP)
  997. fimc_mask_irq(ctx, false);
  998. err_unlock:
  999. spin_unlock_irqrestore(&ctx->lock, flags);
  1000. return ret;
  1001. }
  1002. static int fimc_dst_set_addr(struct device *dev,
  1003. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  1004. enum drm_exynos_ipp_buf_type buf_type)
  1005. {
  1006. struct fimc_context *ctx = get_fimc_context(dev);
  1007. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1008. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1009. struct drm_exynos_ipp_property *property;
  1010. struct drm_exynos_ipp_config *config;
  1011. if (!c_node) {
  1012. DRM_ERROR("failed to get c_node.\n");
  1013. return -EINVAL;
  1014. }
  1015. property = &c_node->property;
  1016. DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
  1017. property->prop_id, buf_id, buf_type);
  1018. if (buf_id > FIMC_MAX_DST) {
  1019. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  1020. return -ENOMEM;
  1021. }
  1022. /* address register set */
  1023. switch (buf_type) {
  1024. case IPP_BUF_ENQUEUE:
  1025. config = &property->config[EXYNOS_DRM_OPS_DST];
  1026. fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_Y],
  1027. EXYNOS_CIOYSA(buf_id));
  1028. if (config->fmt == DRM_FORMAT_YVU420) {
  1029. fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1030. EXYNOS_CIOCBSA(buf_id));
  1031. fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1032. EXYNOS_CIOCRSA(buf_id));
  1033. } else {
  1034. fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1035. EXYNOS_CIOCBSA(buf_id));
  1036. fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1037. EXYNOS_CIOCRSA(buf_id));
  1038. }
  1039. break;
  1040. case IPP_BUF_DEQUEUE:
  1041. fimc_write(ctx, 0x0, EXYNOS_CIOYSA(buf_id));
  1042. fimc_write(ctx, 0x0, EXYNOS_CIOCBSA(buf_id));
  1043. fimc_write(ctx, 0x0, EXYNOS_CIOCRSA(buf_id));
  1044. break;
  1045. default:
  1046. /* bypass */
  1047. break;
  1048. }
  1049. return fimc_dst_set_buf_seq(ctx, buf_id, buf_type);
  1050. }
  1051. static struct exynos_drm_ipp_ops fimc_dst_ops = {
  1052. .set_fmt = fimc_dst_set_fmt,
  1053. .set_transf = fimc_dst_set_transf,
  1054. .set_size = fimc_dst_set_size,
  1055. .set_addr = fimc_dst_set_addr,
  1056. };
  1057. static int fimc_clk_ctrl(struct fimc_context *ctx, bool enable)
  1058. {
  1059. DRM_DEBUG_KMS("enable[%d]\n", enable);
  1060. if (enable) {
  1061. clk_prepare_enable(ctx->clocks[FIMC_CLK_GATE]);
  1062. clk_prepare_enable(ctx->clocks[FIMC_CLK_WB_A]);
  1063. ctx->suspended = false;
  1064. } else {
  1065. clk_disable_unprepare(ctx->clocks[FIMC_CLK_GATE]);
  1066. clk_disable_unprepare(ctx->clocks[FIMC_CLK_WB_A]);
  1067. ctx->suspended = true;
  1068. }
  1069. return 0;
  1070. }
  1071. static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
  1072. {
  1073. struct fimc_context *ctx = dev_id;
  1074. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1075. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1076. struct drm_exynos_ipp_event_work *event_work =
  1077. c_node->event_work;
  1078. int buf_id;
  1079. DRM_DEBUG_KMS("fimc id[%d]\n", ctx->id);
  1080. fimc_clear_irq(ctx);
  1081. if (fimc_check_ovf(ctx))
  1082. return IRQ_NONE;
  1083. if (!fimc_check_frame_end(ctx))
  1084. return IRQ_NONE;
  1085. buf_id = fimc_get_buf_id(ctx);
  1086. if (buf_id < 0)
  1087. return IRQ_HANDLED;
  1088. DRM_DEBUG_KMS("buf_id[%d]\n", buf_id);
  1089. if (fimc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE) < 0) {
  1090. DRM_ERROR("failed to dequeue.\n");
  1091. return IRQ_HANDLED;
  1092. }
  1093. event_work->ippdrv = ippdrv;
  1094. event_work->buf_id[EXYNOS_DRM_OPS_DST] = buf_id;
  1095. queue_work(ippdrv->event_workq, (struct work_struct *)event_work);
  1096. return IRQ_HANDLED;
  1097. }
  1098. static int fimc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
  1099. {
  1100. struct drm_exynos_ipp_prop_list *prop_list = &ippdrv->prop_list;
  1101. prop_list->version = 1;
  1102. prop_list->writeback = 1;
  1103. prop_list->refresh_min = FIMC_REFRESH_MIN;
  1104. prop_list->refresh_max = FIMC_REFRESH_MAX;
  1105. prop_list->flip = (1 << EXYNOS_DRM_FLIP_NONE) |
  1106. (1 << EXYNOS_DRM_FLIP_VERTICAL) |
  1107. (1 << EXYNOS_DRM_FLIP_HORIZONTAL);
  1108. prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
  1109. (1 << EXYNOS_DRM_DEGREE_90) |
  1110. (1 << EXYNOS_DRM_DEGREE_180) |
  1111. (1 << EXYNOS_DRM_DEGREE_270);
  1112. prop_list->csc = 1;
  1113. prop_list->crop = 1;
  1114. prop_list->crop_max.hsize = FIMC_CROP_MAX;
  1115. prop_list->crop_max.vsize = FIMC_CROP_MAX;
  1116. prop_list->crop_min.hsize = FIMC_CROP_MIN;
  1117. prop_list->crop_min.vsize = FIMC_CROP_MIN;
  1118. prop_list->scale = 1;
  1119. prop_list->scale_max.hsize = FIMC_SCALE_MAX;
  1120. prop_list->scale_max.vsize = FIMC_SCALE_MAX;
  1121. prop_list->scale_min.hsize = FIMC_SCALE_MIN;
  1122. prop_list->scale_min.vsize = FIMC_SCALE_MIN;
  1123. return 0;
  1124. }
  1125. static inline bool fimc_check_drm_flip(enum drm_exynos_flip flip)
  1126. {
  1127. switch (flip) {
  1128. case EXYNOS_DRM_FLIP_NONE:
  1129. case EXYNOS_DRM_FLIP_VERTICAL:
  1130. case EXYNOS_DRM_FLIP_HORIZONTAL:
  1131. case EXYNOS_DRM_FLIP_BOTH:
  1132. return true;
  1133. default:
  1134. DRM_DEBUG_KMS("invalid flip\n");
  1135. return false;
  1136. }
  1137. }
  1138. static int fimc_ippdrv_check_property(struct device *dev,
  1139. struct drm_exynos_ipp_property *property)
  1140. {
  1141. struct fimc_context *ctx = get_fimc_context(dev);
  1142. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1143. struct drm_exynos_ipp_prop_list *pp = &ippdrv->prop_list;
  1144. struct drm_exynos_ipp_config *config;
  1145. struct drm_exynos_pos *pos;
  1146. struct drm_exynos_sz *sz;
  1147. bool swap;
  1148. int i;
  1149. for_each_ipp_ops(i) {
  1150. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1151. (property->cmd == IPP_CMD_WB))
  1152. continue;
  1153. config = &property->config[i];
  1154. pos = &config->pos;
  1155. sz = &config->sz;
  1156. /* check for flip */
  1157. if (!fimc_check_drm_flip(config->flip)) {
  1158. DRM_ERROR("invalid flip.\n");
  1159. goto err_property;
  1160. }
  1161. /* check for degree */
  1162. switch (config->degree) {
  1163. case EXYNOS_DRM_DEGREE_90:
  1164. case EXYNOS_DRM_DEGREE_270:
  1165. swap = true;
  1166. break;
  1167. case EXYNOS_DRM_DEGREE_0:
  1168. case EXYNOS_DRM_DEGREE_180:
  1169. swap = false;
  1170. break;
  1171. default:
  1172. DRM_ERROR("invalid degree.\n");
  1173. goto err_property;
  1174. }
  1175. /* check for buffer bound */
  1176. if ((pos->x + pos->w > sz->hsize) ||
  1177. (pos->y + pos->h > sz->vsize)) {
  1178. DRM_ERROR("out of buf bound.\n");
  1179. goto err_property;
  1180. }
  1181. /* check for crop */
  1182. if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
  1183. if (swap) {
  1184. if ((pos->h < pp->crop_min.hsize) ||
  1185. (sz->vsize > pp->crop_max.hsize) ||
  1186. (pos->w < pp->crop_min.vsize) ||
  1187. (sz->hsize > pp->crop_max.vsize)) {
  1188. DRM_ERROR("out of crop size.\n");
  1189. goto err_property;
  1190. }
  1191. } else {
  1192. if ((pos->w < pp->crop_min.hsize) ||
  1193. (sz->hsize > pp->crop_max.hsize) ||
  1194. (pos->h < pp->crop_min.vsize) ||
  1195. (sz->vsize > pp->crop_max.vsize)) {
  1196. DRM_ERROR("out of crop size.\n");
  1197. goto err_property;
  1198. }
  1199. }
  1200. }
  1201. /* check for scale */
  1202. if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
  1203. if (swap) {
  1204. if ((pos->h < pp->scale_min.hsize) ||
  1205. (sz->vsize > pp->scale_max.hsize) ||
  1206. (pos->w < pp->scale_min.vsize) ||
  1207. (sz->hsize > pp->scale_max.vsize)) {
  1208. DRM_ERROR("out of scale size.\n");
  1209. goto err_property;
  1210. }
  1211. } else {
  1212. if ((pos->w < pp->scale_min.hsize) ||
  1213. (sz->hsize > pp->scale_max.hsize) ||
  1214. (pos->h < pp->scale_min.vsize) ||
  1215. (sz->vsize > pp->scale_max.vsize)) {
  1216. DRM_ERROR("out of scale size.\n");
  1217. goto err_property;
  1218. }
  1219. }
  1220. }
  1221. }
  1222. return 0;
  1223. err_property:
  1224. for_each_ipp_ops(i) {
  1225. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1226. (property->cmd == IPP_CMD_WB))
  1227. continue;
  1228. config = &property->config[i];
  1229. pos = &config->pos;
  1230. sz = &config->sz;
  1231. DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
  1232. i ? "dst" : "src", config->flip, config->degree,
  1233. pos->x, pos->y, pos->w, pos->h,
  1234. sz->hsize, sz->vsize);
  1235. }
  1236. return -EINVAL;
  1237. }
  1238. static void fimc_clear_addr(struct fimc_context *ctx)
  1239. {
  1240. int i;
  1241. for (i = 0; i < FIMC_MAX_SRC; i++) {
  1242. fimc_write(ctx, 0, EXYNOS_CIIYSA(i));
  1243. fimc_write(ctx, 0, EXYNOS_CIICBSA(i));
  1244. fimc_write(ctx, 0, EXYNOS_CIICRSA(i));
  1245. }
  1246. for (i = 0; i < FIMC_MAX_DST; i++) {
  1247. fimc_write(ctx, 0, EXYNOS_CIOYSA(i));
  1248. fimc_write(ctx, 0, EXYNOS_CIOCBSA(i));
  1249. fimc_write(ctx, 0, EXYNOS_CIOCRSA(i));
  1250. }
  1251. }
  1252. static int fimc_ippdrv_reset(struct device *dev)
  1253. {
  1254. struct fimc_context *ctx = get_fimc_context(dev);
  1255. /* reset h/w block */
  1256. fimc_sw_reset(ctx);
  1257. /* reset scaler capability */
  1258. memset(&ctx->sc, 0x0, sizeof(ctx->sc));
  1259. fimc_clear_addr(ctx);
  1260. return 0;
  1261. }
  1262. static int fimc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1263. {
  1264. struct fimc_context *ctx = get_fimc_context(dev);
  1265. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1266. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1267. struct drm_exynos_ipp_property *property;
  1268. struct drm_exynos_ipp_config *config;
  1269. struct drm_exynos_pos img_pos[EXYNOS_DRM_OPS_MAX];
  1270. struct drm_exynos_ipp_set_wb set_wb;
  1271. int ret, i;
  1272. u32 cfg0, cfg1;
  1273. DRM_DEBUG_KMS("cmd[%d]\n", cmd);
  1274. if (!c_node) {
  1275. DRM_ERROR("failed to get c_node.\n");
  1276. return -EINVAL;
  1277. }
  1278. property = &c_node->property;
  1279. fimc_mask_irq(ctx, true);
  1280. for_each_ipp_ops(i) {
  1281. config = &property->config[i];
  1282. img_pos[i] = config->pos;
  1283. }
  1284. ret = fimc_set_prescaler(ctx, &ctx->sc,
  1285. &img_pos[EXYNOS_DRM_OPS_SRC],
  1286. &img_pos[EXYNOS_DRM_OPS_DST]);
  1287. if (ret) {
  1288. dev_err(dev, "failed to set precalser.\n");
  1289. return ret;
  1290. }
  1291. /* If set ture, we can save jpeg about screen */
  1292. fimc_handle_jpeg(ctx, false);
  1293. fimc_set_scaler(ctx, &ctx->sc);
  1294. fimc_set_polarity(ctx, &ctx->pol);
  1295. switch (cmd) {
  1296. case IPP_CMD_M2M:
  1297. fimc_set_type_ctrl(ctx, FIMC_WB_NONE);
  1298. fimc_handle_lastend(ctx, false);
  1299. /* setup dma */
  1300. cfg0 = fimc_read(ctx, EXYNOS_MSCTRL);
  1301. cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1302. cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
  1303. fimc_write(ctx, cfg0, EXYNOS_MSCTRL);
  1304. break;
  1305. case IPP_CMD_WB:
  1306. fimc_set_type_ctrl(ctx, FIMC_WB_A);
  1307. fimc_handle_lastend(ctx, true);
  1308. /* setup FIMD */
  1309. ret = fimc_set_camblk_fimd0_wb(ctx);
  1310. if (ret < 0) {
  1311. dev_err(dev, "camblk setup failed.\n");
  1312. return ret;
  1313. }
  1314. set_wb.enable = 1;
  1315. set_wb.refresh = property->refresh_rate;
  1316. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1317. break;
  1318. case IPP_CMD_OUTPUT:
  1319. default:
  1320. ret = -EINVAL;
  1321. dev_err(dev, "invalid operations.\n");
  1322. return ret;
  1323. }
  1324. /* Reset status */
  1325. fimc_write(ctx, 0x0, EXYNOS_CISTATUS);
  1326. cfg0 = fimc_read(ctx, EXYNOS_CIIMGCPT);
  1327. cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1328. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1329. /* Scaler */
  1330. cfg1 = fimc_read(ctx, EXYNOS_CISCCTRL);
  1331. cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
  1332. cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
  1333. EXYNOS_CISCCTRL_SCALERSTART);
  1334. fimc_write(ctx, cfg1, EXYNOS_CISCCTRL);
  1335. /* Enable image capture*/
  1336. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
  1337. fimc_write(ctx, cfg0, EXYNOS_CIIMGCPT);
  1338. /* Disable frame end irq */
  1339. fimc_clear_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_END_DISABLE);
  1340. fimc_clear_bits(ctx, EXYNOS_CIOCTRL, EXYNOS_CIOCTRL_WEAVE_MASK);
  1341. if (cmd == IPP_CMD_M2M) {
  1342. fimc_set_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
  1343. fimc_set_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
  1344. }
  1345. return 0;
  1346. }
  1347. static void fimc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1348. {
  1349. struct fimc_context *ctx = get_fimc_context(dev);
  1350. struct drm_exynos_ipp_set_wb set_wb = {0, 0};
  1351. u32 cfg;
  1352. DRM_DEBUG_KMS("cmd[%d]\n", cmd);
  1353. switch (cmd) {
  1354. case IPP_CMD_M2M:
  1355. /* Source clear */
  1356. cfg = fimc_read(ctx, EXYNOS_MSCTRL);
  1357. cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1358. cfg &= ~EXYNOS_MSCTRL_ENVID;
  1359. fimc_write(ctx, cfg, EXYNOS_MSCTRL);
  1360. break;
  1361. case IPP_CMD_WB:
  1362. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1363. break;
  1364. case IPP_CMD_OUTPUT:
  1365. default:
  1366. dev_err(dev, "invalid operations.\n");
  1367. break;
  1368. }
  1369. fimc_mask_irq(ctx, false);
  1370. /* reset sequence */
  1371. fimc_write(ctx, 0x0, EXYNOS_CIFCNTSEQ);
  1372. /* Scaler disable */
  1373. fimc_clear_bits(ctx, EXYNOS_CISCCTRL, EXYNOS_CISCCTRL_SCALERSTART);
  1374. /* Disable image capture */
  1375. fimc_clear_bits(ctx, EXYNOS_CIIMGCPT,
  1376. EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  1377. /* Enable frame end irq */
  1378. fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_END_DISABLE);
  1379. }
  1380. static void fimc_put_clocks(struct fimc_context *ctx)
  1381. {
  1382. int i;
  1383. for (i = 0; i < FIMC_CLKS_MAX; i++) {
  1384. if (IS_ERR(ctx->clocks[i]))
  1385. continue;
  1386. clk_put(ctx->clocks[i]);
  1387. ctx->clocks[i] = ERR_PTR(-EINVAL);
  1388. }
  1389. }
  1390. static int fimc_setup_clocks(struct fimc_context *ctx)
  1391. {
  1392. struct device *fimc_dev = ctx->ippdrv.dev;
  1393. struct device *dev;
  1394. int ret, i;
  1395. for (i = 0; i < FIMC_CLKS_MAX; i++)
  1396. ctx->clocks[i] = ERR_PTR(-EINVAL);
  1397. for (i = 0; i < FIMC_CLKS_MAX; i++) {
  1398. if (i == FIMC_CLK_WB_A || i == FIMC_CLK_WB_B)
  1399. dev = fimc_dev->parent;
  1400. else
  1401. dev = fimc_dev;
  1402. ctx->clocks[i] = clk_get(dev, fimc_clock_names[i]);
  1403. if (IS_ERR(ctx->clocks[i])) {
  1404. if (i >= FIMC_CLK_MUX)
  1405. break;
  1406. ret = PTR_ERR(ctx->clocks[i]);
  1407. dev_err(fimc_dev, "failed to get clock: %s\n",
  1408. fimc_clock_names[i]);
  1409. goto e_clk_free;
  1410. }
  1411. }
  1412. /* Optional FIMC LCLK parent clock setting */
  1413. if (!IS_ERR(ctx->clocks[FIMC_CLK_PARENT])) {
  1414. ret = clk_set_parent(ctx->clocks[FIMC_CLK_MUX],
  1415. ctx->clocks[FIMC_CLK_PARENT]);
  1416. if (ret < 0) {
  1417. dev_err(fimc_dev, "failed to set parent.\n");
  1418. goto e_clk_free;
  1419. }
  1420. }
  1421. ret = clk_set_rate(ctx->clocks[FIMC_CLK_LCLK], ctx->clk_frequency);
  1422. if (ret < 0)
  1423. goto e_clk_free;
  1424. ret = clk_prepare_enable(ctx->clocks[FIMC_CLK_LCLK]);
  1425. if (!ret)
  1426. return ret;
  1427. e_clk_free:
  1428. fimc_put_clocks(ctx);
  1429. return ret;
  1430. }
  1431. static int fimc_parse_dt(struct fimc_context *ctx)
  1432. {
  1433. struct device_node *node = ctx->ippdrv.dev->of_node;
  1434. /* Handle only devices that support the LCD Writeback data path */
  1435. if (!of_property_read_bool(node, "samsung,lcd-wb"))
  1436. return -ENODEV;
  1437. if (of_property_read_u32(node, "clock-frequency",
  1438. &ctx->clk_frequency))
  1439. ctx->clk_frequency = FIMC_DEFAULT_LCLK_FREQUENCY;
  1440. ctx->id = of_alias_get_id(node, "fimc");
  1441. if (ctx->id < 0) {
  1442. dev_err(ctx->ippdrv.dev, "failed to get node alias id.\n");
  1443. return -EINVAL;
  1444. }
  1445. return 0;
  1446. }
  1447. static int fimc_probe(struct platform_device *pdev)
  1448. {
  1449. struct device *dev = &pdev->dev;
  1450. struct fimc_context *ctx;
  1451. struct resource *res;
  1452. struct exynos_drm_ippdrv *ippdrv;
  1453. int ret;
  1454. if (!dev->of_node) {
  1455. dev_err(dev, "device tree node not found.\n");
  1456. return -ENODEV;
  1457. }
  1458. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  1459. if (!ctx)
  1460. return -ENOMEM;
  1461. ctx->ippdrv.dev = dev;
  1462. ret = fimc_parse_dt(ctx);
  1463. if (ret < 0)
  1464. return ret;
  1465. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  1466. "samsung,sysreg");
  1467. if (IS_ERR(ctx->sysreg)) {
  1468. dev_err(dev, "syscon regmap lookup failed.\n");
  1469. return PTR_ERR(ctx->sysreg);
  1470. }
  1471. /* resource memory */
  1472. ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1473. ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
  1474. if (IS_ERR(ctx->regs))
  1475. return PTR_ERR(ctx->regs);
  1476. /* resource irq */
  1477. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1478. if (!res) {
  1479. dev_err(dev, "failed to request irq resource.\n");
  1480. return -ENOENT;
  1481. }
  1482. ctx->irq = res->start;
  1483. ret = devm_request_threaded_irq(dev, ctx->irq, NULL, fimc_irq_handler,
  1484. IRQF_ONESHOT, "drm_fimc", ctx);
  1485. if (ret < 0) {
  1486. dev_err(dev, "failed to request irq.\n");
  1487. return ret;
  1488. }
  1489. ret = fimc_setup_clocks(ctx);
  1490. if (ret < 0)
  1491. return ret;
  1492. ippdrv = &ctx->ippdrv;
  1493. ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &fimc_src_ops;
  1494. ippdrv->ops[EXYNOS_DRM_OPS_DST] = &fimc_dst_ops;
  1495. ippdrv->check_property = fimc_ippdrv_check_property;
  1496. ippdrv->reset = fimc_ippdrv_reset;
  1497. ippdrv->start = fimc_ippdrv_start;
  1498. ippdrv->stop = fimc_ippdrv_stop;
  1499. ret = fimc_init_prop_list(ippdrv);
  1500. if (ret < 0) {
  1501. dev_err(dev, "failed to init property list.\n");
  1502. goto err_put_clk;
  1503. }
  1504. DRM_DEBUG_KMS("id[%d]ippdrv[0x%x]\n", ctx->id, (int)ippdrv);
  1505. spin_lock_init(&ctx->lock);
  1506. platform_set_drvdata(pdev, ctx);
  1507. pm_runtime_set_active(dev);
  1508. pm_runtime_enable(dev);
  1509. ret = exynos_drm_ippdrv_register(ippdrv);
  1510. if (ret < 0) {
  1511. dev_err(dev, "failed to register drm fimc device.\n");
  1512. goto err_pm_dis;
  1513. }
  1514. dev_info(dev, "drm fimc registered successfully.\n");
  1515. return 0;
  1516. err_pm_dis:
  1517. pm_runtime_disable(dev);
  1518. err_put_clk:
  1519. fimc_put_clocks(ctx);
  1520. return ret;
  1521. }
  1522. static int fimc_remove(struct platform_device *pdev)
  1523. {
  1524. struct device *dev = &pdev->dev;
  1525. struct fimc_context *ctx = get_fimc_context(dev);
  1526. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1527. exynos_drm_ippdrv_unregister(ippdrv);
  1528. fimc_put_clocks(ctx);
  1529. pm_runtime_set_suspended(dev);
  1530. pm_runtime_disable(dev);
  1531. return 0;
  1532. }
  1533. #ifdef CONFIG_PM_SLEEP
  1534. static int fimc_suspend(struct device *dev)
  1535. {
  1536. struct fimc_context *ctx = get_fimc_context(dev);
  1537. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1538. if (pm_runtime_suspended(dev))
  1539. return 0;
  1540. return fimc_clk_ctrl(ctx, false);
  1541. }
  1542. static int fimc_resume(struct device *dev)
  1543. {
  1544. struct fimc_context *ctx = get_fimc_context(dev);
  1545. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1546. if (!pm_runtime_suspended(dev))
  1547. return fimc_clk_ctrl(ctx, true);
  1548. return 0;
  1549. }
  1550. #endif
  1551. #ifdef CONFIG_PM_RUNTIME
  1552. static int fimc_runtime_suspend(struct device *dev)
  1553. {
  1554. struct fimc_context *ctx = get_fimc_context(dev);
  1555. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1556. return fimc_clk_ctrl(ctx, false);
  1557. }
  1558. static int fimc_runtime_resume(struct device *dev)
  1559. {
  1560. struct fimc_context *ctx = get_fimc_context(dev);
  1561. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1562. return fimc_clk_ctrl(ctx, true);
  1563. }
  1564. #endif
  1565. static const struct dev_pm_ops fimc_pm_ops = {
  1566. SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
  1567. SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
  1568. };
  1569. static const struct of_device_id fimc_of_match[] = {
  1570. { .compatible = "samsung,exynos4210-fimc" },
  1571. { .compatible = "samsung,exynos4212-fimc" },
  1572. { },
  1573. };
  1574. struct platform_driver fimc_driver = {
  1575. .probe = fimc_probe,
  1576. .remove = fimc_remove,
  1577. .driver = {
  1578. .of_match_table = fimc_of_match,
  1579. .name = "exynos-drm-fimc",
  1580. .owner = THIS_MODULE,
  1581. .pm = &fimc_pm_ops,
  1582. },
  1583. };