exynos_drm_dsi.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546
  1. /*
  2. * Samsung SoC MIPI DSI Master driver.
  3. *
  4. * Copyright (c) 2014 Samsung Electronics Co., Ltd
  5. *
  6. * Contacts: Tomasz Figa <t.figa@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <drm/drmP.h>
  13. #include <drm/drm_crtc_helper.h>
  14. #include <drm/drm_mipi_dsi.h>
  15. #include <drm/drm_panel.h>
  16. #include <linux/clk.h>
  17. #include <linux/irq.h>
  18. #include <linux/phy/phy.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/component.h>
  21. #include <video/mipi_display.h>
  22. #include <video/videomode.h>
  23. #include "exynos_drm_drv.h"
  24. /* returns true iff both arguments logically differs */
  25. #define NEQV(a, b) (!(a) ^ !(b))
  26. #define DSIM_STATUS_REG 0x0 /* Status register */
  27. #define DSIM_SWRST_REG 0x4 /* Software reset register */
  28. #define DSIM_CLKCTRL_REG 0x8 /* Clock control register */
  29. #define DSIM_TIMEOUT_REG 0xc /* Time out register */
  30. #define DSIM_CONFIG_REG 0x10 /* Configuration register */
  31. #define DSIM_ESCMODE_REG 0x14 /* Escape mode register */
  32. /* Main display image resolution register */
  33. #define DSIM_MDRESOL_REG 0x18
  34. #define DSIM_MVPORCH_REG 0x1c /* Main display Vporch register */
  35. #define DSIM_MHPORCH_REG 0x20 /* Main display Hporch register */
  36. #define DSIM_MSYNC_REG 0x24 /* Main display sync area register */
  37. /* Sub display image resolution register */
  38. #define DSIM_SDRESOL_REG 0x28
  39. #define DSIM_INTSRC_REG 0x2c /* Interrupt source register */
  40. #define DSIM_INTMSK_REG 0x30 /* Interrupt mask register */
  41. #define DSIM_PKTHDR_REG 0x34 /* Packet Header FIFO register */
  42. #define DSIM_PAYLOAD_REG 0x38 /* Payload FIFO register */
  43. #define DSIM_RXFIFO_REG 0x3c /* Read FIFO register */
  44. #define DSIM_FIFOTHLD_REG 0x40 /* FIFO threshold level register */
  45. #define DSIM_FIFOCTRL_REG 0x44 /* FIFO status and control register */
  46. /* FIFO memory AC characteristic register */
  47. #define DSIM_PLLCTRL_REG 0x4c /* PLL control register */
  48. #define DSIM_PLLTMR_REG 0x50 /* PLL timer register */
  49. #define DSIM_PHYACCHR_REG 0x54 /* D-PHY AC characteristic register */
  50. #define DSIM_PHYACCHR1_REG 0x58 /* D-PHY AC characteristic register1 */
  51. /* DSIM_STATUS */
  52. #define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0)
  53. #define DSIM_STOP_STATE_CLK (1 << 8)
  54. #define DSIM_TX_READY_HS_CLK (1 << 10)
  55. #define DSIM_PLL_STABLE (1 << 31)
  56. /* DSIM_SWRST */
  57. #define DSIM_FUNCRST (1 << 16)
  58. #define DSIM_SWRST (1 << 0)
  59. /* DSIM_TIMEOUT */
  60. #define DSIM_LPDR_TIMEOUT(x) ((x) << 0)
  61. #define DSIM_BTA_TIMEOUT(x) ((x) << 16)
  62. /* DSIM_CLKCTRL */
  63. #define DSIM_ESC_PRESCALER(x) (((x) & 0xffff) << 0)
  64. #define DSIM_ESC_PRESCALER_MASK (0xffff << 0)
  65. #define DSIM_LANE_ESC_CLK_EN_CLK (1 << 19)
  66. #define DSIM_LANE_ESC_CLK_EN_DATA(x) (((x) & 0xf) << 20)
  67. #define DSIM_LANE_ESC_CLK_EN_DATA_MASK (0xf << 20)
  68. #define DSIM_BYTE_CLKEN (1 << 24)
  69. #define DSIM_BYTE_CLK_SRC(x) (((x) & 0x3) << 25)
  70. #define DSIM_BYTE_CLK_SRC_MASK (0x3 << 25)
  71. #define DSIM_PLL_BYPASS (1 << 27)
  72. #define DSIM_ESC_CLKEN (1 << 28)
  73. #define DSIM_TX_REQUEST_HSCLK (1 << 31)
  74. /* DSIM_CONFIG */
  75. #define DSIM_LANE_EN_CLK (1 << 0)
  76. #define DSIM_LANE_EN(x) (((x) & 0xf) << 1)
  77. #define DSIM_NUM_OF_DATA_LANE(x) (((x) & 0x3) << 5)
  78. #define DSIM_SUB_PIX_FORMAT(x) (((x) & 0x7) << 8)
  79. #define DSIM_MAIN_PIX_FORMAT_MASK (0x7 << 12)
  80. #define DSIM_MAIN_PIX_FORMAT_RGB888 (0x7 << 12)
  81. #define DSIM_MAIN_PIX_FORMAT_RGB666 (0x6 << 12)
  82. #define DSIM_MAIN_PIX_FORMAT_RGB666_P (0x5 << 12)
  83. #define DSIM_MAIN_PIX_FORMAT_RGB565 (0x4 << 12)
  84. #define DSIM_SUB_VC (((x) & 0x3) << 16)
  85. #define DSIM_MAIN_VC (((x) & 0x3) << 18)
  86. #define DSIM_HSA_MODE (1 << 20)
  87. #define DSIM_HBP_MODE (1 << 21)
  88. #define DSIM_HFP_MODE (1 << 22)
  89. #define DSIM_HSE_MODE (1 << 23)
  90. #define DSIM_AUTO_MODE (1 << 24)
  91. #define DSIM_VIDEO_MODE (1 << 25)
  92. #define DSIM_BURST_MODE (1 << 26)
  93. #define DSIM_SYNC_INFORM (1 << 27)
  94. #define DSIM_EOT_DISABLE (1 << 28)
  95. #define DSIM_MFLUSH_VS (1 << 29)
  96. /* DSIM_ESCMODE */
  97. #define DSIM_TX_TRIGGER_RST (1 << 4)
  98. #define DSIM_TX_LPDT_LP (1 << 6)
  99. #define DSIM_CMD_LPDT_LP (1 << 7)
  100. #define DSIM_FORCE_BTA (1 << 16)
  101. #define DSIM_FORCE_STOP_STATE (1 << 20)
  102. #define DSIM_STOP_STATE_CNT(x) (((x) & 0x7ff) << 21)
  103. #define DSIM_STOP_STATE_CNT_MASK (0x7ff << 21)
  104. /* DSIM_MDRESOL */
  105. #define DSIM_MAIN_STAND_BY (1 << 31)
  106. #define DSIM_MAIN_VRESOL(x) (((x) & 0x7ff) << 16)
  107. #define DSIM_MAIN_HRESOL(x) (((x) & 0X7ff) << 0)
  108. /* DSIM_MVPORCH */
  109. #define DSIM_CMD_ALLOW(x) ((x) << 28)
  110. #define DSIM_STABLE_VFP(x) ((x) << 16)
  111. #define DSIM_MAIN_VBP(x) ((x) << 0)
  112. #define DSIM_CMD_ALLOW_MASK (0xf << 28)
  113. #define DSIM_STABLE_VFP_MASK (0x7ff << 16)
  114. #define DSIM_MAIN_VBP_MASK (0x7ff << 0)
  115. /* DSIM_MHPORCH */
  116. #define DSIM_MAIN_HFP(x) ((x) << 16)
  117. #define DSIM_MAIN_HBP(x) ((x) << 0)
  118. #define DSIM_MAIN_HFP_MASK ((0xffff) << 16)
  119. #define DSIM_MAIN_HBP_MASK ((0xffff) << 0)
  120. /* DSIM_MSYNC */
  121. #define DSIM_MAIN_VSA(x) ((x) << 22)
  122. #define DSIM_MAIN_HSA(x) ((x) << 0)
  123. #define DSIM_MAIN_VSA_MASK ((0x3ff) << 22)
  124. #define DSIM_MAIN_HSA_MASK ((0xffff) << 0)
  125. /* DSIM_SDRESOL */
  126. #define DSIM_SUB_STANDY(x) ((x) << 31)
  127. #define DSIM_SUB_VRESOL(x) ((x) << 16)
  128. #define DSIM_SUB_HRESOL(x) ((x) << 0)
  129. #define DSIM_SUB_STANDY_MASK ((0x1) << 31)
  130. #define DSIM_SUB_VRESOL_MASK ((0x7ff) << 16)
  131. #define DSIM_SUB_HRESOL_MASK ((0x7ff) << 0)
  132. /* DSIM_INTSRC */
  133. #define DSIM_INT_PLL_STABLE (1 << 31)
  134. #define DSIM_INT_SW_RST_RELEASE (1 << 30)
  135. #define DSIM_INT_SFR_FIFO_EMPTY (1 << 29)
  136. #define DSIM_INT_BTA (1 << 25)
  137. #define DSIM_INT_FRAME_DONE (1 << 24)
  138. #define DSIM_INT_RX_TIMEOUT (1 << 21)
  139. #define DSIM_INT_BTA_TIMEOUT (1 << 20)
  140. #define DSIM_INT_RX_DONE (1 << 18)
  141. #define DSIM_INT_RX_TE (1 << 17)
  142. #define DSIM_INT_RX_ACK (1 << 16)
  143. #define DSIM_INT_RX_ECC_ERR (1 << 15)
  144. #define DSIM_INT_RX_CRC_ERR (1 << 14)
  145. /* DSIM_FIFOCTRL */
  146. #define DSIM_RX_DATA_FULL (1 << 25)
  147. #define DSIM_RX_DATA_EMPTY (1 << 24)
  148. #define DSIM_SFR_HEADER_FULL (1 << 23)
  149. #define DSIM_SFR_HEADER_EMPTY (1 << 22)
  150. #define DSIM_SFR_PAYLOAD_FULL (1 << 21)
  151. #define DSIM_SFR_PAYLOAD_EMPTY (1 << 20)
  152. #define DSIM_I80_HEADER_FULL (1 << 19)
  153. #define DSIM_I80_HEADER_EMPTY (1 << 18)
  154. #define DSIM_I80_PAYLOAD_FULL (1 << 17)
  155. #define DSIM_I80_PAYLOAD_EMPTY (1 << 16)
  156. #define DSIM_SD_HEADER_FULL (1 << 15)
  157. #define DSIM_SD_HEADER_EMPTY (1 << 14)
  158. #define DSIM_SD_PAYLOAD_FULL (1 << 13)
  159. #define DSIM_SD_PAYLOAD_EMPTY (1 << 12)
  160. #define DSIM_MD_HEADER_FULL (1 << 11)
  161. #define DSIM_MD_HEADER_EMPTY (1 << 10)
  162. #define DSIM_MD_PAYLOAD_FULL (1 << 9)
  163. #define DSIM_MD_PAYLOAD_EMPTY (1 << 8)
  164. #define DSIM_RX_FIFO (1 << 4)
  165. #define DSIM_SFR_FIFO (1 << 3)
  166. #define DSIM_I80_FIFO (1 << 2)
  167. #define DSIM_SD_FIFO (1 << 1)
  168. #define DSIM_MD_FIFO (1 << 0)
  169. /* DSIM_PHYACCHR */
  170. #define DSIM_AFC_EN (1 << 14)
  171. #define DSIM_AFC_CTL(x) (((x) & 0x7) << 5)
  172. /* DSIM_PLLCTRL */
  173. #define DSIM_FREQ_BAND(x) ((x) << 24)
  174. #define DSIM_PLL_EN (1 << 23)
  175. #define DSIM_PLL_P(x) ((x) << 13)
  176. #define DSIM_PLL_M(x) ((x) << 4)
  177. #define DSIM_PLL_S(x) ((x) << 1)
  178. #define DSI_MAX_BUS_WIDTH 4
  179. #define DSI_NUM_VIRTUAL_CHANNELS 4
  180. #define DSI_TX_FIFO_SIZE 2048
  181. #define DSI_RX_FIFO_SIZE 256
  182. #define DSI_XFER_TIMEOUT_MS 100
  183. #define DSI_RX_FIFO_EMPTY 0x30800002
  184. enum exynos_dsi_transfer_type {
  185. EXYNOS_DSI_TX,
  186. EXYNOS_DSI_RX,
  187. };
  188. struct exynos_dsi_transfer {
  189. struct list_head list;
  190. struct completion completed;
  191. int result;
  192. u8 data_id;
  193. u8 data[2];
  194. u16 flags;
  195. const u8 *tx_payload;
  196. u16 tx_len;
  197. u16 tx_done;
  198. u8 *rx_payload;
  199. u16 rx_len;
  200. u16 rx_done;
  201. };
  202. #define DSIM_STATE_ENABLED BIT(0)
  203. #define DSIM_STATE_INITIALIZED BIT(1)
  204. #define DSIM_STATE_CMD_LPM BIT(2)
  205. struct exynos_dsi {
  206. struct mipi_dsi_host dsi_host;
  207. struct drm_connector connector;
  208. struct drm_encoder *encoder;
  209. struct device_node *panel_node;
  210. struct drm_panel *panel;
  211. struct device *dev;
  212. void __iomem *reg_base;
  213. struct phy *phy;
  214. struct clk *pll_clk;
  215. struct clk *bus_clk;
  216. struct regulator_bulk_data supplies[2];
  217. int irq;
  218. u32 pll_clk_rate;
  219. u32 burst_clk_rate;
  220. u32 esc_clk_rate;
  221. u32 lanes;
  222. u32 mode_flags;
  223. u32 format;
  224. struct videomode vm;
  225. int state;
  226. struct drm_property *brightness;
  227. struct completion completed;
  228. spinlock_t transfer_lock; /* protects transfer_list */
  229. struct list_head transfer_list;
  230. };
  231. #define host_to_dsi(host) container_of(host, struct exynos_dsi, dsi_host)
  232. #define connector_to_dsi(c) container_of(c, struct exynos_dsi, connector)
  233. static void exynos_dsi_wait_for_reset(struct exynos_dsi *dsi)
  234. {
  235. if (wait_for_completion_timeout(&dsi->completed, msecs_to_jiffies(300)))
  236. return;
  237. dev_err(dsi->dev, "timeout waiting for reset\n");
  238. }
  239. static void exynos_dsi_reset(struct exynos_dsi *dsi)
  240. {
  241. reinit_completion(&dsi->completed);
  242. writel(DSIM_SWRST, dsi->reg_base + DSIM_SWRST_REG);
  243. }
  244. #ifndef MHZ
  245. #define MHZ (1000*1000)
  246. #endif
  247. static unsigned long exynos_dsi_pll_find_pms(struct exynos_dsi *dsi,
  248. unsigned long fin, unsigned long fout, u8 *p, u16 *m, u8 *s)
  249. {
  250. unsigned long best_freq = 0;
  251. u32 min_delta = 0xffffffff;
  252. u8 p_min, p_max;
  253. u8 _p, uninitialized_var(best_p);
  254. u16 _m, uninitialized_var(best_m);
  255. u8 _s, uninitialized_var(best_s);
  256. p_min = DIV_ROUND_UP(fin, (12 * MHZ));
  257. p_max = fin / (6 * MHZ);
  258. for (_p = p_min; _p <= p_max; ++_p) {
  259. for (_s = 0; _s <= 5; ++_s) {
  260. u64 tmp;
  261. u32 delta;
  262. tmp = (u64)fout * (_p << _s);
  263. do_div(tmp, fin);
  264. _m = tmp;
  265. if (_m < 41 || _m > 125)
  266. continue;
  267. tmp = (u64)_m * fin;
  268. do_div(tmp, _p);
  269. if (tmp < 500 * MHZ || tmp > 1000 * MHZ)
  270. continue;
  271. tmp = (u64)_m * fin;
  272. do_div(tmp, _p << _s);
  273. delta = abs(fout - tmp);
  274. if (delta < min_delta) {
  275. best_p = _p;
  276. best_m = _m;
  277. best_s = _s;
  278. min_delta = delta;
  279. best_freq = tmp;
  280. }
  281. }
  282. }
  283. if (best_freq) {
  284. *p = best_p;
  285. *m = best_m;
  286. *s = best_s;
  287. }
  288. return best_freq;
  289. }
  290. static unsigned long exynos_dsi_set_pll(struct exynos_dsi *dsi,
  291. unsigned long freq)
  292. {
  293. static const unsigned long freq_bands[] = {
  294. 100 * MHZ, 120 * MHZ, 160 * MHZ, 200 * MHZ,
  295. 270 * MHZ, 320 * MHZ, 390 * MHZ, 450 * MHZ,
  296. 510 * MHZ, 560 * MHZ, 640 * MHZ, 690 * MHZ,
  297. 770 * MHZ, 870 * MHZ, 950 * MHZ,
  298. };
  299. unsigned long fin, fout;
  300. int timeout, band;
  301. u8 p, s;
  302. u16 m;
  303. u32 reg;
  304. clk_set_rate(dsi->pll_clk, dsi->pll_clk_rate);
  305. fin = clk_get_rate(dsi->pll_clk);
  306. if (!fin) {
  307. dev_err(dsi->dev, "failed to get PLL clock frequency\n");
  308. return 0;
  309. }
  310. dev_dbg(dsi->dev, "PLL input frequency: %lu\n", fin);
  311. fout = exynos_dsi_pll_find_pms(dsi, fin, freq, &p, &m, &s);
  312. if (!fout) {
  313. dev_err(dsi->dev,
  314. "failed to find PLL PMS for requested frequency\n");
  315. return -EFAULT;
  316. }
  317. for (band = 0; band < ARRAY_SIZE(freq_bands); ++band)
  318. if (fout < freq_bands[band])
  319. break;
  320. dev_dbg(dsi->dev, "PLL freq %lu, (p %d, m %d, s %d), band %d\n", fout,
  321. p, m, s, band);
  322. writel(500, dsi->reg_base + DSIM_PLLTMR_REG);
  323. reg = DSIM_FREQ_BAND(band) | DSIM_PLL_EN
  324. | DSIM_PLL_P(p) | DSIM_PLL_M(m) | DSIM_PLL_S(s);
  325. writel(reg, dsi->reg_base + DSIM_PLLCTRL_REG);
  326. timeout = 1000;
  327. do {
  328. if (timeout-- == 0) {
  329. dev_err(dsi->dev, "PLL failed to stabilize\n");
  330. return -EFAULT;
  331. }
  332. reg = readl(dsi->reg_base + DSIM_STATUS_REG);
  333. } while ((reg & DSIM_PLL_STABLE) == 0);
  334. return fout;
  335. }
  336. static int exynos_dsi_enable_clock(struct exynos_dsi *dsi)
  337. {
  338. unsigned long hs_clk, byte_clk, esc_clk;
  339. unsigned long esc_div;
  340. u32 reg;
  341. hs_clk = exynos_dsi_set_pll(dsi, dsi->burst_clk_rate);
  342. if (!hs_clk) {
  343. dev_err(dsi->dev, "failed to configure DSI PLL\n");
  344. return -EFAULT;
  345. }
  346. byte_clk = hs_clk / 8;
  347. esc_div = DIV_ROUND_UP(byte_clk, dsi->esc_clk_rate);
  348. esc_clk = byte_clk / esc_div;
  349. if (esc_clk > 20 * MHZ) {
  350. ++esc_div;
  351. esc_clk = byte_clk / esc_div;
  352. }
  353. dev_dbg(dsi->dev, "hs_clk = %lu, byte_clk = %lu, esc_clk = %lu\n",
  354. hs_clk, byte_clk, esc_clk);
  355. reg = readl(dsi->reg_base + DSIM_CLKCTRL_REG);
  356. reg &= ~(DSIM_ESC_PRESCALER_MASK | DSIM_LANE_ESC_CLK_EN_CLK
  357. | DSIM_LANE_ESC_CLK_EN_DATA_MASK | DSIM_PLL_BYPASS
  358. | DSIM_BYTE_CLK_SRC_MASK);
  359. reg |= DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN
  360. | DSIM_ESC_PRESCALER(esc_div)
  361. | DSIM_LANE_ESC_CLK_EN_CLK
  362. | DSIM_LANE_ESC_CLK_EN_DATA(BIT(dsi->lanes) - 1)
  363. | DSIM_BYTE_CLK_SRC(0)
  364. | DSIM_TX_REQUEST_HSCLK;
  365. writel(reg, dsi->reg_base + DSIM_CLKCTRL_REG);
  366. return 0;
  367. }
  368. static void exynos_dsi_disable_clock(struct exynos_dsi *dsi)
  369. {
  370. u32 reg;
  371. reg = readl(dsi->reg_base + DSIM_CLKCTRL_REG);
  372. reg &= ~(DSIM_LANE_ESC_CLK_EN_CLK | DSIM_LANE_ESC_CLK_EN_DATA_MASK
  373. | DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN);
  374. writel(reg, dsi->reg_base + DSIM_CLKCTRL_REG);
  375. reg = readl(dsi->reg_base + DSIM_PLLCTRL_REG);
  376. reg &= ~DSIM_PLL_EN;
  377. writel(reg, dsi->reg_base + DSIM_PLLCTRL_REG);
  378. }
  379. static int exynos_dsi_init_link(struct exynos_dsi *dsi)
  380. {
  381. int timeout;
  382. u32 reg;
  383. u32 lanes_mask;
  384. /* Initialize FIFO pointers */
  385. reg = readl(dsi->reg_base + DSIM_FIFOCTRL_REG);
  386. reg &= ~0x1f;
  387. writel(reg, dsi->reg_base + DSIM_FIFOCTRL_REG);
  388. usleep_range(9000, 11000);
  389. reg |= 0x1f;
  390. writel(reg, dsi->reg_base + DSIM_FIFOCTRL_REG);
  391. usleep_range(9000, 11000);
  392. /* DSI configuration */
  393. reg = 0;
  394. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  395. reg |= DSIM_VIDEO_MODE;
  396. if (!(dsi->mode_flags & MIPI_DSI_MODE_VSYNC_FLUSH))
  397. reg |= DSIM_MFLUSH_VS;
  398. if (!(dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET))
  399. reg |= DSIM_EOT_DISABLE;
  400. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  401. reg |= DSIM_SYNC_INFORM;
  402. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  403. reg |= DSIM_BURST_MODE;
  404. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_AUTO_VERT)
  405. reg |= DSIM_AUTO_MODE;
  406. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE)
  407. reg |= DSIM_HSE_MODE;
  408. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP))
  409. reg |= DSIM_HFP_MODE;
  410. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP))
  411. reg |= DSIM_HBP_MODE;
  412. if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA))
  413. reg |= DSIM_HSA_MODE;
  414. }
  415. switch (dsi->format) {
  416. case MIPI_DSI_FMT_RGB888:
  417. reg |= DSIM_MAIN_PIX_FORMAT_RGB888;
  418. break;
  419. case MIPI_DSI_FMT_RGB666:
  420. reg |= DSIM_MAIN_PIX_FORMAT_RGB666;
  421. break;
  422. case MIPI_DSI_FMT_RGB666_PACKED:
  423. reg |= DSIM_MAIN_PIX_FORMAT_RGB666_P;
  424. break;
  425. case MIPI_DSI_FMT_RGB565:
  426. reg |= DSIM_MAIN_PIX_FORMAT_RGB565;
  427. break;
  428. default:
  429. dev_err(dsi->dev, "invalid pixel format\n");
  430. return -EINVAL;
  431. }
  432. reg |= DSIM_NUM_OF_DATA_LANE(dsi->lanes - 1);
  433. writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
  434. reg |= DSIM_LANE_EN_CLK;
  435. writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
  436. lanes_mask = BIT(dsi->lanes) - 1;
  437. reg |= DSIM_LANE_EN(lanes_mask);
  438. writel(reg, dsi->reg_base + DSIM_CONFIG_REG);
  439. /* Check clock and data lane state are stop state */
  440. timeout = 100;
  441. do {
  442. if (timeout-- == 0) {
  443. dev_err(dsi->dev, "waiting for bus lanes timed out\n");
  444. return -EFAULT;
  445. }
  446. reg = readl(dsi->reg_base + DSIM_STATUS_REG);
  447. if ((reg & DSIM_STOP_STATE_DAT(lanes_mask))
  448. != DSIM_STOP_STATE_DAT(lanes_mask))
  449. continue;
  450. } while (!(reg & (DSIM_STOP_STATE_CLK | DSIM_TX_READY_HS_CLK)));
  451. reg = readl(dsi->reg_base + DSIM_ESCMODE_REG);
  452. reg &= ~DSIM_STOP_STATE_CNT_MASK;
  453. reg |= DSIM_STOP_STATE_CNT(0xf);
  454. writel(reg, dsi->reg_base + DSIM_ESCMODE_REG);
  455. reg = DSIM_BTA_TIMEOUT(0xff) | DSIM_LPDR_TIMEOUT(0xffff);
  456. writel(reg, dsi->reg_base + DSIM_TIMEOUT_REG);
  457. return 0;
  458. }
  459. static void exynos_dsi_set_display_mode(struct exynos_dsi *dsi)
  460. {
  461. struct videomode *vm = &dsi->vm;
  462. u32 reg;
  463. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  464. reg = DSIM_CMD_ALLOW(0xf)
  465. | DSIM_STABLE_VFP(vm->vfront_porch)
  466. | DSIM_MAIN_VBP(vm->vback_porch);
  467. writel(reg, dsi->reg_base + DSIM_MVPORCH_REG);
  468. reg = DSIM_MAIN_HFP(vm->hfront_porch)
  469. | DSIM_MAIN_HBP(vm->hback_porch);
  470. writel(reg, dsi->reg_base + DSIM_MHPORCH_REG);
  471. reg = DSIM_MAIN_VSA(vm->vsync_len)
  472. | DSIM_MAIN_HSA(vm->hsync_len);
  473. writel(reg, dsi->reg_base + DSIM_MSYNC_REG);
  474. }
  475. reg = DSIM_MAIN_HRESOL(vm->hactive) | DSIM_MAIN_VRESOL(vm->vactive);
  476. writel(reg, dsi->reg_base + DSIM_MDRESOL_REG);
  477. dev_dbg(dsi->dev, "LCD size = %dx%d\n", vm->hactive, vm->vactive);
  478. }
  479. static void exynos_dsi_set_display_enable(struct exynos_dsi *dsi, bool enable)
  480. {
  481. u32 reg;
  482. reg = readl(dsi->reg_base + DSIM_MDRESOL_REG);
  483. if (enable)
  484. reg |= DSIM_MAIN_STAND_BY;
  485. else
  486. reg &= ~DSIM_MAIN_STAND_BY;
  487. writel(reg, dsi->reg_base + DSIM_MDRESOL_REG);
  488. }
  489. static int exynos_dsi_wait_for_hdr_fifo(struct exynos_dsi *dsi)
  490. {
  491. int timeout = 2000;
  492. do {
  493. u32 reg = readl(dsi->reg_base + DSIM_FIFOCTRL_REG);
  494. if (!(reg & DSIM_SFR_HEADER_FULL))
  495. return 0;
  496. if (!cond_resched())
  497. usleep_range(950, 1050);
  498. } while (--timeout);
  499. return -ETIMEDOUT;
  500. }
  501. static void exynos_dsi_set_cmd_lpm(struct exynos_dsi *dsi, bool lpm)
  502. {
  503. u32 v = readl(dsi->reg_base + DSIM_ESCMODE_REG);
  504. if (lpm)
  505. v |= DSIM_CMD_LPDT_LP;
  506. else
  507. v &= ~DSIM_CMD_LPDT_LP;
  508. writel(v, dsi->reg_base + DSIM_ESCMODE_REG);
  509. }
  510. static void exynos_dsi_force_bta(struct exynos_dsi *dsi)
  511. {
  512. u32 v = readl(dsi->reg_base + DSIM_ESCMODE_REG);
  513. v |= DSIM_FORCE_BTA;
  514. writel(v, dsi->reg_base + DSIM_ESCMODE_REG);
  515. }
  516. static void exynos_dsi_send_to_fifo(struct exynos_dsi *dsi,
  517. struct exynos_dsi_transfer *xfer)
  518. {
  519. struct device *dev = dsi->dev;
  520. const u8 *payload = xfer->tx_payload + xfer->tx_done;
  521. u16 length = xfer->tx_len - xfer->tx_done;
  522. bool first = !xfer->tx_done;
  523. u32 reg;
  524. dev_dbg(dev, "< xfer %p: tx len %u, done %u, rx len %u, done %u\n",
  525. xfer, xfer->tx_len, xfer->tx_done, xfer->rx_len, xfer->rx_done);
  526. if (length > DSI_TX_FIFO_SIZE)
  527. length = DSI_TX_FIFO_SIZE;
  528. xfer->tx_done += length;
  529. /* Send payload */
  530. while (length >= 4) {
  531. reg = (payload[3] << 24) | (payload[2] << 16)
  532. | (payload[1] << 8) | payload[0];
  533. writel(reg, dsi->reg_base + DSIM_PAYLOAD_REG);
  534. payload += 4;
  535. length -= 4;
  536. }
  537. reg = 0;
  538. switch (length) {
  539. case 3:
  540. reg |= payload[2] << 16;
  541. /* Fall through */
  542. case 2:
  543. reg |= payload[1] << 8;
  544. /* Fall through */
  545. case 1:
  546. reg |= payload[0];
  547. writel(reg, dsi->reg_base + DSIM_PAYLOAD_REG);
  548. break;
  549. case 0:
  550. /* Do nothing */
  551. break;
  552. }
  553. /* Send packet header */
  554. if (!first)
  555. return;
  556. reg = (xfer->data[1] << 16) | (xfer->data[0] << 8) | xfer->data_id;
  557. if (exynos_dsi_wait_for_hdr_fifo(dsi)) {
  558. dev_err(dev, "waiting for header FIFO timed out\n");
  559. return;
  560. }
  561. if (NEQV(xfer->flags & MIPI_DSI_MSG_USE_LPM,
  562. dsi->state & DSIM_STATE_CMD_LPM)) {
  563. exynos_dsi_set_cmd_lpm(dsi, xfer->flags & MIPI_DSI_MSG_USE_LPM);
  564. dsi->state ^= DSIM_STATE_CMD_LPM;
  565. }
  566. writel(reg, dsi->reg_base + DSIM_PKTHDR_REG);
  567. if (xfer->flags & MIPI_DSI_MSG_REQ_ACK)
  568. exynos_dsi_force_bta(dsi);
  569. }
  570. static void exynos_dsi_read_from_fifo(struct exynos_dsi *dsi,
  571. struct exynos_dsi_transfer *xfer)
  572. {
  573. u8 *payload = xfer->rx_payload + xfer->rx_done;
  574. bool first = !xfer->rx_done;
  575. struct device *dev = dsi->dev;
  576. u16 length;
  577. u32 reg;
  578. if (first) {
  579. reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
  580. switch (reg & 0x3f) {
  581. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  582. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  583. if (xfer->rx_len >= 2) {
  584. payload[1] = reg >> 16;
  585. ++xfer->rx_done;
  586. }
  587. /* Fall through */
  588. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  589. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  590. payload[0] = reg >> 8;
  591. ++xfer->rx_done;
  592. xfer->rx_len = xfer->rx_done;
  593. xfer->result = 0;
  594. goto clear_fifo;
  595. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  596. dev_err(dev, "DSI Error Report: 0x%04x\n",
  597. (reg >> 8) & 0xffff);
  598. xfer->result = 0;
  599. goto clear_fifo;
  600. }
  601. length = (reg >> 8) & 0xffff;
  602. if (length > xfer->rx_len) {
  603. dev_err(dev,
  604. "response too long (%u > %u bytes), stripping\n",
  605. xfer->rx_len, length);
  606. length = xfer->rx_len;
  607. } else if (length < xfer->rx_len)
  608. xfer->rx_len = length;
  609. }
  610. length = xfer->rx_len - xfer->rx_done;
  611. xfer->rx_done += length;
  612. /* Receive payload */
  613. while (length >= 4) {
  614. reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
  615. payload[0] = (reg >> 0) & 0xff;
  616. payload[1] = (reg >> 8) & 0xff;
  617. payload[2] = (reg >> 16) & 0xff;
  618. payload[3] = (reg >> 24) & 0xff;
  619. payload += 4;
  620. length -= 4;
  621. }
  622. if (length) {
  623. reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
  624. switch (length) {
  625. case 3:
  626. payload[2] = (reg >> 16) & 0xff;
  627. /* Fall through */
  628. case 2:
  629. payload[1] = (reg >> 8) & 0xff;
  630. /* Fall through */
  631. case 1:
  632. payload[0] = reg & 0xff;
  633. }
  634. }
  635. if (xfer->rx_done == xfer->rx_len)
  636. xfer->result = 0;
  637. clear_fifo:
  638. length = DSI_RX_FIFO_SIZE / 4;
  639. do {
  640. reg = readl(dsi->reg_base + DSIM_RXFIFO_REG);
  641. if (reg == DSI_RX_FIFO_EMPTY)
  642. break;
  643. } while (--length);
  644. }
  645. static void exynos_dsi_transfer_start(struct exynos_dsi *dsi)
  646. {
  647. unsigned long flags;
  648. struct exynos_dsi_transfer *xfer;
  649. bool start = false;
  650. again:
  651. spin_lock_irqsave(&dsi->transfer_lock, flags);
  652. if (list_empty(&dsi->transfer_list)) {
  653. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  654. return;
  655. }
  656. xfer = list_first_entry(&dsi->transfer_list,
  657. struct exynos_dsi_transfer, list);
  658. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  659. if (xfer->tx_len && xfer->tx_done == xfer->tx_len)
  660. /* waiting for RX */
  661. return;
  662. exynos_dsi_send_to_fifo(dsi, xfer);
  663. if (xfer->tx_len || xfer->rx_len)
  664. return;
  665. xfer->result = 0;
  666. complete(&xfer->completed);
  667. spin_lock_irqsave(&dsi->transfer_lock, flags);
  668. list_del_init(&xfer->list);
  669. start = !list_empty(&dsi->transfer_list);
  670. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  671. if (start)
  672. goto again;
  673. }
  674. static bool exynos_dsi_transfer_finish(struct exynos_dsi *dsi)
  675. {
  676. struct exynos_dsi_transfer *xfer;
  677. unsigned long flags;
  678. bool start = true;
  679. spin_lock_irqsave(&dsi->transfer_lock, flags);
  680. if (list_empty(&dsi->transfer_list)) {
  681. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  682. return false;
  683. }
  684. xfer = list_first_entry(&dsi->transfer_list,
  685. struct exynos_dsi_transfer, list);
  686. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  687. dev_dbg(dsi->dev,
  688. "> xfer %p, tx_len %u, tx_done %u, rx_len %u, rx_done %u\n",
  689. xfer, xfer->tx_len, xfer->tx_done, xfer->rx_len, xfer->rx_done);
  690. if (xfer->tx_done != xfer->tx_len)
  691. return true;
  692. if (xfer->rx_done != xfer->rx_len)
  693. exynos_dsi_read_from_fifo(dsi, xfer);
  694. if (xfer->rx_done != xfer->rx_len)
  695. return true;
  696. spin_lock_irqsave(&dsi->transfer_lock, flags);
  697. list_del_init(&xfer->list);
  698. start = !list_empty(&dsi->transfer_list);
  699. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  700. if (!xfer->rx_len)
  701. xfer->result = 0;
  702. complete(&xfer->completed);
  703. return start;
  704. }
  705. static void exynos_dsi_remove_transfer(struct exynos_dsi *dsi,
  706. struct exynos_dsi_transfer *xfer)
  707. {
  708. unsigned long flags;
  709. bool start;
  710. spin_lock_irqsave(&dsi->transfer_lock, flags);
  711. if (!list_empty(&dsi->transfer_list) &&
  712. xfer == list_first_entry(&dsi->transfer_list,
  713. struct exynos_dsi_transfer, list)) {
  714. list_del_init(&xfer->list);
  715. start = !list_empty(&dsi->transfer_list);
  716. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  717. if (start)
  718. exynos_dsi_transfer_start(dsi);
  719. return;
  720. }
  721. list_del_init(&xfer->list);
  722. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  723. }
  724. static int exynos_dsi_transfer(struct exynos_dsi *dsi,
  725. struct exynos_dsi_transfer *xfer)
  726. {
  727. unsigned long flags;
  728. bool stopped;
  729. xfer->tx_done = 0;
  730. xfer->rx_done = 0;
  731. xfer->result = -ETIMEDOUT;
  732. init_completion(&xfer->completed);
  733. spin_lock_irqsave(&dsi->transfer_lock, flags);
  734. stopped = list_empty(&dsi->transfer_list);
  735. list_add_tail(&xfer->list, &dsi->transfer_list);
  736. spin_unlock_irqrestore(&dsi->transfer_lock, flags);
  737. if (stopped)
  738. exynos_dsi_transfer_start(dsi);
  739. wait_for_completion_timeout(&xfer->completed,
  740. msecs_to_jiffies(DSI_XFER_TIMEOUT_MS));
  741. if (xfer->result == -ETIMEDOUT) {
  742. exynos_dsi_remove_transfer(dsi, xfer);
  743. dev_err(dsi->dev, "xfer timed out: %*ph %*ph\n", 2, xfer->data,
  744. xfer->tx_len, xfer->tx_payload);
  745. return -ETIMEDOUT;
  746. }
  747. /* Also covers hardware timeout condition */
  748. return xfer->result;
  749. }
  750. static irqreturn_t exynos_dsi_irq(int irq, void *dev_id)
  751. {
  752. struct exynos_dsi *dsi = dev_id;
  753. u32 status;
  754. status = readl(dsi->reg_base + DSIM_INTSRC_REG);
  755. if (!status) {
  756. static unsigned long int j;
  757. if (printk_timed_ratelimit(&j, 500))
  758. dev_warn(dsi->dev, "spurious interrupt\n");
  759. return IRQ_HANDLED;
  760. }
  761. writel(status, dsi->reg_base + DSIM_INTSRC_REG);
  762. if (status & DSIM_INT_SW_RST_RELEASE) {
  763. u32 mask = ~(DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY);
  764. writel(mask, dsi->reg_base + DSIM_INTMSK_REG);
  765. complete(&dsi->completed);
  766. return IRQ_HANDLED;
  767. }
  768. if (!(status & (DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY)))
  769. return IRQ_HANDLED;
  770. if (exynos_dsi_transfer_finish(dsi))
  771. exynos_dsi_transfer_start(dsi);
  772. return IRQ_HANDLED;
  773. }
  774. static int exynos_dsi_init(struct exynos_dsi *dsi)
  775. {
  776. exynos_dsi_enable_clock(dsi);
  777. exynos_dsi_reset(dsi);
  778. enable_irq(dsi->irq);
  779. exynos_dsi_wait_for_reset(dsi);
  780. exynos_dsi_init_link(dsi);
  781. return 0;
  782. }
  783. static int exynos_dsi_host_attach(struct mipi_dsi_host *host,
  784. struct mipi_dsi_device *device)
  785. {
  786. struct exynos_dsi *dsi = host_to_dsi(host);
  787. dsi->lanes = device->lanes;
  788. dsi->format = device->format;
  789. dsi->mode_flags = device->mode_flags;
  790. dsi->panel_node = device->dev.of_node;
  791. if (dsi->connector.dev)
  792. drm_helper_hpd_irq_event(dsi->connector.dev);
  793. return 0;
  794. }
  795. static int exynos_dsi_host_detach(struct mipi_dsi_host *host,
  796. struct mipi_dsi_device *device)
  797. {
  798. struct exynos_dsi *dsi = host_to_dsi(host);
  799. dsi->panel_node = NULL;
  800. if (dsi->connector.dev)
  801. drm_helper_hpd_irq_event(dsi->connector.dev);
  802. return 0;
  803. }
  804. /* distinguish between short and long DSI packet types */
  805. static bool exynos_dsi_is_short_dsi_type(u8 type)
  806. {
  807. return (type & 0x0f) <= 8;
  808. }
  809. static ssize_t exynos_dsi_host_transfer(struct mipi_dsi_host *host,
  810. struct mipi_dsi_msg *msg)
  811. {
  812. struct exynos_dsi *dsi = host_to_dsi(host);
  813. struct exynos_dsi_transfer xfer;
  814. int ret;
  815. if (!(dsi->state & DSIM_STATE_INITIALIZED)) {
  816. ret = exynos_dsi_init(dsi);
  817. if (ret)
  818. return ret;
  819. dsi->state |= DSIM_STATE_INITIALIZED;
  820. }
  821. if (msg->tx_len == 0)
  822. return -EINVAL;
  823. xfer.data_id = msg->type | (msg->channel << 6);
  824. if (exynos_dsi_is_short_dsi_type(msg->type)) {
  825. const char *tx_buf = msg->tx_buf;
  826. if (msg->tx_len > 2)
  827. return -EINVAL;
  828. xfer.tx_len = 0;
  829. xfer.data[0] = tx_buf[0];
  830. xfer.data[1] = (msg->tx_len == 2) ? tx_buf[1] : 0;
  831. } else {
  832. xfer.tx_len = msg->tx_len;
  833. xfer.data[0] = msg->tx_len & 0xff;
  834. xfer.data[1] = msg->tx_len >> 8;
  835. xfer.tx_payload = msg->tx_buf;
  836. }
  837. xfer.rx_len = msg->rx_len;
  838. xfer.rx_payload = msg->rx_buf;
  839. xfer.flags = msg->flags;
  840. ret = exynos_dsi_transfer(dsi, &xfer);
  841. return (ret < 0) ? ret : xfer.rx_done;
  842. }
  843. static const struct mipi_dsi_host_ops exynos_dsi_ops = {
  844. .attach = exynos_dsi_host_attach,
  845. .detach = exynos_dsi_host_detach,
  846. .transfer = exynos_dsi_host_transfer,
  847. };
  848. static int exynos_dsi_poweron(struct exynos_dsi *dsi)
  849. {
  850. int ret;
  851. ret = regulator_bulk_enable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  852. if (ret < 0) {
  853. dev_err(dsi->dev, "cannot enable regulators %d\n", ret);
  854. return ret;
  855. }
  856. ret = clk_prepare_enable(dsi->bus_clk);
  857. if (ret < 0) {
  858. dev_err(dsi->dev, "cannot enable bus clock %d\n", ret);
  859. goto err_bus_clk;
  860. }
  861. ret = clk_prepare_enable(dsi->pll_clk);
  862. if (ret < 0) {
  863. dev_err(dsi->dev, "cannot enable pll clock %d\n", ret);
  864. goto err_pll_clk;
  865. }
  866. ret = phy_power_on(dsi->phy);
  867. if (ret < 0) {
  868. dev_err(dsi->dev, "cannot enable phy %d\n", ret);
  869. goto err_phy;
  870. }
  871. return 0;
  872. err_phy:
  873. clk_disable_unprepare(dsi->pll_clk);
  874. err_pll_clk:
  875. clk_disable_unprepare(dsi->bus_clk);
  876. err_bus_clk:
  877. regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  878. return ret;
  879. }
  880. static void exynos_dsi_poweroff(struct exynos_dsi *dsi)
  881. {
  882. int ret;
  883. usleep_range(10000, 20000);
  884. if (dsi->state & DSIM_STATE_INITIALIZED) {
  885. dsi->state &= ~DSIM_STATE_INITIALIZED;
  886. exynos_dsi_disable_clock(dsi);
  887. disable_irq(dsi->irq);
  888. }
  889. dsi->state &= ~DSIM_STATE_CMD_LPM;
  890. phy_power_off(dsi->phy);
  891. clk_disable_unprepare(dsi->pll_clk);
  892. clk_disable_unprepare(dsi->bus_clk);
  893. ret = regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
  894. if (ret < 0)
  895. dev_err(dsi->dev, "cannot disable regulators %d\n", ret);
  896. }
  897. static int exynos_dsi_enable(struct exynos_dsi *dsi)
  898. {
  899. int ret;
  900. if (dsi->state & DSIM_STATE_ENABLED)
  901. return 0;
  902. ret = exynos_dsi_poweron(dsi);
  903. if (ret < 0)
  904. return ret;
  905. ret = drm_panel_enable(dsi->panel);
  906. if (ret < 0) {
  907. exynos_dsi_poweroff(dsi);
  908. return ret;
  909. }
  910. exynos_dsi_set_display_mode(dsi);
  911. exynos_dsi_set_display_enable(dsi, true);
  912. dsi->state |= DSIM_STATE_ENABLED;
  913. return 0;
  914. }
  915. static void exynos_dsi_disable(struct exynos_dsi *dsi)
  916. {
  917. if (!(dsi->state & DSIM_STATE_ENABLED))
  918. return;
  919. exynos_dsi_set_display_enable(dsi, false);
  920. drm_panel_disable(dsi->panel);
  921. exynos_dsi_poweroff(dsi);
  922. dsi->state &= ~DSIM_STATE_ENABLED;
  923. }
  924. static void exynos_dsi_dpms(struct exynos_drm_display *display, int mode)
  925. {
  926. struct exynos_dsi *dsi = display->ctx;
  927. if (dsi->panel) {
  928. switch (mode) {
  929. case DRM_MODE_DPMS_ON:
  930. exynos_dsi_enable(dsi);
  931. break;
  932. case DRM_MODE_DPMS_STANDBY:
  933. case DRM_MODE_DPMS_SUSPEND:
  934. case DRM_MODE_DPMS_OFF:
  935. exynos_dsi_disable(dsi);
  936. break;
  937. default:
  938. break;
  939. }
  940. }
  941. }
  942. static enum drm_connector_status
  943. exynos_dsi_detect(struct drm_connector *connector, bool force)
  944. {
  945. struct exynos_dsi *dsi = connector_to_dsi(connector);
  946. if (!dsi->panel) {
  947. dsi->panel = of_drm_find_panel(dsi->panel_node);
  948. if (dsi->panel)
  949. drm_panel_attach(dsi->panel, &dsi->connector);
  950. } else if (!dsi->panel_node) {
  951. struct exynos_drm_display *display;
  952. display = platform_get_drvdata(to_platform_device(dsi->dev));
  953. exynos_dsi_dpms(display, DRM_MODE_DPMS_OFF);
  954. drm_panel_detach(dsi->panel);
  955. dsi->panel = NULL;
  956. }
  957. if (dsi->panel)
  958. return connector_status_connected;
  959. return connector_status_disconnected;
  960. }
  961. static void exynos_dsi_connector_destroy(struct drm_connector *connector)
  962. {
  963. }
  964. static struct drm_connector_funcs exynos_dsi_connector_funcs = {
  965. .dpms = drm_helper_connector_dpms,
  966. .detect = exynos_dsi_detect,
  967. .fill_modes = drm_helper_probe_single_connector_modes,
  968. .destroy = exynos_dsi_connector_destroy,
  969. };
  970. static int exynos_dsi_get_modes(struct drm_connector *connector)
  971. {
  972. struct exynos_dsi *dsi = connector_to_dsi(connector);
  973. if (dsi->panel)
  974. return dsi->panel->funcs->get_modes(dsi->panel);
  975. return 0;
  976. }
  977. static int exynos_dsi_mode_valid(struct drm_connector *connector,
  978. struct drm_display_mode *mode)
  979. {
  980. return MODE_OK;
  981. }
  982. static struct drm_encoder *
  983. exynos_dsi_best_encoder(struct drm_connector *connector)
  984. {
  985. struct exynos_dsi *dsi = connector_to_dsi(connector);
  986. return dsi->encoder;
  987. }
  988. static struct drm_connector_helper_funcs exynos_dsi_connector_helper_funcs = {
  989. .get_modes = exynos_dsi_get_modes,
  990. .mode_valid = exynos_dsi_mode_valid,
  991. .best_encoder = exynos_dsi_best_encoder,
  992. };
  993. static int exynos_dsi_create_connector(struct exynos_drm_display *display,
  994. struct drm_encoder *encoder)
  995. {
  996. struct exynos_dsi *dsi = display->ctx;
  997. struct drm_connector *connector = &dsi->connector;
  998. int ret;
  999. dsi->encoder = encoder;
  1000. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1001. ret = drm_connector_init(encoder->dev, connector,
  1002. &exynos_dsi_connector_funcs,
  1003. DRM_MODE_CONNECTOR_DSI);
  1004. if (ret) {
  1005. DRM_ERROR("Failed to initialize connector with drm\n");
  1006. return ret;
  1007. }
  1008. drm_connector_helper_add(connector, &exynos_dsi_connector_helper_funcs);
  1009. drm_sysfs_connector_add(connector);
  1010. drm_mode_connector_attach_encoder(connector, encoder);
  1011. return 0;
  1012. }
  1013. static void exynos_dsi_mode_set(struct exynos_drm_display *display,
  1014. struct drm_display_mode *mode)
  1015. {
  1016. struct exynos_dsi *dsi = display->ctx;
  1017. struct videomode *vm = &dsi->vm;
  1018. vm->hactive = mode->hdisplay;
  1019. vm->vactive = mode->vdisplay;
  1020. vm->vfront_porch = mode->vsync_start - mode->vdisplay;
  1021. vm->vback_porch = mode->vtotal - mode->vsync_end;
  1022. vm->vsync_len = mode->vsync_end - mode->vsync_start;
  1023. vm->hfront_porch = mode->hsync_start - mode->hdisplay;
  1024. vm->hback_porch = mode->htotal - mode->hsync_end;
  1025. vm->hsync_len = mode->hsync_end - mode->hsync_start;
  1026. }
  1027. static struct exynos_drm_display_ops exynos_dsi_display_ops = {
  1028. .create_connector = exynos_dsi_create_connector,
  1029. .mode_set = exynos_dsi_mode_set,
  1030. .dpms = exynos_dsi_dpms
  1031. };
  1032. static struct exynos_drm_display exynos_dsi_display = {
  1033. .type = EXYNOS_DISPLAY_TYPE_LCD,
  1034. .ops = &exynos_dsi_display_ops,
  1035. };
  1036. /* of_* functions will be removed after merge of of_graph patches */
  1037. static struct device_node *
  1038. of_get_child_by_name_reg(struct device_node *parent, const char *name, u32 reg)
  1039. {
  1040. struct device_node *np;
  1041. for_each_child_of_node(parent, np) {
  1042. u32 r;
  1043. if (!np->name || of_node_cmp(np->name, name))
  1044. continue;
  1045. if (of_property_read_u32(np, "reg", &r) < 0)
  1046. r = 0;
  1047. if (reg == r)
  1048. break;
  1049. }
  1050. return np;
  1051. }
  1052. static struct device_node *of_graph_get_port_by_reg(struct device_node *parent,
  1053. u32 reg)
  1054. {
  1055. struct device_node *ports, *port;
  1056. ports = of_get_child_by_name(parent, "ports");
  1057. if (ports)
  1058. parent = ports;
  1059. port = of_get_child_by_name_reg(parent, "port", reg);
  1060. of_node_put(ports);
  1061. return port;
  1062. }
  1063. static struct device_node *
  1064. of_graph_get_endpoint_by_reg(struct device_node *port, u32 reg)
  1065. {
  1066. return of_get_child_by_name_reg(port, "endpoint", reg);
  1067. }
  1068. static int exynos_dsi_of_read_u32(const struct device_node *np,
  1069. const char *propname, u32 *out_value)
  1070. {
  1071. int ret = of_property_read_u32(np, propname, out_value);
  1072. if (ret < 0)
  1073. pr_err("%s: failed to get '%s' property\n", np->full_name,
  1074. propname);
  1075. return ret;
  1076. }
  1077. enum {
  1078. DSI_PORT_IN,
  1079. DSI_PORT_OUT
  1080. };
  1081. static int exynos_dsi_parse_dt(struct exynos_dsi *dsi)
  1082. {
  1083. struct device *dev = dsi->dev;
  1084. struct device_node *node = dev->of_node;
  1085. struct device_node *port, *ep;
  1086. int ret;
  1087. ret = exynos_dsi_of_read_u32(node, "samsung,pll-clock-frequency",
  1088. &dsi->pll_clk_rate);
  1089. if (ret < 0)
  1090. return ret;
  1091. port = of_graph_get_port_by_reg(node, DSI_PORT_OUT);
  1092. if (!port) {
  1093. dev_err(dev, "no output port specified\n");
  1094. return -EINVAL;
  1095. }
  1096. ep = of_graph_get_endpoint_by_reg(port, 0);
  1097. of_node_put(port);
  1098. if (!ep) {
  1099. dev_err(dev, "no endpoint specified in output port\n");
  1100. return -EINVAL;
  1101. }
  1102. ret = exynos_dsi_of_read_u32(ep, "samsung,burst-clock-frequency",
  1103. &dsi->burst_clk_rate);
  1104. if (ret < 0)
  1105. goto end;
  1106. ret = exynos_dsi_of_read_u32(ep, "samsung,esc-clock-frequency",
  1107. &dsi->esc_clk_rate);
  1108. end:
  1109. of_node_put(ep);
  1110. return ret;
  1111. }
  1112. static int exynos_dsi_bind(struct device *dev, struct device *master,
  1113. void *data)
  1114. {
  1115. struct drm_device *drm_dev = data;
  1116. struct exynos_dsi *dsi;
  1117. int ret;
  1118. ret = exynos_drm_create_enc_conn(drm_dev, &exynos_dsi_display);
  1119. if (ret) {
  1120. DRM_ERROR("Encoder create [%d] failed with %d\n",
  1121. exynos_dsi_display.type, ret);
  1122. return ret;
  1123. }
  1124. dsi = exynos_dsi_display.ctx;
  1125. return mipi_dsi_host_register(&dsi->dsi_host);
  1126. }
  1127. static void exynos_dsi_unbind(struct device *dev, struct device *master,
  1128. void *data)
  1129. {
  1130. struct exynos_dsi *dsi = exynos_dsi_display.ctx;
  1131. struct drm_encoder *encoder = dsi->encoder;
  1132. exynos_dsi_dpms(&exynos_dsi_display, DRM_MODE_DPMS_OFF);
  1133. mipi_dsi_host_unregister(&dsi->dsi_host);
  1134. encoder->funcs->destroy(encoder);
  1135. drm_connector_cleanup(&dsi->connector);
  1136. }
  1137. static const struct component_ops exynos_dsi_component_ops = {
  1138. .bind = exynos_dsi_bind,
  1139. .unbind = exynos_dsi_unbind,
  1140. };
  1141. static int exynos_dsi_probe(struct platform_device *pdev)
  1142. {
  1143. struct resource *res;
  1144. struct exynos_dsi *dsi;
  1145. int ret;
  1146. ret = exynos_drm_component_add(&pdev->dev, EXYNOS_DEVICE_TYPE_CONNECTOR,
  1147. exynos_dsi_display.type);
  1148. if (ret)
  1149. return ret;
  1150. dsi = devm_kzalloc(&pdev->dev, sizeof(*dsi), GFP_KERNEL);
  1151. if (!dsi) {
  1152. dev_err(&pdev->dev, "failed to allocate dsi object.\n");
  1153. ret = -ENOMEM;
  1154. goto err_del_component;
  1155. }
  1156. init_completion(&dsi->completed);
  1157. spin_lock_init(&dsi->transfer_lock);
  1158. INIT_LIST_HEAD(&dsi->transfer_list);
  1159. dsi->dsi_host.ops = &exynos_dsi_ops;
  1160. dsi->dsi_host.dev = &pdev->dev;
  1161. dsi->dev = &pdev->dev;
  1162. ret = exynos_dsi_parse_dt(dsi);
  1163. if (ret)
  1164. goto err_del_component;
  1165. dsi->supplies[0].supply = "vddcore";
  1166. dsi->supplies[1].supply = "vddio";
  1167. ret = devm_regulator_bulk_get(&pdev->dev, ARRAY_SIZE(dsi->supplies),
  1168. dsi->supplies);
  1169. if (ret) {
  1170. dev_info(&pdev->dev, "failed to get regulators: %d\n", ret);
  1171. return -EPROBE_DEFER;
  1172. }
  1173. dsi->pll_clk = devm_clk_get(&pdev->dev, "pll_clk");
  1174. if (IS_ERR(dsi->pll_clk)) {
  1175. dev_info(&pdev->dev, "failed to get dsi pll input clock\n");
  1176. ret = PTR_ERR(dsi->pll_clk);
  1177. goto err_del_component;
  1178. }
  1179. dsi->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  1180. if (IS_ERR(dsi->bus_clk)) {
  1181. dev_info(&pdev->dev, "failed to get dsi bus clock\n");
  1182. ret = PTR_ERR(dsi->bus_clk);
  1183. goto err_del_component;
  1184. }
  1185. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1186. dsi->reg_base = devm_ioremap_resource(&pdev->dev, res);
  1187. if (IS_ERR(dsi->reg_base)) {
  1188. dev_err(&pdev->dev, "failed to remap io region\n");
  1189. ret = PTR_ERR(dsi->reg_base);
  1190. goto err_del_component;
  1191. }
  1192. dsi->phy = devm_phy_get(&pdev->dev, "dsim");
  1193. if (IS_ERR(dsi->phy)) {
  1194. dev_info(&pdev->dev, "failed to get dsim phy\n");
  1195. ret = PTR_ERR(dsi->phy);
  1196. goto err_del_component;
  1197. }
  1198. dsi->irq = platform_get_irq(pdev, 0);
  1199. if (dsi->irq < 0) {
  1200. dev_err(&pdev->dev, "failed to request dsi irq resource\n");
  1201. ret = dsi->irq;
  1202. goto err_del_component;
  1203. }
  1204. irq_set_status_flags(dsi->irq, IRQ_NOAUTOEN);
  1205. ret = devm_request_threaded_irq(&pdev->dev, dsi->irq, NULL,
  1206. exynos_dsi_irq, IRQF_ONESHOT,
  1207. dev_name(&pdev->dev), dsi);
  1208. if (ret) {
  1209. dev_err(&pdev->dev, "failed to request dsi irq\n");
  1210. goto err_del_component;
  1211. }
  1212. exynos_dsi_display.ctx = dsi;
  1213. platform_set_drvdata(pdev, &exynos_dsi_display);
  1214. ret = component_add(&pdev->dev, &exynos_dsi_component_ops);
  1215. if (ret)
  1216. goto err_del_component;
  1217. return ret;
  1218. err_del_component:
  1219. exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CONNECTOR);
  1220. return ret;
  1221. }
  1222. static int exynos_dsi_remove(struct platform_device *pdev)
  1223. {
  1224. component_del(&pdev->dev, &exynos_dsi_component_ops);
  1225. exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CONNECTOR);
  1226. return 0;
  1227. }
  1228. static struct of_device_id exynos_dsi_of_match[] = {
  1229. { .compatible = "samsung,exynos4210-mipi-dsi" },
  1230. { }
  1231. };
  1232. struct platform_driver dsi_driver = {
  1233. .probe = exynos_dsi_probe,
  1234. .remove = exynos_dsi_remove,
  1235. .driver = {
  1236. .name = "exynos-dsi",
  1237. .owner = THIS_MODULE,
  1238. .of_match_table = exynos_dsi_of_match,
  1239. },
  1240. };
  1241. MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
  1242. MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
  1243. MODULE_DESCRIPTION("Samsung SoC MIPI DSI Master");
  1244. MODULE_LICENSE("GPL v2");