bochs_hw.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License as published by
  4. * the Free Software Foundation; either version 2 of the License, or
  5. * (at your option) any later version.
  6. */
  7. #include "bochs.h"
  8. /* ---------------------------------------------------------------------- */
  9. static void bochs_vga_writeb(struct bochs_device *bochs, u16 ioport, u8 val)
  10. {
  11. if (WARN_ON(ioport < 0x3c0 || ioport > 0x3df))
  12. return;
  13. if (bochs->mmio) {
  14. int offset = ioport - 0x3c0 + 0x400;
  15. writeb(val, bochs->mmio + offset);
  16. } else {
  17. outb(val, ioport);
  18. }
  19. }
  20. static u16 bochs_dispi_read(struct bochs_device *bochs, u16 reg)
  21. {
  22. u16 ret = 0;
  23. if (bochs->mmio) {
  24. int offset = 0x500 + (reg << 1);
  25. ret = readw(bochs->mmio + offset);
  26. } else {
  27. outw(reg, VBE_DISPI_IOPORT_INDEX);
  28. ret = inw(VBE_DISPI_IOPORT_DATA);
  29. }
  30. return ret;
  31. }
  32. static void bochs_dispi_write(struct bochs_device *bochs, u16 reg, u16 val)
  33. {
  34. if (bochs->mmio) {
  35. int offset = 0x500 + (reg << 1);
  36. writew(val, bochs->mmio + offset);
  37. } else {
  38. outw(reg, VBE_DISPI_IOPORT_INDEX);
  39. outw(val, VBE_DISPI_IOPORT_DATA);
  40. }
  41. }
  42. int bochs_hw_init(struct drm_device *dev, uint32_t flags)
  43. {
  44. struct bochs_device *bochs = dev->dev_private;
  45. struct pci_dev *pdev = dev->pdev;
  46. unsigned long addr, size, mem, ioaddr, iosize;
  47. u16 id;
  48. if (/* (ent->driver_data == BOCHS_QEMU_STDVGA) && */
  49. (pdev->resource[2].flags & IORESOURCE_MEM)) {
  50. /* mmio bar with vga and bochs registers present */
  51. if (pci_request_region(pdev, 2, "bochs-drm") != 0) {
  52. DRM_ERROR("Cannot request mmio region\n");
  53. return -EBUSY;
  54. }
  55. ioaddr = pci_resource_start(pdev, 2);
  56. iosize = pci_resource_len(pdev, 2);
  57. bochs->mmio = ioremap(ioaddr, iosize);
  58. if (bochs->mmio == NULL) {
  59. DRM_ERROR("Cannot map mmio region\n");
  60. return -ENOMEM;
  61. }
  62. } else {
  63. ioaddr = VBE_DISPI_IOPORT_INDEX;
  64. iosize = 2;
  65. if (!request_region(ioaddr, iosize, "bochs-drm")) {
  66. DRM_ERROR("Cannot request ioports\n");
  67. return -EBUSY;
  68. }
  69. bochs->ioports = 1;
  70. }
  71. id = bochs_dispi_read(bochs, VBE_DISPI_INDEX_ID);
  72. mem = bochs_dispi_read(bochs, VBE_DISPI_INDEX_VIDEO_MEMORY_64K)
  73. * 64 * 1024;
  74. if ((id & 0xfff0) != VBE_DISPI_ID0) {
  75. DRM_ERROR("ID mismatch\n");
  76. return -ENODEV;
  77. }
  78. if ((pdev->resource[0].flags & IORESOURCE_MEM) == 0)
  79. return -ENODEV;
  80. addr = pci_resource_start(pdev, 0);
  81. size = pci_resource_len(pdev, 0);
  82. if (addr == 0)
  83. return -ENODEV;
  84. if (size != mem) {
  85. DRM_ERROR("Size mismatch: pci=%ld, bochs=%ld\n",
  86. size, mem);
  87. size = min(size, mem);
  88. }
  89. if (pci_request_region(pdev, 0, "bochs-drm") != 0) {
  90. DRM_ERROR("Cannot request framebuffer\n");
  91. return -EBUSY;
  92. }
  93. bochs->fb_map = ioremap(addr, size);
  94. if (bochs->fb_map == NULL) {
  95. DRM_ERROR("Cannot map framebuffer\n");
  96. return -ENOMEM;
  97. }
  98. bochs->fb_base = addr;
  99. bochs->fb_size = size;
  100. DRM_INFO("Found bochs VGA, ID 0x%x.\n", id);
  101. DRM_INFO("Framebuffer size %ld kB @ 0x%lx, %s @ 0x%lx.\n",
  102. size / 1024, addr,
  103. bochs->ioports ? "ioports" : "mmio",
  104. ioaddr);
  105. return 0;
  106. }
  107. void bochs_hw_fini(struct drm_device *dev)
  108. {
  109. struct bochs_device *bochs = dev->dev_private;
  110. if (bochs->mmio)
  111. iounmap(bochs->mmio);
  112. if (bochs->ioports)
  113. release_region(VBE_DISPI_IOPORT_INDEX, 2);
  114. if (bochs->fb_map)
  115. iounmap(bochs->fb_map);
  116. pci_release_regions(dev->pdev);
  117. }
  118. void bochs_hw_setmode(struct bochs_device *bochs,
  119. struct drm_display_mode *mode)
  120. {
  121. bochs->xres = mode->hdisplay;
  122. bochs->yres = mode->vdisplay;
  123. bochs->bpp = 32;
  124. bochs->stride = mode->hdisplay * (bochs->bpp / 8);
  125. bochs->yres_virtual = bochs->fb_size / bochs->stride;
  126. DRM_DEBUG_DRIVER("%dx%d @ %d bpp, vy %d\n",
  127. bochs->xres, bochs->yres, bochs->bpp,
  128. bochs->yres_virtual);
  129. bochs_vga_writeb(bochs, 0x3c0, 0x20); /* unblank */
  130. bochs_dispi_write(bochs, VBE_DISPI_INDEX_BPP, bochs->bpp);
  131. bochs_dispi_write(bochs, VBE_DISPI_INDEX_XRES, bochs->xres);
  132. bochs_dispi_write(bochs, VBE_DISPI_INDEX_YRES, bochs->yres);
  133. bochs_dispi_write(bochs, VBE_DISPI_INDEX_BANK, 0);
  134. bochs_dispi_write(bochs, VBE_DISPI_INDEX_VIRT_WIDTH, bochs->xres);
  135. bochs_dispi_write(bochs, VBE_DISPI_INDEX_VIRT_HEIGHT,
  136. bochs->yres_virtual);
  137. bochs_dispi_write(bochs, VBE_DISPI_INDEX_X_OFFSET, 0);
  138. bochs_dispi_write(bochs, VBE_DISPI_INDEX_Y_OFFSET, 0);
  139. bochs_dispi_write(bochs, VBE_DISPI_INDEX_ENABLE,
  140. VBE_DISPI_ENABLED | VBE_DISPI_LFB_ENABLED);
  141. }
  142. void bochs_hw_setbase(struct bochs_device *bochs,
  143. int x, int y, u64 addr)
  144. {
  145. unsigned long offset = (unsigned long)addr +
  146. y * bochs->stride +
  147. x * (bochs->bpp / 8);
  148. int vy = offset / bochs->stride;
  149. int vx = (offset % bochs->stride) * 8 / bochs->bpp;
  150. DRM_DEBUG_DRIVER("x %d, y %d, addr %llx -> offset %lx, vx %d, vy %d\n",
  151. x, y, addr, offset, vx, vy);
  152. bochs_dispi_write(bochs, VBE_DISPI_INDEX_X_OFFSET, vx);
  153. bochs_dispi_write(bochs, VBE_DISPI_INDEX_Y_OFFSET, vy);
  154. }