gpio-omap.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/irqchip/chained_irq.h>
  27. #include <linux/gpio.h>
  28. #include <linux/bitops.h>
  29. #include <linux/platform_data/gpio-omap.h>
  30. #define OFF_MODE 1
  31. static LIST_HEAD(omap_gpio_list);
  32. struct gpio_regs {
  33. u32 irqenable1;
  34. u32 irqenable2;
  35. u32 wake_en;
  36. u32 ctrl;
  37. u32 oe;
  38. u32 leveldetect0;
  39. u32 leveldetect1;
  40. u32 risingdetect;
  41. u32 fallingdetect;
  42. u32 dataout;
  43. u32 debounce;
  44. u32 debounce_en;
  45. };
  46. struct gpio_bank {
  47. struct list_head node;
  48. void __iomem *base;
  49. u16 irq;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 level_mask;
  55. u32 toggle_mask;
  56. spinlock_t lock;
  57. struct gpio_chip chip;
  58. struct clk *dbck;
  59. u32 mod_usage;
  60. u32 irq_usage;
  61. u32 dbck_enable_mask;
  62. bool dbck_enabled;
  63. struct device *dev;
  64. bool is_mpuio;
  65. bool dbck_flag;
  66. bool loses_context;
  67. bool context_valid;
  68. int stride;
  69. u32 width;
  70. int context_loss_count;
  71. int power_mode;
  72. bool workaround_enabled;
  73. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  74. int (*get_context_loss_count)(struct device *dev);
  75. struct omap_gpio_reg_offs *regs;
  76. };
  77. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  78. #define GPIO_BIT(bank, gpio) (BIT(GPIO_INDEX(bank, gpio)))
  79. #define GPIO_MOD_CTRL_BIT BIT(0)
  80. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  81. #define LINE_USED(line, offset) (line & (BIT(offset)))
  82. static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
  83. {
  84. return bank->chip.base + gpio_irq;
  85. }
  86. static inline struct gpio_bank *_irq_data_get_bank(struct irq_data *d)
  87. {
  88. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  89. return container_of(chip, struct gpio_bank, chip);
  90. }
  91. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  92. {
  93. void __iomem *reg = bank->base;
  94. u32 l;
  95. reg += bank->regs->direction;
  96. l = readl_relaxed(reg);
  97. if (is_input)
  98. l |= BIT(gpio);
  99. else
  100. l &= ~(BIT(gpio));
  101. writel_relaxed(l, reg);
  102. bank->context.oe = l;
  103. }
  104. /* set data out value using dedicate set/clear register */
  105. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  106. {
  107. void __iomem *reg = bank->base;
  108. u32 l = GPIO_BIT(bank, gpio);
  109. if (enable) {
  110. reg += bank->regs->set_dataout;
  111. bank->context.dataout |= l;
  112. } else {
  113. reg += bank->regs->clr_dataout;
  114. bank->context.dataout &= ~l;
  115. }
  116. writel_relaxed(l, reg);
  117. }
  118. /* set data out value using mask register */
  119. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  120. {
  121. void __iomem *reg = bank->base + bank->regs->dataout;
  122. u32 gpio_bit = GPIO_BIT(bank, gpio);
  123. u32 l;
  124. l = readl_relaxed(reg);
  125. if (enable)
  126. l |= gpio_bit;
  127. else
  128. l &= ~gpio_bit;
  129. writel_relaxed(l, reg);
  130. bank->context.dataout = l;
  131. }
  132. static int _get_gpio_datain(struct gpio_bank *bank, int offset)
  133. {
  134. void __iomem *reg = bank->base + bank->regs->datain;
  135. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  136. }
  137. static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
  138. {
  139. void __iomem *reg = bank->base + bank->regs->dataout;
  140. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  141. }
  142. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  143. {
  144. int l = readl_relaxed(base + reg);
  145. if (set)
  146. l |= mask;
  147. else
  148. l &= ~mask;
  149. writel_relaxed(l, base + reg);
  150. }
  151. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  152. {
  153. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  154. clk_prepare_enable(bank->dbck);
  155. bank->dbck_enabled = true;
  156. writel_relaxed(bank->dbck_enable_mask,
  157. bank->base + bank->regs->debounce_en);
  158. }
  159. }
  160. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  161. {
  162. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  163. /*
  164. * Disable debounce before cutting it's clock. If debounce is
  165. * enabled but the clock is not, GPIO module seems to be unable
  166. * to detect events and generate interrupts at least on OMAP3.
  167. */
  168. writel_relaxed(0, bank->base + bank->regs->debounce_en);
  169. clk_disable_unprepare(bank->dbck);
  170. bank->dbck_enabled = false;
  171. }
  172. }
  173. /**
  174. * _set_gpio_debounce - low level gpio debounce time
  175. * @bank: the gpio bank we're acting upon
  176. * @gpio: the gpio number on this @gpio
  177. * @debounce: debounce time to use
  178. *
  179. * OMAP's debounce time is in 31us steps so we need
  180. * to convert and round up to the closest unit.
  181. */
  182. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  183. unsigned debounce)
  184. {
  185. void __iomem *reg;
  186. u32 val;
  187. u32 l;
  188. if (!bank->dbck_flag)
  189. return;
  190. if (debounce < 32)
  191. debounce = 0x01;
  192. else if (debounce > 7936)
  193. debounce = 0xff;
  194. else
  195. debounce = (debounce / 0x1f) - 1;
  196. l = GPIO_BIT(bank, gpio);
  197. clk_prepare_enable(bank->dbck);
  198. reg = bank->base + bank->regs->debounce;
  199. writel_relaxed(debounce, reg);
  200. reg = bank->base + bank->regs->debounce_en;
  201. val = readl_relaxed(reg);
  202. if (debounce)
  203. val |= l;
  204. else
  205. val &= ~l;
  206. bank->dbck_enable_mask = val;
  207. writel_relaxed(val, reg);
  208. clk_disable_unprepare(bank->dbck);
  209. /*
  210. * Enable debounce clock per module.
  211. * This call is mandatory because in omap_gpio_request() when
  212. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  213. * runtime callbck fails to turn on dbck because dbck_enable_mask
  214. * used within _gpio_dbck_enable() is still not initialized at
  215. * that point. Therefore we have to enable dbck here.
  216. */
  217. _gpio_dbck_enable(bank);
  218. if (bank->dbck_enable_mask) {
  219. bank->context.debounce = debounce;
  220. bank->context.debounce_en = val;
  221. }
  222. }
  223. /**
  224. * _clear_gpio_debounce - clear debounce settings for a gpio
  225. * @bank: the gpio bank we're acting upon
  226. * @gpio: the gpio number on this @gpio
  227. *
  228. * If a gpio is using debounce, then clear the debounce enable bit and if
  229. * this is the only gpio in this bank using debounce, then clear the debounce
  230. * time too. The debounce clock will also be disabled when calling this function
  231. * if this is the only gpio in the bank using debounce.
  232. */
  233. static void _clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
  234. {
  235. u32 gpio_bit = GPIO_BIT(bank, gpio);
  236. if (!bank->dbck_flag)
  237. return;
  238. if (!(bank->dbck_enable_mask & gpio_bit))
  239. return;
  240. bank->dbck_enable_mask &= ~gpio_bit;
  241. bank->context.debounce_en &= ~gpio_bit;
  242. writel_relaxed(bank->context.debounce_en,
  243. bank->base + bank->regs->debounce_en);
  244. if (!bank->dbck_enable_mask) {
  245. bank->context.debounce = 0;
  246. writel_relaxed(bank->context.debounce, bank->base +
  247. bank->regs->debounce);
  248. clk_disable_unprepare(bank->dbck);
  249. bank->dbck_enabled = false;
  250. }
  251. }
  252. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  253. unsigned trigger)
  254. {
  255. void __iomem *base = bank->base;
  256. u32 gpio_bit = BIT(gpio);
  257. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  258. trigger & IRQ_TYPE_LEVEL_LOW);
  259. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  260. trigger & IRQ_TYPE_LEVEL_HIGH);
  261. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  262. trigger & IRQ_TYPE_EDGE_RISING);
  263. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  264. trigger & IRQ_TYPE_EDGE_FALLING);
  265. bank->context.leveldetect0 =
  266. readl_relaxed(bank->base + bank->regs->leveldetect0);
  267. bank->context.leveldetect1 =
  268. readl_relaxed(bank->base + bank->regs->leveldetect1);
  269. bank->context.risingdetect =
  270. readl_relaxed(bank->base + bank->regs->risingdetect);
  271. bank->context.fallingdetect =
  272. readl_relaxed(bank->base + bank->regs->fallingdetect);
  273. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  274. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  275. bank->context.wake_en =
  276. readl_relaxed(bank->base + bank->regs->wkup_en);
  277. }
  278. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  279. if (!bank->regs->irqctrl) {
  280. /* On omap24xx proceed only when valid GPIO bit is set */
  281. if (bank->non_wakeup_gpios) {
  282. if (!(bank->non_wakeup_gpios & gpio_bit))
  283. goto exit;
  284. }
  285. /*
  286. * Log the edge gpio and manually trigger the IRQ
  287. * after resume if the input level changes
  288. * to avoid irq lost during PER RET/OFF mode
  289. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  290. */
  291. if (trigger & IRQ_TYPE_EDGE_BOTH)
  292. bank->enabled_non_wakeup_gpios |= gpio_bit;
  293. else
  294. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  295. }
  296. exit:
  297. bank->level_mask =
  298. readl_relaxed(bank->base + bank->regs->leveldetect0) |
  299. readl_relaxed(bank->base + bank->regs->leveldetect1);
  300. }
  301. #ifdef CONFIG_ARCH_OMAP1
  302. /*
  303. * This only applies to chips that can't do both rising and falling edge
  304. * detection at once. For all other chips, this function is a noop.
  305. */
  306. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  307. {
  308. void __iomem *reg = bank->base;
  309. u32 l = 0;
  310. if (!bank->regs->irqctrl)
  311. return;
  312. reg += bank->regs->irqctrl;
  313. l = readl_relaxed(reg);
  314. if ((l >> gpio) & 1)
  315. l &= ~(BIT(gpio));
  316. else
  317. l |= BIT(gpio);
  318. writel_relaxed(l, reg);
  319. }
  320. #else
  321. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  322. #endif
  323. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
  324. unsigned trigger)
  325. {
  326. void __iomem *reg = bank->base;
  327. void __iomem *base = bank->base;
  328. u32 l = 0;
  329. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  330. set_gpio_trigger(bank, gpio, trigger);
  331. } else if (bank->regs->irqctrl) {
  332. reg += bank->regs->irqctrl;
  333. l = readl_relaxed(reg);
  334. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  335. bank->toggle_mask |= BIT(gpio);
  336. if (trigger & IRQ_TYPE_EDGE_RISING)
  337. l |= BIT(gpio);
  338. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  339. l &= ~(BIT(gpio));
  340. else
  341. return -EINVAL;
  342. writel_relaxed(l, reg);
  343. } else if (bank->regs->edgectrl1) {
  344. if (gpio & 0x08)
  345. reg += bank->regs->edgectrl2;
  346. else
  347. reg += bank->regs->edgectrl1;
  348. gpio &= 0x07;
  349. l = readl_relaxed(reg);
  350. l &= ~(3 << (gpio << 1));
  351. if (trigger & IRQ_TYPE_EDGE_RISING)
  352. l |= 2 << (gpio << 1);
  353. if (trigger & IRQ_TYPE_EDGE_FALLING)
  354. l |= BIT(gpio << 1);
  355. /* Enable wake-up during idle for dynamic tick */
  356. _gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
  357. bank->context.wake_en =
  358. readl_relaxed(bank->base + bank->regs->wkup_en);
  359. writel_relaxed(l, reg);
  360. }
  361. return 0;
  362. }
  363. static void _enable_gpio_module(struct gpio_bank *bank, unsigned offset)
  364. {
  365. if (bank->regs->pinctrl) {
  366. void __iomem *reg = bank->base + bank->regs->pinctrl;
  367. /* Claim the pin for MPU */
  368. writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
  369. }
  370. if (bank->regs->ctrl && !BANK_USED(bank)) {
  371. void __iomem *reg = bank->base + bank->regs->ctrl;
  372. u32 ctrl;
  373. ctrl = readl_relaxed(reg);
  374. /* Module is enabled, clocks are not gated */
  375. ctrl &= ~GPIO_MOD_CTRL_BIT;
  376. writel_relaxed(ctrl, reg);
  377. bank->context.ctrl = ctrl;
  378. }
  379. }
  380. static void _disable_gpio_module(struct gpio_bank *bank, unsigned offset)
  381. {
  382. void __iomem *base = bank->base;
  383. if (bank->regs->wkup_en &&
  384. !LINE_USED(bank->mod_usage, offset) &&
  385. !LINE_USED(bank->irq_usage, offset)) {
  386. /* Disable wake-up during idle for dynamic tick */
  387. _gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
  388. bank->context.wake_en =
  389. readl_relaxed(bank->base + bank->regs->wkup_en);
  390. }
  391. if (bank->regs->ctrl && !BANK_USED(bank)) {
  392. void __iomem *reg = bank->base + bank->regs->ctrl;
  393. u32 ctrl;
  394. ctrl = readl_relaxed(reg);
  395. /* Module is disabled, clocks are gated */
  396. ctrl |= GPIO_MOD_CTRL_BIT;
  397. writel_relaxed(ctrl, reg);
  398. bank->context.ctrl = ctrl;
  399. }
  400. }
  401. static int gpio_is_input(struct gpio_bank *bank, int mask)
  402. {
  403. void __iomem *reg = bank->base + bank->regs->direction;
  404. return readl_relaxed(reg) & mask;
  405. }
  406. static int gpio_irq_type(struct irq_data *d, unsigned type)
  407. {
  408. struct gpio_bank *bank = _irq_data_get_bank(d);
  409. unsigned gpio = 0;
  410. int retval;
  411. unsigned long flags;
  412. unsigned offset;
  413. if (!BANK_USED(bank))
  414. pm_runtime_get_sync(bank->dev);
  415. #ifdef CONFIG_ARCH_OMAP1
  416. if (d->irq > IH_MPUIO_BASE)
  417. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  418. #endif
  419. if (!gpio)
  420. gpio = irq_to_gpio(bank, d->hwirq);
  421. if (type & ~IRQ_TYPE_SENSE_MASK)
  422. return -EINVAL;
  423. if (!bank->regs->leveldetect0 &&
  424. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  425. return -EINVAL;
  426. spin_lock_irqsave(&bank->lock, flags);
  427. offset = GPIO_INDEX(bank, gpio);
  428. retval = _set_gpio_triggering(bank, offset, type);
  429. if (!LINE_USED(bank->mod_usage, offset)) {
  430. _enable_gpio_module(bank, offset);
  431. _set_gpio_direction(bank, offset, 1);
  432. } else if (!gpio_is_input(bank, BIT(offset))) {
  433. spin_unlock_irqrestore(&bank->lock, flags);
  434. return -EINVAL;
  435. }
  436. bank->irq_usage |= BIT(GPIO_INDEX(bank, gpio));
  437. spin_unlock_irqrestore(&bank->lock, flags);
  438. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  439. __irq_set_handler_locked(d->irq, handle_level_irq);
  440. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  441. __irq_set_handler_locked(d->irq, handle_edge_irq);
  442. return retval;
  443. }
  444. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  445. {
  446. void __iomem *reg = bank->base;
  447. reg += bank->regs->irqstatus;
  448. writel_relaxed(gpio_mask, reg);
  449. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  450. if (bank->regs->irqstatus2) {
  451. reg = bank->base + bank->regs->irqstatus2;
  452. writel_relaxed(gpio_mask, reg);
  453. }
  454. /* Flush posted write for the irq status to avoid spurious interrupts */
  455. readl_relaxed(reg);
  456. }
  457. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  458. {
  459. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  460. }
  461. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  462. {
  463. void __iomem *reg = bank->base;
  464. u32 l;
  465. u32 mask = (BIT(bank->width)) - 1;
  466. reg += bank->regs->irqenable;
  467. l = readl_relaxed(reg);
  468. if (bank->regs->irqenable_inv)
  469. l = ~l;
  470. l &= mask;
  471. return l;
  472. }
  473. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  474. {
  475. void __iomem *reg = bank->base;
  476. u32 l;
  477. if (bank->regs->set_irqenable) {
  478. reg += bank->regs->set_irqenable;
  479. l = gpio_mask;
  480. bank->context.irqenable1 |= gpio_mask;
  481. } else {
  482. reg += bank->regs->irqenable;
  483. l = readl_relaxed(reg);
  484. if (bank->regs->irqenable_inv)
  485. l &= ~gpio_mask;
  486. else
  487. l |= gpio_mask;
  488. bank->context.irqenable1 = l;
  489. }
  490. writel_relaxed(l, reg);
  491. }
  492. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  493. {
  494. void __iomem *reg = bank->base;
  495. u32 l;
  496. if (bank->regs->clr_irqenable) {
  497. reg += bank->regs->clr_irqenable;
  498. l = gpio_mask;
  499. bank->context.irqenable1 &= ~gpio_mask;
  500. } else {
  501. reg += bank->regs->irqenable;
  502. l = readl_relaxed(reg);
  503. if (bank->regs->irqenable_inv)
  504. l |= gpio_mask;
  505. else
  506. l &= ~gpio_mask;
  507. bank->context.irqenable1 = l;
  508. }
  509. writel_relaxed(l, reg);
  510. }
  511. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  512. {
  513. if (enable)
  514. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  515. else
  516. _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  517. }
  518. /*
  519. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  520. * 1510 does not seem to have a wake-up register. If JTAG is connected
  521. * to the target, system will wake up always on GPIO events. While
  522. * system is running all registered GPIO interrupts need to have wake-up
  523. * enabled. When system is suspended, only selected GPIO interrupts need
  524. * to have wake-up enabled.
  525. */
  526. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  527. {
  528. u32 gpio_bit = GPIO_BIT(bank, gpio);
  529. unsigned long flags;
  530. if (bank->non_wakeup_gpios & gpio_bit) {
  531. dev_err(bank->dev,
  532. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  533. return -EINVAL;
  534. }
  535. spin_lock_irqsave(&bank->lock, flags);
  536. if (enable)
  537. bank->context.wake_en |= gpio_bit;
  538. else
  539. bank->context.wake_en &= ~gpio_bit;
  540. writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
  541. spin_unlock_irqrestore(&bank->lock, flags);
  542. return 0;
  543. }
  544. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  545. {
  546. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  547. _set_gpio_irqenable(bank, gpio, 0);
  548. _clear_gpio_irqstatus(bank, gpio);
  549. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  550. _clear_gpio_debounce(bank, gpio);
  551. }
  552. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  553. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  554. {
  555. struct gpio_bank *bank = _irq_data_get_bank(d);
  556. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  557. return _set_gpio_wakeup(bank, gpio, enable);
  558. }
  559. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  560. {
  561. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  562. unsigned long flags;
  563. /*
  564. * If this is the first gpio_request for the bank,
  565. * enable the bank module.
  566. */
  567. if (!BANK_USED(bank))
  568. pm_runtime_get_sync(bank->dev);
  569. spin_lock_irqsave(&bank->lock, flags);
  570. /* Set trigger to none. You need to enable the desired trigger with
  571. * request_irq() or set_irq_type(). Only do this if the IRQ line has
  572. * not already been requested.
  573. */
  574. if (!LINE_USED(bank->irq_usage, offset)) {
  575. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  576. _enable_gpio_module(bank, offset);
  577. }
  578. bank->mod_usage |= BIT(offset);
  579. spin_unlock_irqrestore(&bank->lock, flags);
  580. return 0;
  581. }
  582. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  583. {
  584. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  585. unsigned long flags;
  586. spin_lock_irqsave(&bank->lock, flags);
  587. bank->mod_usage &= ~(BIT(offset));
  588. _disable_gpio_module(bank, offset);
  589. _reset_gpio(bank, bank->chip.base + offset);
  590. spin_unlock_irqrestore(&bank->lock, flags);
  591. /*
  592. * If this is the last gpio to be freed in the bank,
  593. * disable the bank module.
  594. */
  595. if (!BANK_USED(bank))
  596. pm_runtime_put(bank->dev);
  597. }
  598. /*
  599. * We need to unmask the GPIO bank interrupt as soon as possible to
  600. * avoid missing GPIO interrupts for other lines in the bank.
  601. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  602. * in the bank to avoid missing nested interrupts for a GPIO line.
  603. * If we wait to unmask individual GPIO lines in the bank after the
  604. * line's interrupt handler has been run, we may miss some nested
  605. * interrupts.
  606. */
  607. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  608. {
  609. void __iomem *isr_reg = NULL;
  610. u32 isr;
  611. unsigned int bit;
  612. struct gpio_bank *bank;
  613. int unmasked = 0;
  614. struct irq_chip *irqchip = irq_desc_get_chip(desc);
  615. struct gpio_chip *chip = irq_get_handler_data(irq);
  616. chained_irq_enter(irqchip, desc);
  617. bank = container_of(chip, struct gpio_bank, chip);
  618. isr_reg = bank->base + bank->regs->irqstatus;
  619. pm_runtime_get_sync(bank->dev);
  620. if (WARN_ON(!isr_reg))
  621. goto exit;
  622. while (1) {
  623. u32 isr_saved, level_mask = 0;
  624. u32 enabled;
  625. enabled = _get_gpio_irqbank_mask(bank);
  626. isr_saved = isr = readl_relaxed(isr_reg) & enabled;
  627. if (bank->level_mask)
  628. level_mask = bank->level_mask & enabled;
  629. /* clear edge sensitive interrupts before handler(s) are
  630. called so that we don't miss any interrupt occurred while
  631. executing them */
  632. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  633. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  634. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  635. /* if there is only edge sensitive GPIO pin interrupts
  636. configured, we could unmask GPIO bank interrupt immediately */
  637. if (!level_mask && !unmasked) {
  638. unmasked = 1;
  639. chained_irq_exit(irqchip, desc);
  640. }
  641. if (!isr)
  642. break;
  643. while (isr) {
  644. bit = __ffs(isr);
  645. isr &= ~(BIT(bit));
  646. /*
  647. * Some chips can't respond to both rising and falling
  648. * at the same time. If this irq was requested with
  649. * both flags, we need to flip the ICR data for the IRQ
  650. * to respond to the IRQ for the opposite direction.
  651. * This will be indicated in the bank toggle_mask.
  652. */
  653. if (bank->toggle_mask & (BIT(bit)))
  654. _toggle_gpio_edge_triggering(bank, bit);
  655. generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
  656. bit));
  657. }
  658. }
  659. /* if bank has any level sensitive GPIO pin interrupt
  660. configured, we must unmask the bank interrupt only after
  661. handler(s) are executed in order to avoid spurious bank
  662. interrupt */
  663. exit:
  664. if (!unmasked)
  665. chained_irq_exit(irqchip, desc);
  666. pm_runtime_put(bank->dev);
  667. }
  668. static void gpio_irq_shutdown(struct irq_data *d)
  669. {
  670. struct gpio_bank *bank = _irq_data_get_bank(d);
  671. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  672. unsigned long flags;
  673. unsigned offset = GPIO_INDEX(bank, gpio);
  674. spin_lock_irqsave(&bank->lock, flags);
  675. gpio_unlock_as_irq(&bank->chip, offset);
  676. bank->irq_usage &= ~(BIT(offset));
  677. _disable_gpio_module(bank, offset);
  678. _reset_gpio(bank, gpio);
  679. spin_unlock_irqrestore(&bank->lock, flags);
  680. /*
  681. * If this is the last IRQ to be freed in the bank,
  682. * disable the bank module.
  683. */
  684. if (!BANK_USED(bank))
  685. pm_runtime_put(bank->dev);
  686. }
  687. static void gpio_ack_irq(struct irq_data *d)
  688. {
  689. struct gpio_bank *bank = _irq_data_get_bank(d);
  690. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  691. _clear_gpio_irqstatus(bank, gpio);
  692. }
  693. static void gpio_mask_irq(struct irq_data *d)
  694. {
  695. struct gpio_bank *bank = _irq_data_get_bank(d);
  696. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  697. unsigned long flags;
  698. spin_lock_irqsave(&bank->lock, flags);
  699. _set_gpio_irqenable(bank, gpio, 0);
  700. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  701. spin_unlock_irqrestore(&bank->lock, flags);
  702. }
  703. static void gpio_unmask_irq(struct irq_data *d)
  704. {
  705. struct gpio_bank *bank = _irq_data_get_bank(d);
  706. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  707. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  708. u32 trigger = irqd_get_trigger_type(d);
  709. unsigned long flags;
  710. spin_lock_irqsave(&bank->lock, flags);
  711. if (trigger)
  712. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  713. /* For level-triggered GPIOs, the clearing must be done after
  714. * the HW source is cleared, thus after the handler has run */
  715. if (bank->level_mask & irq_mask) {
  716. _set_gpio_irqenable(bank, gpio, 0);
  717. _clear_gpio_irqstatus(bank, gpio);
  718. }
  719. _set_gpio_irqenable(bank, gpio, 1);
  720. spin_unlock_irqrestore(&bank->lock, flags);
  721. }
  722. static struct irq_chip gpio_irq_chip = {
  723. .name = "GPIO",
  724. .irq_shutdown = gpio_irq_shutdown,
  725. .irq_ack = gpio_ack_irq,
  726. .irq_mask = gpio_mask_irq,
  727. .irq_unmask = gpio_unmask_irq,
  728. .irq_set_type = gpio_irq_type,
  729. .irq_set_wake = gpio_wake_enable,
  730. };
  731. /*---------------------------------------------------------------------*/
  732. static int omap_mpuio_suspend_noirq(struct device *dev)
  733. {
  734. struct platform_device *pdev = to_platform_device(dev);
  735. struct gpio_bank *bank = platform_get_drvdata(pdev);
  736. void __iomem *mask_reg = bank->base +
  737. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  738. unsigned long flags;
  739. spin_lock_irqsave(&bank->lock, flags);
  740. writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
  741. spin_unlock_irqrestore(&bank->lock, flags);
  742. return 0;
  743. }
  744. static int omap_mpuio_resume_noirq(struct device *dev)
  745. {
  746. struct platform_device *pdev = to_platform_device(dev);
  747. struct gpio_bank *bank = platform_get_drvdata(pdev);
  748. void __iomem *mask_reg = bank->base +
  749. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  750. unsigned long flags;
  751. spin_lock_irqsave(&bank->lock, flags);
  752. writel_relaxed(bank->context.wake_en, mask_reg);
  753. spin_unlock_irqrestore(&bank->lock, flags);
  754. return 0;
  755. }
  756. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  757. .suspend_noirq = omap_mpuio_suspend_noirq,
  758. .resume_noirq = omap_mpuio_resume_noirq,
  759. };
  760. /* use platform_driver for this. */
  761. static struct platform_driver omap_mpuio_driver = {
  762. .driver = {
  763. .name = "mpuio",
  764. .pm = &omap_mpuio_dev_pm_ops,
  765. },
  766. };
  767. static struct platform_device omap_mpuio_device = {
  768. .name = "mpuio",
  769. .id = -1,
  770. .dev = {
  771. .driver = &omap_mpuio_driver.driver,
  772. }
  773. /* could list the /proc/iomem resources */
  774. };
  775. static inline void mpuio_init(struct gpio_bank *bank)
  776. {
  777. platform_set_drvdata(&omap_mpuio_device, bank);
  778. if (platform_driver_register(&omap_mpuio_driver) == 0)
  779. (void) platform_device_register(&omap_mpuio_device);
  780. }
  781. /*---------------------------------------------------------------------*/
  782. static int gpio_get_direction(struct gpio_chip *chip, unsigned offset)
  783. {
  784. struct gpio_bank *bank;
  785. unsigned long flags;
  786. void __iomem *reg;
  787. int dir;
  788. bank = container_of(chip, struct gpio_bank, chip);
  789. reg = bank->base + bank->regs->direction;
  790. spin_lock_irqsave(&bank->lock, flags);
  791. dir = !!(readl_relaxed(reg) & BIT(offset));
  792. spin_unlock_irqrestore(&bank->lock, flags);
  793. return dir;
  794. }
  795. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  796. {
  797. struct gpio_bank *bank;
  798. unsigned long flags;
  799. bank = container_of(chip, struct gpio_bank, chip);
  800. spin_lock_irqsave(&bank->lock, flags);
  801. _set_gpio_direction(bank, offset, 1);
  802. spin_unlock_irqrestore(&bank->lock, flags);
  803. return 0;
  804. }
  805. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  806. {
  807. struct gpio_bank *bank;
  808. u32 mask;
  809. bank = container_of(chip, struct gpio_bank, chip);
  810. mask = (BIT(offset));
  811. if (gpio_is_input(bank, mask))
  812. return _get_gpio_datain(bank, offset);
  813. else
  814. return _get_gpio_dataout(bank, offset);
  815. }
  816. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  817. {
  818. struct gpio_bank *bank;
  819. unsigned long flags;
  820. bank = container_of(chip, struct gpio_bank, chip);
  821. spin_lock_irqsave(&bank->lock, flags);
  822. bank->set_dataout(bank, offset, value);
  823. _set_gpio_direction(bank, offset, 0);
  824. spin_unlock_irqrestore(&bank->lock, flags);
  825. return 0;
  826. }
  827. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  828. unsigned debounce)
  829. {
  830. struct gpio_bank *bank;
  831. unsigned long flags;
  832. bank = container_of(chip, struct gpio_bank, chip);
  833. spin_lock_irqsave(&bank->lock, flags);
  834. _set_gpio_debounce(bank, offset, debounce);
  835. spin_unlock_irqrestore(&bank->lock, flags);
  836. return 0;
  837. }
  838. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  839. {
  840. struct gpio_bank *bank;
  841. unsigned long flags;
  842. bank = container_of(chip, struct gpio_bank, chip);
  843. spin_lock_irqsave(&bank->lock, flags);
  844. bank->set_dataout(bank, offset, value);
  845. spin_unlock_irqrestore(&bank->lock, flags);
  846. }
  847. /*---------------------------------------------------------------------*/
  848. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  849. {
  850. static bool called;
  851. u32 rev;
  852. if (called || bank->regs->revision == USHRT_MAX)
  853. return;
  854. rev = readw_relaxed(bank->base + bank->regs->revision);
  855. pr_info("OMAP GPIO hardware version %d.%d\n",
  856. (rev >> 4) & 0x0f, rev & 0x0f);
  857. called = true;
  858. }
  859. /* This lock class tells lockdep that GPIO irqs are in a different
  860. * category than their parents, so it won't report false recursion.
  861. */
  862. static struct lock_class_key gpio_lock_class;
  863. static void omap_gpio_mod_init(struct gpio_bank *bank)
  864. {
  865. void __iomem *base = bank->base;
  866. u32 l = 0xffffffff;
  867. if (bank->width == 16)
  868. l = 0xffff;
  869. if (bank->is_mpuio) {
  870. writel_relaxed(l, bank->base + bank->regs->irqenable);
  871. return;
  872. }
  873. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  874. _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
  875. if (bank->regs->debounce_en)
  876. writel_relaxed(0, base + bank->regs->debounce_en);
  877. /* Save OE default value (0xffffffff) in the context */
  878. bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
  879. /* Initialize interface clk ungated, module enabled */
  880. if (bank->regs->ctrl)
  881. writel_relaxed(0, base + bank->regs->ctrl);
  882. bank->dbck = clk_get(bank->dev, "dbclk");
  883. if (IS_ERR(bank->dbck))
  884. dev_err(bank->dev, "Could not get gpio dbck\n");
  885. }
  886. static void
  887. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  888. unsigned int num)
  889. {
  890. struct irq_chip_generic *gc;
  891. struct irq_chip_type *ct;
  892. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  893. handle_simple_irq);
  894. if (!gc) {
  895. dev_err(bank->dev, "Memory alloc failed for gc\n");
  896. return;
  897. }
  898. ct = gc->chip_types;
  899. /* NOTE: No ack required, reading IRQ status clears it. */
  900. ct->chip.irq_mask = irq_gc_mask_set_bit;
  901. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  902. ct->chip.irq_set_type = gpio_irq_type;
  903. if (bank->regs->wkup_en)
  904. ct->chip.irq_set_wake = gpio_wake_enable;
  905. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  906. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  907. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  908. }
  909. static int omap_gpio_chip_init(struct gpio_bank *bank)
  910. {
  911. int j;
  912. static int gpio;
  913. int irq_base = 0;
  914. int ret;
  915. /*
  916. * REVISIT eventually switch from OMAP-specific gpio structs
  917. * over to the generic ones
  918. */
  919. bank->chip.request = omap_gpio_request;
  920. bank->chip.free = omap_gpio_free;
  921. bank->chip.get_direction = gpio_get_direction;
  922. bank->chip.direction_input = gpio_input;
  923. bank->chip.get = gpio_get;
  924. bank->chip.direction_output = gpio_output;
  925. bank->chip.set_debounce = gpio_debounce;
  926. bank->chip.set = gpio_set;
  927. if (bank->is_mpuio) {
  928. bank->chip.label = "mpuio";
  929. if (bank->regs->wkup_en)
  930. bank->chip.dev = &omap_mpuio_device.dev;
  931. bank->chip.base = OMAP_MPUIO(0);
  932. } else {
  933. bank->chip.label = "gpio";
  934. bank->chip.base = gpio;
  935. gpio += bank->width;
  936. }
  937. bank->chip.ngpio = bank->width;
  938. ret = gpiochip_add(&bank->chip);
  939. if (ret) {
  940. dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
  941. return ret;
  942. }
  943. #ifdef CONFIG_ARCH_OMAP1
  944. /*
  945. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  946. * irq_alloc_descs() since a base IRQ offset will no longer be needed.
  947. */
  948. irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  949. if (irq_base < 0) {
  950. dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
  951. return -ENODEV;
  952. }
  953. #endif
  954. ret = gpiochip_irqchip_add(&bank->chip, &gpio_irq_chip,
  955. irq_base, gpio_irq_handler,
  956. IRQ_TYPE_NONE);
  957. if (ret) {
  958. dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
  959. ret = gpiochip_remove(&bank->chip);
  960. return -ENODEV;
  961. }
  962. gpiochip_set_chained_irqchip(&bank->chip, &gpio_irq_chip,
  963. bank->irq, gpio_irq_handler);
  964. for (j = 0; j < bank->width; j++) {
  965. int irq = irq_find_mapping(bank->chip.irqdomain, j);
  966. irq_set_lockdep_class(irq, &gpio_lock_class);
  967. if (bank->is_mpuio) {
  968. omap_mpuio_alloc_gc(bank, irq, bank->width);
  969. irq_set_chip_and_handler(irq, NULL, NULL);
  970. set_irq_flags(irq, 0);
  971. }
  972. }
  973. return 0;
  974. }
  975. static const struct of_device_id omap_gpio_match[];
  976. static int omap_gpio_probe(struct platform_device *pdev)
  977. {
  978. struct device *dev = &pdev->dev;
  979. struct device_node *node = dev->of_node;
  980. const struct of_device_id *match;
  981. const struct omap_gpio_platform_data *pdata;
  982. struct resource *res;
  983. struct gpio_bank *bank;
  984. int ret;
  985. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  986. pdata = match ? match->data : dev_get_platdata(dev);
  987. if (!pdata)
  988. return -EINVAL;
  989. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  990. if (!bank) {
  991. dev_err(dev, "Memory alloc failed\n");
  992. return -ENOMEM;
  993. }
  994. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  995. if (unlikely(!res)) {
  996. dev_err(dev, "Invalid IRQ resource\n");
  997. return -ENODEV;
  998. }
  999. bank->irq = res->start;
  1000. bank->dev = dev;
  1001. bank->chip.dev = dev;
  1002. bank->dbck_flag = pdata->dbck_flag;
  1003. bank->stride = pdata->bank_stride;
  1004. bank->width = pdata->bank_width;
  1005. bank->is_mpuio = pdata->is_mpuio;
  1006. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  1007. bank->regs = pdata->regs;
  1008. #ifdef CONFIG_OF_GPIO
  1009. bank->chip.of_node = of_node_get(node);
  1010. #endif
  1011. if (node) {
  1012. if (!of_property_read_bool(node, "ti,gpio-always-on"))
  1013. bank->loses_context = true;
  1014. } else {
  1015. bank->loses_context = pdata->loses_context;
  1016. if (bank->loses_context)
  1017. bank->get_context_loss_count =
  1018. pdata->get_context_loss_count;
  1019. }
  1020. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1021. bank->set_dataout = _set_gpio_dataout_reg;
  1022. else
  1023. bank->set_dataout = _set_gpio_dataout_mask;
  1024. spin_lock_init(&bank->lock);
  1025. /* Static mapping, never released */
  1026. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1027. bank->base = devm_ioremap_resource(dev, res);
  1028. if (IS_ERR(bank->base)) {
  1029. irq_domain_remove(bank->chip.irqdomain);
  1030. return PTR_ERR(bank->base);
  1031. }
  1032. platform_set_drvdata(pdev, bank);
  1033. pm_runtime_enable(bank->dev);
  1034. pm_runtime_irq_safe(bank->dev);
  1035. pm_runtime_get_sync(bank->dev);
  1036. if (bank->is_mpuio)
  1037. mpuio_init(bank);
  1038. omap_gpio_mod_init(bank);
  1039. ret = omap_gpio_chip_init(bank);
  1040. if (ret)
  1041. return ret;
  1042. omap_gpio_show_rev(bank);
  1043. pm_runtime_put(bank->dev);
  1044. list_add_tail(&bank->node, &omap_gpio_list);
  1045. return 0;
  1046. }
  1047. #ifdef CONFIG_ARCH_OMAP2PLUS
  1048. #if defined(CONFIG_PM_RUNTIME)
  1049. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1050. static int omap_gpio_runtime_suspend(struct device *dev)
  1051. {
  1052. struct platform_device *pdev = to_platform_device(dev);
  1053. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1054. u32 l1 = 0, l2 = 0;
  1055. unsigned long flags;
  1056. u32 wake_low, wake_hi;
  1057. spin_lock_irqsave(&bank->lock, flags);
  1058. /*
  1059. * Only edges can generate a wakeup event to the PRCM.
  1060. *
  1061. * Therefore, ensure any wake-up capable GPIOs have
  1062. * edge-detection enabled before going idle to ensure a wakeup
  1063. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1064. * NDA TRM 25.5.3.1)
  1065. *
  1066. * The normal values will be restored upon ->runtime_resume()
  1067. * by writing back the values saved in bank->context.
  1068. */
  1069. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1070. if (wake_low)
  1071. writel_relaxed(wake_low | bank->context.fallingdetect,
  1072. bank->base + bank->regs->fallingdetect);
  1073. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1074. if (wake_hi)
  1075. writel_relaxed(wake_hi | bank->context.risingdetect,
  1076. bank->base + bank->regs->risingdetect);
  1077. if (!bank->enabled_non_wakeup_gpios)
  1078. goto update_gpio_context_count;
  1079. if (bank->power_mode != OFF_MODE) {
  1080. bank->power_mode = 0;
  1081. goto update_gpio_context_count;
  1082. }
  1083. /*
  1084. * If going to OFF, remove triggering for all
  1085. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1086. * generated. See OMAP2420 Errata item 1.101.
  1087. */
  1088. bank->saved_datain = readl_relaxed(bank->base +
  1089. bank->regs->datain);
  1090. l1 = bank->context.fallingdetect;
  1091. l2 = bank->context.risingdetect;
  1092. l1 &= ~bank->enabled_non_wakeup_gpios;
  1093. l2 &= ~bank->enabled_non_wakeup_gpios;
  1094. writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
  1095. writel_relaxed(l2, bank->base + bank->regs->risingdetect);
  1096. bank->workaround_enabled = true;
  1097. update_gpio_context_count:
  1098. if (bank->get_context_loss_count)
  1099. bank->context_loss_count =
  1100. bank->get_context_loss_count(bank->dev);
  1101. _gpio_dbck_disable(bank);
  1102. spin_unlock_irqrestore(&bank->lock, flags);
  1103. return 0;
  1104. }
  1105. static void omap_gpio_init_context(struct gpio_bank *p);
  1106. static int omap_gpio_runtime_resume(struct device *dev)
  1107. {
  1108. struct platform_device *pdev = to_platform_device(dev);
  1109. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1110. u32 l = 0, gen, gen0, gen1;
  1111. unsigned long flags;
  1112. int c;
  1113. spin_lock_irqsave(&bank->lock, flags);
  1114. /*
  1115. * On the first resume during the probe, the context has not
  1116. * been initialised and so initialise it now. Also initialise
  1117. * the context loss count.
  1118. */
  1119. if (bank->loses_context && !bank->context_valid) {
  1120. omap_gpio_init_context(bank);
  1121. if (bank->get_context_loss_count)
  1122. bank->context_loss_count =
  1123. bank->get_context_loss_count(bank->dev);
  1124. }
  1125. _gpio_dbck_enable(bank);
  1126. /*
  1127. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1128. * GPIOs were set to edge trigger also in order to be able to
  1129. * generate a PRCM wakeup. Here we restore the
  1130. * pre-runtime_suspend() values for edge triggering.
  1131. */
  1132. writel_relaxed(bank->context.fallingdetect,
  1133. bank->base + bank->regs->fallingdetect);
  1134. writel_relaxed(bank->context.risingdetect,
  1135. bank->base + bank->regs->risingdetect);
  1136. if (bank->loses_context) {
  1137. if (!bank->get_context_loss_count) {
  1138. omap_gpio_restore_context(bank);
  1139. } else {
  1140. c = bank->get_context_loss_count(bank->dev);
  1141. if (c != bank->context_loss_count) {
  1142. omap_gpio_restore_context(bank);
  1143. } else {
  1144. spin_unlock_irqrestore(&bank->lock, flags);
  1145. return 0;
  1146. }
  1147. }
  1148. }
  1149. if (!bank->workaround_enabled) {
  1150. spin_unlock_irqrestore(&bank->lock, flags);
  1151. return 0;
  1152. }
  1153. l = readl_relaxed(bank->base + bank->regs->datain);
  1154. /*
  1155. * Check if any of the non-wakeup interrupt GPIOs have changed
  1156. * state. If so, generate an IRQ by software. This is
  1157. * horribly racy, but it's the best we can do to work around
  1158. * this silicon bug.
  1159. */
  1160. l ^= bank->saved_datain;
  1161. l &= bank->enabled_non_wakeup_gpios;
  1162. /*
  1163. * No need to generate IRQs for the rising edge for gpio IRQs
  1164. * configured with falling edge only; and vice versa.
  1165. */
  1166. gen0 = l & bank->context.fallingdetect;
  1167. gen0 &= bank->saved_datain;
  1168. gen1 = l & bank->context.risingdetect;
  1169. gen1 &= ~(bank->saved_datain);
  1170. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1171. gen = l & (~(bank->context.fallingdetect) &
  1172. ~(bank->context.risingdetect));
  1173. /* Consider all GPIO IRQs needed to be updated */
  1174. gen |= gen0 | gen1;
  1175. if (gen) {
  1176. u32 old0, old1;
  1177. old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
  1178. old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
  1179. if (!bank->regs->irqstatus_raw0) {
  1180. writel_relaxed(old0 | gen, bank->base +
  1181. bank->regs->leveldetect0);
  1182. writel_relaxed(old1 | gen, bank->base +
  1183. bank->regs->leveldetect1);
  1184. }
  1185. if (bank->regs->irqstatus_raw0) {
  1186. writel_relaxed(old0 | l, bank->base +
  1187. bank->regs->leveldetect0);
  1188. writel_relaxed(old1 | l, bank->base +
  1189. bank->regs->leveldetect1);
  1190. }
  1191. writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
  1192. writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
  1193. }
  1194. bank->workaround_enabled = false;
  1195. spin_unlock_irqrestore(&bank->lock, flags);
  1196. return 0;
  1197. }
  1198. #endif /* CONFIG_PM_RUNTIME */
  1199. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1200. {
  1201. struct gpio_bank *bank;
  1202. list_for_each_entry(bank, &omap_gpio_list, node) {
  1203. if (!BANK_USED(bank) || !bank->loses_context)
  1204. continue;
  1205. bank->power_mode = pwr_mode;
  1206. pm_runtime_put_sync_suspend(bank->dev);
  1207. }
  1208. }
  1209. void omap2_gpio_resume_after_idle(void)
  1210. {
  1211. struct gpio_bank *bank;
  1212. list_for_each_entry(bank, &omap_gpio_list, node) {
  1213. if (!BANK_USED(bank) || !bank->loses_context)
  1214. continue;
  1215. pm_runtime_get_sync(bank->dev);
  1216. }
  1217. }
  1218. #if defined(CONFIG_PM_RUNTIME)
  1219. static void omap_gpio_init_context(struct gpio_bank *p)
  1220. {
  1221. struct omap_gpio_reg_offs *regs = p->regs;
  1222. void __iomem *base = p->base;
  1223. p->context.ctrl = readl_relaxed(base + regs->ctrl);
  1224. p->context.oe = readl_relaxed(base + regs->direction);
  1225. p->context.wake_en = readl_relaxed(base + regs->wkup_en);
  1226. p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
  1227. p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
  1228. p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
  1229. p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
  1230. p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
  1231. p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
  1232. if (regs->set_dataout && p->regs->clr_dataout)
  1233. p->context.dataout = readl_relaxed(base + regs->set_dataout);
  1234. else
  1235. p->context.dataout = readl_relaxed(base + regs->dataout);
  1236. p->context_valid = true;
  1237. }
  1238. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1239. {
  1240. writel_relaxed(bank->context.wake_en,
  1241. bank->base + bank->regs->wkup_en);
  1242. writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1243. writel_relaxed(bank->context.leveldetect0,
  1244. bank->base + bank->regs->leveldetect0);
  1245. writel_relaxed(bank->context.leveldetect1,
  1246. bank->base + bank->regs->leveldetect1);
  1247. writel_relaxed(bank->context.risingdetect,
  1248. bank->base + bank->regs->risingdetect);
  1249. writel_relaxed(bank->context.fallingdetect,
  1250. bank->base + bank->regs->fallingdetect);
  1251. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1252. writel_relaxed(bank->context.dataout,
  1253. bank->base + bank->regs->set_dataout);
  1254. else
  1255. writel_relaxed(bank->context.dataout,
  1256. bank->base + bank->regs->dataout);
  1257. writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
  1258. if (bank->dbck_enable_mask) {
  1259. writel_relaxed(bank->context.debounce, bank->base +
  1260. bank->regs->debounce);
  1261. writel_relaxed(bank->context.debounce_en,
  1262. bank->base + bank->regs->debounce_en);
  1263. }
  1264. writel_relaxed(bank->context.irqenable1,
  1265. bank->base + bank->regs->irqenable);
  1266. writel_relaxed(bank->context.irqenable2,
  1267. bank->base + bank->regs->irqenable2);
  1268. }
  1269. #endif /* CONFIG_PM_RUNTIME */
  1270. #else
  1271. #define omap_gpio_runtime_suspend NULL
  1272. #define omap_gpio_runtime_resume NULL
  1273. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1274. #endif
  1275. static const struct dev_pm_ops gpio_pm_ops = {
  1276. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1277. NULL)
  1278. };
  1279. #if defined(CONFIG_OF)
  1280. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1281. .revision = OMAP24XX_GPIO_REVISION,
  1282. .direction = OMAP24XX_GPIO_OE,
  1283. .datain = OMAP24XX_GPIO_DATAIN,
  1284. .dataout = OMAP24XX_GPIO_DATAOUT,
  1285. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1286. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1287. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1288. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1289. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1290. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1291. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1292. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1293. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1294. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1295. .ctrl = OMAP24XX_GPIO_CTRL,
  1296. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1297. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1298. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1299. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1300. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1301. };
  1302. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1303. .revision = OMAP4_GPIO_REVISION,
  1304. .direction = OMAP4_GPIO_OE,
  1305. .datain = OMAP4_GPIO_DATAIN,
  1306. .dataout = OMAP4_GPIO_DATAOUT,
  1307. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1308. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1309. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1310. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1311. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1312. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1313. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1314. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1315. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1316. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1317. .ctrl = OMAP4_GPIO_CTRL,
  1318. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1319. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1320. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1321. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1322. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1323. };
  1324. static const struct omap_gpio_platform_data omap2_pdata = {
  1325. .regs = &omap2_gpio_regs,
  1326. .bank_width = 32,
  1327. .dbck_flag = false,
  1328. };
  1329. static const struct omap_gpio_platform_data omap3_pdata = {
  1330. .regs = &omap2_gpio_regs,
  1331. .bank_width = 32,
  1332. .dbck_flag = true,
  1333. };
  1334. static const struct omap_gpio_platform_data omap4_pdata = {
  1335. .regs = &omap4_gpio_regs,
  1336. .bank_width = 32,
  1337. .dbck_flag = true,
  1338. };
  1339. static const struct of_device_id omap_gpio_match[] = {
  1340. {
  1341. .compatible = "ti,omap4-gpio",
  1342. .data = &omap4_pdata,
  1343. },
  1344. {
  1345. .compatible = "ti,omap3-gpio",
  1346. .data = &omap3_pdata,
  1347. },
  1348. {
  1349. .compatible = "ti,omap2-gpio",
  1350. .data = &omap2_pdata,
  1351. },
  1352. { },
  1353. };
  1354. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1355. #endif
  1356. static struct platform_driver omap_gpio_driver = {
  1357. .probe = omap_gpio_probe,
  1358. .driver = {
  1359. .name = "omap_gpio",
  1360. .pm = &gpio_pm_ops,
  1361. .of_match_table = of_match_ptr(omap_gpio_match),
  1362. },
  1363. };
  1364. /*
  1365. * gpio driver register needs to be done before
  1366. * machine_init functions access gpio APIs.
  1367. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1368. */
  1369. static int __init omap_gpio_drv_reg(void)
  1370. {
  1371. return platform_driver_register(&omap_gpio_driver);
  1372. }
  1373. postcore_initcall(omap_gpio_drv_reg);