gpio-intel-mid.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * Intel MID GPIO driver
  3. *
  4. * Copyright (c) 2008-2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. /* Supports:
  16. * Moorestown platform Langwell chip.
  17. * Medfield platform Penwell chip.
  18. * Clovertrail platform Cloverview chip.
  19. * Merrifield platform Tangier chip.
  20. */
  21. #include <linux/module.h>
  22. #include <linux/pci.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/kernel.h>
  25. #include <linux/delay.h>
  26. #include <linux/stddef.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/init.h>
  29. #include <linux/irq.h>
  30. #include <linux/io.h>
  31. #include <linux/gpio.h>
  32. #include <linux/slab.h>
  33. #include <linux/pm_runtime.h>
  34. #include <linux/irqdomain.h>
  35. #define INTEL_MID_IRQ_TYPE_EDGE (1 << 0)
  36. #define INTEL_MID_IRQ_TYPE_LEVEL (1 << 1)
  37. /*
  38. * Langwell chip has 64 pins and thus there are 2 32bit registers to control
  39. * each feature, while Penwell chip has 96 pins for each block, and need 3 32bit
  40. * registers to control them, so we only define the order here instead of a
  41. * structure, to get a bit offset for a pin (use GPDR as an example):
  42. *
  43. * nreg = ngpio / 32;
  44. * reg = offset / 32;
  45. * bit = offset % 32;
  46. * reg_addr = reg_base + GPDR * nreg * 4 + reg * 4;
  47. *
  48. * so the bit of reg_addr is to control pin offset's GPDR feature
  49. */
  50. enum GPIO_REG {
  51. GPLR = 0, /* pin level read-only */
  52. GPDR, /* pin direction */
  53. GPSR, /* pin set */
  54. GPCR, /* pin clear */
  55. GRER, /* rising edge detect */
  56. GFER, /* falling edge detect */
  57. GEDR, /* edge detect result */
  58. GAFR, /* alt function */
  59. };
  60. /* intel_mid gpio driver data */
  61. struct intel_mid_gpio_ddata {
  62. u16 ngpio; /* number of gpio pins */
  63. u32 gplr_offset; /* offset of first GPLR register from base */
  64. u32 flis_base; /* base address of FLIS registers */
  65. u32 flis_len; /* length of FLIS registers */
  66. u32 (*get_flis_offset)(int gpio);
  67. u32 chip_irq_type; /* chip interrupt type */
  68. };
  69. struct intel_mid_gpio {
  70. struct gpio_chip chip;
  71. void __iomem *reg_base;
  72. spinlock_t lock;
  73. struct pci_dev *pdev;
  74. struct irq_domain *domain;
  75. };
  76. #define to_intel_gpio_priv(chip) container_of(chip, struct intel_mid_gpio, chip)
  77. static void __iomem *gpio_reg(struct gpio_chip *chip, unsigned offset,
  78. enum GPIO_REG reg_type)
  79. {
  80. struct intel_mid_gpio *priv = to_intel_gpio_priv(chip);
  81. unsigned nreg = chip->ngpio / 32;
  82. u8 reg = offset / 32;
  83. return priv->reg_base + reg_type * nreg * 4 + reg * 4;
  84. }
  85. static void __iomem *gpio_reg_2bit(struct gpio_chip *chip, unsigned offset,
  86. enum GPIO_REG reg_type)
  87. {
  88. struct intel_mid_gpio *priv = to_intel_gpio_priv(chip);
  89. unsigned nreg = chip->ngpio / 32;
  90. u8 reg = offset / 16;
  91. return priv->reg_base + reg_type * nreg * 4 + reg * 4;
  92. }
  93. static int intel_gpio_request(struct gpio_chip *chip, unsigned offset)
  94. {
  95. void __iomem *gafr = gpio_reg_2bit(chip, offset, GAFR);
  96. u32 value = readl(gafr);
  97. int shift = (offset % 16) << 1, af = (value >> shift) & 3;
  98. if (af) {
  99. value &= ~(3 << shift);
  100. writel(value, gafr);
  101. }
  102. return 0;
  103. }
  104. static int intel_gpio_get(struct gpio_chip *chip, unsigned offset)
  105. {
  106. void __iomem *gplr = gpio_reg(chip, offset, GPLR);
  107. return readl(gplr) & BIT(offset % 32);
  108. }
  109. static void intel_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  110. {
  111. void __iomem *gpsr, *gpcr;
  112. if (value) {
  113. gpsr = gpio_reg(chip, offset, GPSR);
  114. writel(BIT(offset % 32), gpsr);
  115. } else {
  116. gpcr = gpio_reg(chip, offset, GPCR);
  117. writel(BIT(offset % 32), gpcr);
  118. }
  119. }
  120. static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  121. {
  122. struct intel_mid_gpio *priv = to_intel_gpio_priv(chip);
  123. void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
  124. u32 value;
  125. unsigned long flags;
  126. if (priv->pdev)
  127. pm_runtime_get(&priv->pdev->dev);
  128. spin_lock_irqsave(&priv->lock, flags);
  129. value = readl(gpdr);
  130. value &= ~BIT(offset % 32);
  131. writel(value, gpdr);
  132. spin_unlock_irqrestore(&priv->lock, flags);
  133. if (priv->pdev)
  134. pm_runtime_put(&priv->pdev->dev);
  135. return 0;
  136. }
  137. static int intel_gpio_direction_output(struct gpio_chip *chip,
  138. unsigned offset, int value)
  139. {
  140. struct intel_mid_gpio *priv = to_intel_gpio_priv(chip);
  141. void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
  142. unsigned long flags;
  143. intel_gpio_set(chip, offset, value);
  144. if (priv->pdev)
  145. pm_runtime_get(&priv->pdev->dev);
  146. spin_lock_irqsave(&priv->lock, flags);
  147. value = readl(gpdr);
  148. value |= BIT(offset % 32);
  149. writel(value, gpdr);
  150. spin_unlock_irqrestore(&priv->lock, flags);
  151. if (priv->pdev)
  152. pm_runtime_put(&priv->pdev->dev);
  153. return 0;
  154. }
  155. static int intel_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  156. {
  157. struct intel_mid_gpio *priv = to_intel_gpio_priv(chip);
  158. return irq_create_mapping(priv->domain, offset);
  159. }
  160. static int intel_mid_irq_type(struct irq_data *d, unsigned type)
  161. {
  162. struct intel_mid_gpio *priv = irq_data_get_irq_chip_data(d);
  163. u32 gpio = irqd_to_hwirq(d);
  164. unsigned long flags;
  165. u32 value;
  166. void __iomem *grer = gpio_reg(&priv->chip, gpio, GRER);
  167. void __iomem *gfer = gpio_reg(&priv->chip, gpio, GFER);
  168. if (gpio >= priv->chip.ngpio)
  169. return -EINVAL;
  170. if (priv->pdev)
  171. pm_runtime_get(&priv->pdev->dev);
  172. spin_lock_irqsave(&priv->lock, flags);
  173. if (type & IRQ_TYPE_EDGE_RISING)
  174. value = readl(grer) | BIT(gpio % 32);
  175. else
  176. value = readl(grer) & (~BIT(gpio % 32));
  177. writel(value, grer);
  178. if (type & IRQ_TYPE_EDGE_FALLING)
  179. value = readl(gfer) | BIT(gpio % 32);
  180. else
  181. value = readl(gfer) & (~BIT(gpio % 32));
  182. writel(value, gfer);
  183. spin_unlock_irqrestore(&priv->lock, flags);
  184. if (priv->pdev)
  185. pm_runtime_put(&priv->pdev->dev);
  186. return 0;
  187. }
  188. static void intel_mid_irq_unmask(struct irq_data *d)
  189. {
  190. }
  191. static void intel_mid_irq_mask(struct irq_data *d)
  192. {
  193. }
  194. static int intel_mid_irq_reqres(struct irq_data *d)
  195. {
  196. struct intel_mid_gpio *priv = irq_data_get_irq_chip_data(d);
  197. if (gpio_lock_as_irq(&priv->chip, irqd_to_hwirq(d))) {
  198. dev_err(priv->chip.dev,
  199. "unable to lock HW IRQ %lu for IRQ\n",
  200. irqd_to_hwirq(d));
  201. return -EINVAL;
  202. }
  203. return 0;
  204. }
  205. static void intel_mid_irq_relres(struct irq_data *d)
  206. {
  207. struct intel_mid_gpio *priv = irq_data_get_irq_chip_data(d);
  208. gpio_unlock_as_irq(&priv->chip, irqd_to_hwirq(d));
  209. }
  210. static struct irq_chip intel_mid_irqchip = {
  211. .name = "INTEL_MID-GPIO",
  212. .irq_mask = intel_mid_irq_mask,
  213. .irq_unmask = intel_mid_irq_unmask,
  214. .irq_set_type = intel_mid_irq_type,
  215. .irq_request_resources = intel_mid_irq_reqres,
  216. .irq_release_resources = intel_mid_irq_relres,
  217. };
  218. static const struct intel_mid_gpio_ddata gpio_lincroft = {
  219. .ngpio = 64,
  220. };
  221. static const struct intel_mid_gpio_ddata gpio_penwell_aon = {
  222. .ngpio = 96,
  223. .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
  224. };
  225. static const struct intel_mid_gpio_ddata gpio_penwell_core = {
  226. .ngpio = 96,
  227. .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
  228. };
  229. static const struct intel_mid_gpio_ddata gpio_cloverview_aon = {
  230. .ngpio = 96,
  231. .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE | INTEL_MID_IRQ_TYPE_LEVEL,
  232. };
  233. static const struct intel_mid_gpio_ddata gpio_cloverview_core = {
  234. .ngpio = 96,
  235. .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
  236. };
  237. static const struct intel_mid_gpio_ddata gpio_tangier = {
  238. .ngpio = 192,
  239. .gplr_offset = 4,
  240. .flis_base = 0xff0c0000,
  241. .flis_len = 0x8000,
  242. .get_flis_offset = NULL,
  243. .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
  244. };
  245. static const struct pci_device_id intel_gpio_ids[] = {
  246. {
  247. /* Lincroft */
  248. PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x080f),
  249. .driver_data = (kernel_ulong_t)&gpio_lincroft,
  250. },
  251. {
  252. /* Penwell AON */
  253. PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x081f),
  254. .driver_data = (kernel_ulong_t)&gpio_penwell_aon,
  255. },
  256. {
  257. /* Penwell Core */
  258. PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x081a),
  259. .driver_data = (kernel_ulong_t)&gpio_penwell_core,
  260. },
  261. {
  262. /* Cloverview Aon */
  263. PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x08eb),
  264. .driver_data = (kernel_ulong_t)&gpio_cloverview_aon,
  265. },
  266. {
  267. /* Cloverview Core */
  268. PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x08f7),
  269. .driver_data = (kernel_ulong_t)&gpio_cloverview_core,
  270. },
  271. {
  272. /* Tangier */
  273. PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x1199),
  274. .driver_data = (kernel_ulong_t)&gpio_tangier,
  275. },
  276. { 0 }
  277. };
  278. MODULE_DEVICE_TABLE(pci, intel_gpio_ids);
  279. static void intel_mid_irq_handler(unsigned irq, struct irq_desc *desc)
  280. {
  281. struct irq_data *data = irq_desc_get_irq_data(desc);
  282. struct intel_mid_gpio *priv = irq_data_get_irq_handler_data(data);
  283. struct irq_chip *chip = irq_data_get_irq_chip(data);
  284. u32 base, gpio, mask;
  285. unsigned long pending;
  286. void __iomem *gedr;
  287. /* check GPIO controller to check which pin triggered the interrupt */
  288. for (base = 0; base < priv->chip.ngpio; base += 32) {
  289. gedr = gpio_reg(&priv->chip, base, GEDR);
  290. while ((pending = readl(gedr))) {
  291. gpio = __ffs(pending);
  292. mask = BIT(gpio);
  293. /* Clear before handling so we can't lose an edge */
  294. writel(mask, gedr);
  295. generic_handle_irq(irq_find_mapping(priv->domain,
  296. base + gpio));
  297. }
  298. }
  299. chip->irq_eoi(data);
  300. }
  301. static void intel_mid_irq_init_hw(struct intel_mid_gpio *priv)
  302. {
  303. void __iomem *reg;
  304. unsigned base;
  305. for (base = 0; base < priv->chip.ngpio; base += 32) {
  306. /* Clear the rising-edge detect register */
  307. reg = gpio_reg(&priv->chip, base, GRER);
  308. writel(0, reg);
  309. /* Clear the falling-edge detect register */
  310. reg = gpio_reg(&priv->chip, base, GFER);
  311. writel(0, reg);
  312. /* Clear the edge detect status register */
  313. reg = gpio_reg(&priv->chip, base, GEDR);
  314. writel(~0, reg);
  315. }
  316. }
  317. static int intel_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  318. irq_hw_number_t hwirq)
  319. {
  320. struct intel_mid_gpio *priv = d->host_data;
  321. irq_set_chip_and_handler(irq, &intel_mid_irqchip, handle_simple_irq);
  322. irq_set_chip_data(irq, priv);
  323. irq_set_irq_type(irq, IRQ_TYPE_NONE);
  324. return 0;
  325. }
  326. static const struct irq_domain_ops intel_gpio_irq_ops = {
  327. .map = intel_gpio_irq_map,
  328. .xlate = irq_domain_xlate_twocell,
  329. };
  330. static int intel_gpio_runtime_idle(struct device *dev)
  331. {
  332. int err = pm_schedule_suspend(dev, 500);
  333. return err ?: -EBUSY;
  334. }
  335. static const struct dev_pm_ops intel_gpio_pm_ops = {
  336. SET_RUNTIME_PM_OPS(NULL, NULL, intel_gpio_runtime_idle)
  337. };
  338. static int intel_gpio_probe(struct pci_dev *pdev,
  339. const struct pci_device_id *id)
  340. {
  341. void __iomem *base;
  342. struct intel_mid_gpio *priv;
  343. u32 gpio_base;
  344. u32 irq_base;
  345. int retval;
  346. struct intel_mid_gpio_ddata *ddata =
  347. (struct intel_mid_gpio_ddata *)id->driver_data;
  348. retval = pcim_enable_device(pdev);
  349. if (retval)
  350. return retval;
  351. retval = pcim_iomap_regions(pdev, 1 << 0 | 1 << 1, pci_name(pdev));
  352. if (retval) {
  353. dev_err(&pdev->dev, "I/O memory mapping error\n");
  354. return retval;
  355. }
  356. base = pcim_iomap_table(pdev)[1];
  357. irq_base = readl(base);
  358. gpio_base = readl(sizeof(u32) + base);
  359. /* release the IO mapping, since we already get the info from bar1 */
  360. pcim_iounmap_regions(pdev, 1 << 1);
  361. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  362. if (!priv) {
  363. dev_err(&pdev->dev, "can't allocate chip data\n");
  364. return -ENOMEM;
  365. }
  366. priv->reg_base = pcim_iomap_table(pdev)[0];
  367. priv->chip.label = dev_name(&pdev->dev);
  368. priv->chip.dev = &pdev->dev;
  369. priv->chip.request = intel_gpio_request;
  370. priv->chip.direction_input = intel_gpio_direction_input;
  371. priv->chip.direction_output = intel_gpio_direction_output;
  372. priv->chip.get = intel_gpio_get;
  373. priv->chip.set = intel_gpio_set;
  374. priv->chip.to_irq = intel_gpio_to_irq;
  375. priv->chip.base = gpio_base;
  376. priv->chip.ngpio = ddata->ngpio;
  377. priv->chip.can_sleep = false;
  378. priv->pdev = pdev;
  379. spin_lock_init(&priv->lock);
  380. priv->domain = irq_domain_add_simple(pdev->dev.of_node, ddata->ngpio,
  381. irq_base, &intel_gpio_irq_ops, priv);
  382. if (!priv->domain)
  383. return -ENOMEM;
  384. pci_set_drvdata(pdev, priv);
  385. retval = gpiochip_add(&priv->chip);
  386. if (retval) {
  387. dev_err(&pdev->dev, "gpiochip_add error %d\n", retval);
  388. return retval;
  389. }
  390. intel_mid_irq_init_hw(priv);
  391. irq_set_handler_data(pdev->irq, priv);
  392. irq_set_chained_handler(pdev->irq, intel_mid_irq_handler);
  393. pm_runtime_put_noidle(&pdev->dev);
  394. pm_runtime_allow(&pdev->dev);
  395. return 0;
  396. }
  397. static struct pci_driver intel_gpio_driver = {
  398. .name = "intel_mid_gpio",
  399. .id_table = intel_gpio_ids,
  400. .probe = intel_gpio_probe,
  401. .driver = {
  402. .pm = &intel_gpio_pm_ops,
  403. },
  404. };
  405. static int __init intel_gpio_init(void)
  406. {
  407. return pci_register_driver(&intel_gpio_driver);
  408. }
  409. device_initcall(intel_gpio_init);