amd64_edac.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974
  1. #include "amd64_edac.h"
  2. #include <asm/amd_nb.h>
  3. static struct edac_pci_ctl_info *pci_ctl;
  4. static int report_gart_errors;
  5. module_param(report_gart_errors, int, 0644);
  6. /*
  7. * Set by command line parameter. If BIOS has enabled the ECC, this override is
  8. * cleared to prevent re-enabling the hardware by this driver.
  9. */
  10. static int ecc_enable_override;
  11. module_param(ecc_enable_override, int, 0644);
  12. static struct msr __percpu *msrs;
  13. /*
  14. * count successfully initialized driver instances for setup_pci_device()
  15. */
  16. static atomic_t drv_instances = ATOMIC_INIT(0);
  17. /* Per-node driver instances */
  18. static struct mem_ctl_info **mcis;
  19. static struct ecc_settings **ecc_stngs;
  20. /*
  21. * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
  22. * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
  23. * or higher value'.
  24. *
  25. *FIXME: Produce a better mapping/linearisation.
  26. */
  27. static const struct scrubrate {
  28. u32 scrubval; /* bit pattern for scrub rate */
  29. u32 bandwidth; /* bandwidth consumed (bytes/sec) */
  30. } scrubrates[] = {
  31. { 0x01, 1600000000UL},
  32. { 0x02, 800000000UL},
  33. { 0x03, 400000000UL},
  34. { 0x04, 200000000UL},
  35. { 0x05, 100000000UL},
  36. { 0x06, 50000000UL},
  37. { 0x07, 25000000UL},
  38. { 0x08, 12284069UL},
  39. { 0x09, 6274509UL},
  40. { 0x0A, 3121951UL},
  41. { 0x0B, 1560975UL},
  42. { 0x0C, 781440UL},
  43. { 0x0D, 390720UL},
  44. { 0x0E, 195300UL},
  45. { 0x0F, 97650UL},
  46. { 0x10, 48854UL},
  47. { 0x11, 24427UL},
  48. { 0x12, 12213UL},
  49. { 0x13, 6101UL},
  50. { 0x14, 3051UL},
  51. { 0x15, 1523UL},
  52. { 0x16, 761UL},
  53. { 0x00, 0UL}, /* scrubbing off */
  54. };
  55. int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
  56. u32 *val, const char *func)
  57. {
  58. int err = 0;
  59. err = pci_read_config_dword(pdev, offset, val);
  60. if (err)
  61. amd64_warn("%s: error reading F%dx%03x.\n",
  62. func, PCI_FUNC(pdev->devfn), offset);
  63. return err;
  64. }
  65. int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
  66. u32 val, const char *func)
  67. {
  68. int err = 0;
  69. err = pci_write_config_dword(pdev, offset, val);
  70. if (err)
  71. amd64_warn("%s: error writing to F%dx%03x.\n",
  72. func, PCI_FUNC(pdev->devfn), offset);
  73. return err;
  74. }
  75. /*
  76. *
  77. * Depending on the family, F2 DCT reads need special handling:
  78. *
  79. * K8: has a single DCT only
  80. *
  81. * F10h: each DCT has its own set of regs
  82. * DCT0 -> F2x040..
  83. * DCT1 -> F2x140..
  84. *
  85. * F15h: we select which DCT we access using F1x10C[DctCfgSel]
  86. *
  87. * F16h: has only 1 DCT
  88. */
  89. static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
  90. const char *func)
  91. {
  92. if (addr >= 0x100)
  93. return -EINVAL;
  94. return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
  95. }
  96. static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
  97. const char *func)
  98. {
  99. return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
  100. }
  101. /*
  102. * Select DCT to which PCI cfg accesses are routed
  103. */
  104. static void f15h_select_dct(struct amd64_pvt *pvt, u8 dct)
  105. {
  106. u32 reg = 0;
  107. amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
  108. reg &= (pvt->model >= 0x30) ? ~3 : ~1;
  109. reg |= dct;
  110. amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
  111. }
  112. static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
  113. const char *func)
  114. {
  115. u8 dct = 0;
  116. /* For F15 M30h, the second dct is DCT 3, refer to BKDG Section 2.10 */
  117. if (addr >= 0x140 && addr <= 0x1a0) {
  118. dct = (pvt->model >= 0x30) ? 3 : 1;
  119. addr -= 0x100;
  120. }
  121. f15h_select_dct(pvt, dct);
  122. return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
  123. }
  124. /*
  125. * Memory scrubber control interface. For K8, memory scrubbing is handled by
  126. * hardware and can involve L2 cache, dcache as well as the main memory. With
  127. * F10, this is extended to L3 cache scrubbing on CPU models sporting that
  128. * functionality.
  129. *
  130. * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
  131. * (dram) over to cache lines. This is nasty, so we will use bandwidth in
  132. * bytes/sec for the setting.
  133. *
  134. * Currently, we only do dram scrubbing. If the scrubbing is done in software on
  135. * other archs, we might not have access to the caches directly.
  136. */
  137. /*
  138. * scan the scrub rate mapping table for a close or matching bandwidth value to
  139. * issue. If requested is too big, then use last maximum value found.
  140. */
  141. static int __set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
  142. {
  143. u32 scrubval;
  144. int i;
  145. /*
  146. * map the configured rate (new_bw) to a value specific to the AMD64
  147. * memory controller and apply to register. Search for the first
  148. * bandwidth entry that is greater or equal than the setting requested
  149. * and program that. If at last entry, turn off DRAM scrubbing.
  150. *
  151. * If no suitable bandwidth is found, turn off DRAM scrubbing entirely
  152. * by falling back to the last element in scrubrates[].
  153. */
  154. for (i = 0; i < ARRAY_SIZE(scrubrates) - 1; i++) {
  155. /*
  156. * skip scrub rates which aren't recommended
  157. * (see F10 BKDG, F3x58)
  158. */
  159. if (scrubrates[i].scrubval < min_rate)
  160. continue;
  161. if (scrubrates[i].bandwidth <= new_bw)
  162. break;
  163. }
  164. scrubval = scrubrates[i].scrubval;
  165. pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
  166. if (scrubval)
  167. return scrubrates[i].bandwidth;
  168. return 0;
  169. }
  170. static int set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
  171. {
  172. struct amd64_pvt *pvt = mci->pvt_info;
  173. u32 min_scrubrate = 0x5;
  174. if (pvt->fam == 0xf)
  175. min_scrubrate = 0x0;
  176. /* Erratum #505 */
  177. if (pvt->fam == 0x15 && pvt->model < 0x10)
  178. f15h_select_dct(pvt, 0);
  179. return __set_scrub_rate(pvt->F3, bw, min_scrubrate);
  180. }
  181. static int get_scrub_rate(struct mem_ctl_info *mci)
  182. {
  183. struct amd64_pvt *pvt = mci->pvt_info;
  184. u32 scrubval = 0;
  185. int i, retval = -EINVAL;
  186. /* Erratum #505 */
  187. if (pvt->fam == 0x15 && pvt->model < 0x10)
  188. f15h_select_dct(pvt, 0);
  189. amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
  190. scrubval = scrubval & 0x001F;
  191. for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
  192. if (scrubrates[i].scrubval == scrubval) {
  193. retval = scrubrates[i].bandwidth;
  194. break;
  195. }
  196. }
  197. return retval;
  198. }
  199. /*
  200. * returns true if the SysAddr given by sys_addr matches the
  201. * DRAM base/limit associated with node_id
  202. */
  203. static bool base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, u8 nid)
  204. {
  205. u64 addr;
  206. /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
  207. * all ones if the most significant implemented address bit is 1.
  208. * Here we discard bits 63-40. See section 3.4.2 of AMD publication
  209. * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
  210. * Application Programming.
  211. */
  212. addr = sys_addr & 0x000000ffffffffffull;
  213. return ((addr >= get_dram_base(pvt, nid)) &&
  214. (addr <= get_dram_limit(pvt, nid)));
  215. }
  216. /*
  217. * Attempt to map a SysAddr to a node. On success, return a pointer to the
  218. * mem_ctl_info structure for the node that the SysAddr maps to.
  219. *
  220. * On failure, return NULL.
  221. */
  222. static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
  223. u64 sys_addr)
  224. {
  225. struct amd64_pvt *pvt;
  226. u8 node_id;
  227. u32 intlv_en, bits;
  228. /*
  229. * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
  230. * 3.4.4.2) registers to map the SysAddr to a node ID.
  231. */
  232. pvt = mci->pvt_info;
  233. /*
  234. * The value of this field should be the same for all DRAM Base
  235. * registers. Therefore we arbitrarily choose to read it from the
  236. * register for node 0.
  237. */
  238. intlv_en = dram_intlv_en(pvt, 0);
  239. if (intlv_en == 0) {
  240. for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
  241. if (base_limit_match(pvt, sys_addr, node_id))
  242. goto found;
  243. }
  244. goto err_no_match;
  245. }
  246. if (unlikely((intlv_en != 0x01) &&
  247. (intlv_en != 0x03) &&
  248. (intlv_en != 0x07))) {
  249. amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
  250. return NULL;
  251. }
  252. bits = (((u32) sys_addr) >> 12) & intlv_en;
  253. for (node_id = 0; ; ) {
  254. if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
  255. break; /* intlv_sel field matches */
  256. if (++node_id >= DRAM_RANGES)
  257. goto err_no_match;
  258. }
  259. /* sanity test for sys_addr */
  260. if (unlikely(!base_limit_match(pvt, sys_addr, node_id))) {
  261. amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
  262. "range for node %d with node interleaving enabled.\n",
  263. __func__, sys_addr, node_id);
  264. return NULL;
  265. }
  266. found:
  267. return edac_mc_find((int)node_id);
  268. err_no_match:
  269. edac_dbg(2, "sys_addr 0x%lx doesn't match any node\n",
  270. (unsigned long)sys_addr);
  271. return NULL;
  272. }
  273. /*
  274. * compute the CS base address of the @csrow on the DRAM controller @dct.
  275. * For details see F2x[5C:40] in the processor's BKDG
  276. */
  277. static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
  278. u64 *base, u64 *mask)
  279. {
  280. u64 csbase, csmask, base_bits, mask_bits;
  281. u8 addr_shift;
  282. if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) {
  283. csbase = pvt->csels[dct].csbases[csrow];
  284. csmask = pvt->csels[dct].csmasks[csrow];
  285. base_bits = GENMASK_ULL(31, 21) | GENMASK_ULL(15, 9);
  286. mask_bits = GENMASK_ULL(29, 21) | GENMASK_ULL(15, 9);
  287. addr_shift = 4;
  288. /*
  289. * F16h and F15h, models 30h and later need two addr_shift values:
  290. * 8 for high and 6 for low (cf. F16h BKDG).
  291. */
  292. } else if (pvt->fam == 0x16 ||
  293. (pvt->fam == 0x15 && pvt->model >= 0x30)) {
  294. csbase = pvt->csels[dct].csbases[csrow];
  295. csmask = pvt->csels[dct].csmasks[csrow >> 1];
  296. *base = (csbase & GENMASK_ULL(15, 5)) << 6;
  297. *base |= (csbase & GENMASK_ULL(30, 19)) << 8;
  298. *mask = ~0ULL;
  299. /* poke holes for the csmask */
  300. *mask &= ~((GENMASK_ULL(15, 5) << 6) |
  301. (GENMASK_ULL(30, 19) << 8));
  302. *mask |= (csmask & GENMASK_ULL(15, 5)) << 6;
  303. *mask |= (csmask & GENMASK_ULL(30, 19)) << 8;
  304. return;
  305. } else {
  306. csbase = pvt->csels[dct].csbases[csrow];
  307. csmask = pvt->csels[dct].csmasks[csrow >> 1];
  308. addr_shift = 8;
  309. if (pvt->fam == 0x15)
  310. base_bits = mask_bits =
  311. GENMASK_ULL(30,19) | GENMASK_ULL(13,5);
  312. else
  313. base_bits = mask_bits =
  314. GENMASK_ULL(28,19) | GENMASK_ULL(13,5);
  315. }
  316. *base = (csbase & base_bits) << addr_shift;
  317. *mask = ~0ULL;
  318. /* poke holes for the csmask */
  319. *mask &= ~(mask_bits << addr_shift);
  320. /* OR them in */
  321. *mask |= (csmask & mask_bits) << addr_shift;
  322. }
  323. #define for_each_chip_select(i, dct, pvt) \
  324. for (i = 0; i < pvt->csels[dct].b_cnt; i++)
  325. #define chip_select_base(i, dct, pvt) \
  326. pvt->csels[dct].csbases[i]
  327. #define for_each_chip_select_mask(i, dct, pvt) \
  328. for (i = 0; i < pvt->csels[dct].m_cnt; i++)
  329. /*
  330. * @input_addr is an InputAddr associated with the node given by mci. Return the
  331. * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
  332. */
  333. static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
  334. {
  335. struct amd64_pvt *pvt;
  336. int csrow;
  337. u64 base, mask;
  338. pvt = mci->pvt_info;
  339. for_each_chip_select(csrow, 0, pvt) {
  340. if (!csrow_enabled(csrow, 0, pvt))
  341. continue;
  342. get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
  343. mask = ~mask;
  344. if ((input_addr & mask) == (base & mask)) {
  345. edac_dbg(2, "InputAddr 0x%lx matches csrow %d (node %d)\n",
  346. (unsigned long)input_addr, csrow,
  347. pvt->mc_node_id);
  348. return csrow;
  349. }
  350. }
  351. edac_dbg(2, "no matching csrow for InputAddr 0x%lx (MC node %d)\n",
  352. (unsigned long)input_addr, pvt->mc_node_id);
  353. return -1;
  354. }
  355. /*
  356. * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
  357. * for the node represented by mci. Info is passed back in *hole_base,
  358. * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
  359. * info is invalid. Info may be invalid for either of the following reasons:
  360. *
  361. * - The revision of the node is not E or greater. In this case, the DRAM Hole
  362. * Address Register does not exist.
  363. *
  364. * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
  365. * indicating that its contents are not valid.
  366. *
  367. * The values passed back in *hole_base, *hole_offset, and *hole_size are
  368. * complete 32-bit values despite the fact that the bitfields in the DHAR
  369. * only represent bits 31-24 of the base and offset values.
  370. */
  371. int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
  372. u64 *hole_offset, u64 *hole_size)
  373. {
  374. struct amd64_pvt *pvt = mci->pvt_info;
  375. /* only revE and later have the DRAM Hole Address Register */
  376. if (pvt->fam == 0xf && pvt->ext_model < K8_REV_E) {
  377. edac_dbg(1, " revision %d for node %d does not support DHAR\n",
  378. pvt->ext_model, pvt->mc_node_id);
  379. return 1;
  380. }
  381. /* valid for Fam10h and above */
  382. if (pvt->fam >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
  383. edac_dbg(1, " Dram Memory Hoisting is DISABLED on this system\n");
  384. return 1;
  385. }
  386. if (!dhar_valid(pvt)) {
  387. edac_dbg(1, " Dram Memory Hoisting is DISABLED on this node %d\n",
  388. pvt->mc_node_id);
  389. return 1;
  390. }
  391. /* This node has Memory Hoisting */
  392. /* +------------------+--------------------+--------------------+-----
  393. * | memory | DRAM hole | relocated |
  394. * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
  395. * | | | DRAM hole |
  396. * | | | [0x100000000, |
  397. * | | | (0x100000000+ |
  398. * | | | (0xffffffff-x))] |
  399. * +------------------+--------------------+--------------------+-----
  400. *
  401. * Above is a diagram of physical memory showing the DRAM hole and the
  402. * relocated addresses from the DRAM hole. As shown, the DRAM hole
  403. * starts at address x (the base address) and extends through address
  404. * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
  405. * addresses in the hole so that they start at 0x100000000.
  406. */
  407. *hole_base = dhar_base(pvt);
  408. *hole_size = (1ULL << 32) - *hole_base;
  409. *hole_offset = (pvt->fam > 0xf) ? f10_dhar_offset(pvt)
  410. : k8_dhar_offset(pvt);
  411. edac_dbg(1, " DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
  412. pvt->mc_node_id, (unsigned long)*hole_base,
  413. (unsigned long)*hole_offset, (unsigned long)*hole_size);
  414. return 0;
  415. }
  416. EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
  417. /*
  418. * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
  419. * assumed that sys_addr maps to the node given by mci.
  420. *
  421. * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
  422. * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
  423. * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
  424. * then it is also involved in translating a SysAddr to a DramAddr. Sections
  425. * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
  426. * These parts of the documentation are unclear. I interpret them as follows:
  427. *
  428. * When node n receives a SysAddr, it processes the SysAddr as follows:
  429. *
  430. * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
  431. * Limit registers for node n. If the SysAddr is not within the range
  432. * specified by the base and limit values, then node n ignores the Sysaddr
  433. * (since it does not map to node n). Otherwise continue to step 2 below.
  434. *
  435. * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
  436. * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
  437. * the range of relocated addresses (starting at 0x100000000) from the DRAM
  438. * hole. If not, skip to step 3 below. Else get the value of the
  439. * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
  440. * offset defined by this value from the SysAddr.
  441. *
  442. * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
  443. * Base register for node n. To obtain the DramAddr, subtract the base
  444. * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
  445. */
  446. static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
  447. {
  448. struct amd64_pvt *pvt = mci->pvt_info;
  449. u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
  450. int ret;
  451. dram_base = get_dram_base(pvt, pvt->mc_node_id);
  452. ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
  453. &hole_size);
  454. if (!ret) {
  455. if ((sys_addr >= (1ULL << 32)) &&
  456. (sys_addr < ((1ULL << 32) + hole_size))) {
  457. /* use DHAR to translate SysAddr to DramAddr */
  458. dram_addr = sys_addr - hole_offset;
  459. edac_dbg(2, "using DHAR to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
  460. (unsigned long)sys_addr,
  461. (unsigned long)dram_addr);
  462. return dram_addr;
  463. }
  464. }
  465. /*
  466. * Translate the SysAddr to a DramAddr as shown near the start of
  467. * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
  468. * only deals with 40-bit values. Therefore we discard bits 63-40 of
  469. * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
  470. * discard are all 1s. Otherwise the bits we discard are all 0s. See
  471. * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
  472. * Programmer's Manual Volume 1 Application Programming.
  473. */
  474. dram_addr = (sys_addr & GENMASK_ULL(39, 0)) - dram_base;
  475. edac_dbg(2, "using DRAM Base register to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
  476. (unsigned long)sys_addr, (unsigned long)dram_addr);
  477. return dram_addr;
  478. }
  479. /*
  480. * @intlv_en is the value of the IntlvEn field from a DRAM Base register
  481. * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
  482. * for node interleaving.
  483. */
  484. static int num_node_interleave_bits(unsigned intlv_en)
  485. {
  486. static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
  487. int n;
  488. BUG_ON(intlv_en > 7);
  489. n = intlv_shift_table[intlv_en];
  490. return n;
  491. }
  492. /* Translate the DramAddr given by @dram_addr to an InputAddr. */
  493. static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
  494. {
  495. struct amd64_pvt *pvt;
  496. int intlv_shift;
  497. u64 input_addr;
  498. pvt = mci->pvt_info;
  499. /*
  500. * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
  501. * concerning translating a DramAddr to an InputAddr.
  502. */
  503. intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
  504. input_addr = ((dram_addr >> intlv_shift) & GENMASK_ULL(35, 12)) +
  505. (dram_addr & 0xfff);
  506. edac_dbg(2, " Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
  507. intlv_shift, (unsigned long)dram_addr,
  508. (unsigned long)input_addr);
  509. return input_addr;
  510. }
  511. /*
  512. * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
  513. * assumed that @sys_addr maps to the node given by mci.
  514. */
  515. static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
  516. {
  517. u64 input_addr;
  518. input_addr =
  519. dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
  520. edac_dbg(2, "SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
  521. (unsigned long)sys_addr, (unsigned long)input_addr);
  522. return input_addr;
  523. }
  524. /* Map the Error address to a PAGE and PAGE OFFSET. */
  525. static inline void error_address_to_page_and_offset(u64 error_address,
  526. struct err_info *err)
  527. {
  528. err->page = (u32) (error_address >> PAGE_SHIFT);
  529. err->offset = ((u32) error_address) & ~PAGE_MASK;
  530. }
  531. /*
  532. * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
  533. * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
  534. * of a node that detected an ECC memory error. mci represents the node that
  535. * the error address maps to (possibly different from the node that detected
  536. * the error). Return the number of the csrow that sys_addr maps to, or -1 on
  537. * error.
  538. */
  539. static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
  540. {
  541. int csrow;
  542. csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
  543. if (csrow == -1)
  544. amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
  545. "address 0x%lx\n", (unsigned long)sys_addr);
  546. return csrow;
  547. }
  548. static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
  549. /*
  550. * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
  551. * are ECC capable.
  552. */
  553. static unsigned long determine_edac_cap(struct amd64_pvt *pvt)
  554. {
  555. u8 bit;
  556. unsigned long edac_cap = EDAC_FLAG_NONE;
  557. bit = (pvt->fam > 0xf || pvt->ext_model >= K8_REV_F)
  558. ? 19
  559. : 17;
  560. if (pvt->dclr0 & BIT(bit))
  561. edac_cap = EDAC_FLAG_SECDED;
  562. return edac_cap;
  563. }
  564. static void debug_display_dimm_sizes(struct amd64_pvt *, u8);
  565. static void debug_dump_dramcfg_low(struct amd64_pvt *pvt, u32 dclr, int chan)
  566. {
  567. edac_dbg(1, "F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
  568. edac_dbg(1, " DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
  569. (dclr & BIT(16)) ? "un" : "",
  570. (dclr & BIT(19)) ? "yes" : "no");
  571. edac_dbg(1, " PAR/ERR parity: %s\n",
  572. (dclr & BIT(8)) ? "enabled" : "disabled");
  573. if (pvt->fam == 0x10)
  574. edac_dbg(1, " DCT 128bit mode width: %s\n",
  575. (dclr & BIT(11)) ? "128b" : "64b");
  576. edac_dbg(1, " x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
  577. (dclr & BIT(12)) ? "yes" : "no",
  578. (dclr & BIT(13)) ? "yes" : "no",
  579. (dclr & BIT(14)) ? "yes" : "no",
  580. (dclr & BIT(15)) ? "yes" : "no");
  581. }
  582. /* Display and decode various NB registers for debug purposes. */
  583. static void dump_misc_regs(struct amd64_pvt *pvt)
  584. {
  585. edac_dbg(1, "F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
  586. edac_dbg(1, " NB two channel DRAM capable: %s\n",
  587. (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
  588. edac_dbg(1, " ECC capable: %s, ChipKill ECC capable: %s\n",
  589. (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
  590. (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
  591. debug_dump_dramcfg_low(pvt, pvt->dclr0, 0);
  592. edac_dbg(1, "F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
  593. edac_dbg(1, "F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, offset: 0x%08x\n",
  594. pvt->dhar, dhar_base(pvt),
  595. (pvt->fam == 0xf) ? k8_dhar_offset(pvt)
  596. : f10_dhar_offset(pvt));
  597. edac_dbg(1, " DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
  598. debug_display_dimm_sizes(pvt, 0);
  599. /* everything below this point is Fam10h and above */
  600. if (pvt->fam == 0xf)
  601. return;
  602. debug_display_dimm_sizes(pvt, 1);
  603. amd64_info("using %s syndromes.\n", ((pvt->ecc_sym_sz == 8) ? "x8" : "x4"));
  604. /* Only if NOT ganged does dclr1 have valid info */
  605. if (!dct_ganging_enabled(pvt))
  606. debug_dump_dramcfg_low(pvt, pvt->dclr1, 1);
  607. }
  608. /*
  609. * See BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
  610. */
  611. static void prep_chip_selects(struct amd64_pvt *pvt)
  612. {
  613. if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) {
  614. pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
  615. pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
  616. } else if (pvt->fam == 0x15 && pvt->model >= 0x30) {
  617. pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 4;
  618. pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 2;
  619. } else {
  620. pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
  621. pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
  622. }
  623. }
  624. /*
  625. * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
  626. */
  627. static void read_dct_base_mask(struct amd64_pvt *pvt)
  628. {
  629. int cs;
  630. prep_chip_selects(pvt);
  631. for_each_chip_select(cs, 0, pvt) {
  632. int reg0 = DCSB0 + (cs * 4);
  633. int reg1 = DCSB1 + (cs * 4);
  634. u32 *base0 = &pvt->csels[0].csbases[cs];
  635. u32 *base1 = &pvt->csels[1].csbases[cs];
  636. if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
  637. edac_dbg(0, " DCSB0[%d]=0x%08x reg: F2x%x\n",
  638. cs, *base0, reg0);
  639. if (pvt->fam == 0xf || dct_ganging_enabled(pvt))
  640. continue;
  641. if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
  642. edac_dbg(0, " DCSB1[%d]=0x%08x reg: F2x%x\n",
  643. cs, *base1, reg1);
  644. }
  645. for_each_chip_select_mask(cs, 0, pvt) {
  646. int reg0 = DCSM0 + (cs * 4);
  647. int reg1 = DCSM1 + (cs * 4);
  648. u32 *mask0 = &pvt->csels[0].csmasks[cs];
  649. u32 *mask1 = &pvt->csels[1].csmasks[cs];
  650. if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
  651. edac_dbg(0, " DCSM0[%d]=0x%08x reg: F2x%x\n",
  652. cs, *mask0, reg0);
  653. if (pvt->fam == 0xf || dct_ganging_enabled(pvt))
  654. continue;
  655. if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
  656. edac_dbg(0, " DCSM1[%d]=0x%08x reg: F2x%x\n",
  657. cs, *mask1, reg1);
  658. }
  659. }
  660. static enum mem_type determine_memory_type(struct amd64_pvt *pvt, int cs)
  661. {
  662. enum mem_type type;
  663. /* F15h supports only DDR3 */
  664. if (pvt->fam >= 0x15)
  665. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
  666. else if (pvt->fam == 0x10 || pvt->ext_model >= K8_REV_F) {
  667. if (pvt->dchr0 & DDR3_MODE)
  668. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
  669. else
  670. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
  671. } else {
  672. type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
  673. }
  674. amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
  675. return type;
  676. }
  677. /* Get the number of DCT channels the memory controller is using. */
  678. static int k8_early_channel_count(struct amd64_pvt *pvt)
  679. {
  680. int flag;
  681. if (pvt->ext_model >= K8_REV_F)
  682. /* RevF (NPT) and later */
  683. flag = pvt->dclr0 & WIDTH_128;
  684. else
  685. /* RevE and earlier */
  686. flag = pvt->dclr0 & REVE_WIDTH_128;
  687. /* not used */
  688. pvt->dclr1 = 0;
  689. return (flag) ? 2 : 1;
  690. }
  691. /* On F10h and later ErrAddr is MC4_ADDR[47:1] */
  692. static u64 get_error_address(struct amd64_pvt *pvt, struct mce *m)
  693. {
  694. u64 addr;
  695. u8 start_bit = 1;
  696. u8 end_bit = 47;
  697. if (pvt->fam == 0xf) {
  698. start_bit = 3;
  699. end_bit = 39;
  700. }
  701. addr = m->addr & GENMASK_ULL(end_bit, start_bit);
  702. /*
  703. * Erratum 637 workaround
  704. */
  705. if (pvt->fam == 0x15) {
  706. struct amd64_pvt *pvt;
  707. u64 cc6_base, tmp_addr;
  708. u32 tmp;
  709. u16 mce_nid;
  710. u8 intlv_en;
  711. if ((addr & GENMASK_ULL(47, 24)) >> 24 != 0x00fdf7)
  712. return addr;
  713. mce_nid = amd_get_nb_id(m->extcpu);
  714. pvt = mcis[mce_nid]->pvt_info;
  715. amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_LIM, &tmp);
  716. intlv_en = tmp >> 21 & 0x7;
  717. /* add [47:27] + 3 trailing bits */
  718. cc6_base = (tmp & GENMASK_ULL(20, 0)) << 3;
  719. /* reverse and add DramIntlvEn */
  720. cc6_base |= intlv_en ^ 0x7;
  721. /* pin at [47:24] */
  722. cc6_base <<= 24;
  723. if (!intlv_en)
  724. return cc6_base | (addr & GENMASK_ULL(23, 0));
  725. amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_BASE, &tmp);
  726. /* faster log2 */
  727. tmp_addr = (addr & GENMASK_ULL(23, 12)) << __fls(intlv_en + 1);
  728. /* OR DramIntlvSel into bits [14:12] */
  729. tmp_addr |= (tmp & GENMASK_ULL(23, 21)) >> 9;
  730. /* add remaining [11:0] bits from original MC4_ADDR */
  731. tmp_addr |= addr & GENMASK_ULL(11, 0);
  732. return cc6_base | tmp_addr;
  733. }
  734. return addr;
  735. }
  736. static struct pci_dev *pci_get_related_function(unsigned int vendor,
  737. unsigned int device,
  738. struct pci_dev *related)
  739. {
  740. struct pci_dev *dev = NULL;
  741. while ((dev = pci_get_device(vendor, device, dev))) {
  742. if (pci_domain_nr(dev->bus) == pci_domain_nr(related->bus) &&
  743. (dev->bus->number == related->bus->number) &&
  744. (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
  745. break;
  746. }
  747. return dev;
  748. }
  749. static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
  750. {
  751. struct amd_northbridge *nb;
  752. struct pci_dev *f1 = NULL;
  753. unsigned int pci_func;
  754. int off = range << 3;
  755. u32 llim;
  756. amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
  757. amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
  758. if (pvt->fam == 0xf)
  759. return;
  760. if (!dram_rw(pvt, range))
  761. return;
  762. amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
  763. amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
  764. /* F15h: factor in CC6 save area by reading dst node's limit reg */
  765. if (pvt->fam != 0x15)
  766. return;
  767. nb = node_to_amd_nb(dram_dst_node(pvt, range));
  768. if (WARN_ON(!nb))
  769. return;
  770. pci_func = (pvt->model == 0x30) ? PCI_DEVICE_ID_AMD_15H_M30H_NB_F1
  771. : PCI_DEVICE_ID_AMD_15H_NB_F1;
  772. f1 = pci_get_related_function(nb->misc->vendor, pci_func, nb->misc);
  773. if (WARN_ON(!f1))
  774. return;
  775. amd64_read_pci_cfg(f1, DRAM_LOCAL_NODE_LIM, &llim);
  776. pvt->ranges[range].lim.lo &= GENMASK_ULL(15, 0);
  777. /* {[39:27],111b} */
  778. pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16;
  779. pvt->ranges[range].lim.hi &= GENMASK_ULL(7, 0);
  780. /* [47:40] */
  781. pvt->ranges[range].lim.hi |= llim >> 13;
  782. pci_dev_put(f1);
  783. }
  784. static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
  785. struct err_info *err)
  786. {
  787. struct amd64_pvt *pvt = mci->pvt_info;
  788. error_address_to_page_and_offset(sys_addr, err);
  789. /*
  790. * Find out which node the error address belongs to. This may be
  791. * different from the node that detected the error.
  792. */
  793. err->src_mci = find_mc_by_sys_addr(mci, sys_addr);
  794. if (!err->src_mci) {
  795. amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
  796. (unsigned long)sys_addr);
  797. err->err_code = ERR_NODE;
  798. return;
  799. }
  800. /* Now map the sys_addr to a CSROW */
  801. err->csrow = sys_addr_to_csrow(err->src_mci, sys_addr);
  802. if (err->csrow < 0) {
  803. err->err_code = ERR_CSROW;
  804. return;
  805. }
  806. /* CHIPKILL enabled */
  807. if (pvt->nbcfg & NBCFG_CHIPKILL) {
  808. err->channel = get_channel_from_ecc_syndrome(mci, err->syndrome);
  809. if (err->channel < 0) {
  810. /*
  811. * Syndrome didn't map, so we don't know which of the
  812. * 2 DIMMs is in error. So we need to ID 'both' of them
  813. * as suspect.
  814. */
  815. amd64_mc_warn(err->src_mci, "unknown syndrome 0x%04x - "
  816. "possible error reporting race\n",
  817. err->syndrome);
  818. err->err_code = ERR_CHANNEL;
  819. return;
  820. }
  821. } else {
  822. /*
  823. * non-chipkill ecc mode
  824. *
  825. * The k8 documentation is unclear about how to determine the
  826. * channel number when using non-chipkill memory. This method
  827. * was obtained from email communication with someone at AMD.
  828. * (Wish the email was placed in this comment - norsk)
  829. */
  830. err->channel = ((sys_addr & BIT(3)) != 0);
  831. }
  832. }
  833. static int ddr2_cs_size(unsigned i, bool dct_width)
  834. {
  835. unsigned shift = 0;
  836. if (i <= 2)
  837. shift = i;
  838. else if (!(i & 0x1))
  839. shift = i >> 1;
  840. else
  841. shift = (i + 1) >> 1;
  842. return 128 << (shift + !!dct_width);
  843. }
  844. static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
  845. unsigned cs_mode)
  846. {
  847. u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
  848. if (pvt->ext_model >= K8_REV_F) {
  849. WARN_ON(cs_mode > 11);
  850. return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
  851. }
  852. else if (pvt->ext_model >= K8_REV_D) {
  853. unsigned diff;
  854. WARN_ON(cs_mode > 10);
  855. /*
  856. * the below calculation, besides trying to win an obfuscated C
  857. * contest, maps cs_mode values to DIMM chip select sizes. The
  858. * mappings are:
  859. *
  860. * cs_mode CS size (mb)
  861. * ======= ============
  862. * 0 32
  863. * 1 64
  864. * 2 128
  865. * 3 128
  866. * 4 256
  867. * 5 512
  868. * 6 256
  869. * 7 512
  870. * 8 1024
  871. * 9 1024
  872. * 10 2048
  873. *
  874. * Basically, it calculates a value with which to shift the
  875. * smallest CS size of 32MB.
  876. *
  877. * ddr[23]_cs_size have a similar purpose.
  878. */
  879. diff = cs_mode/3 + (unsigned)(cs_mode > 5);
  880. return 32 << (cs_mode - diff);
  881. }
  882. else {
  883. WARN_ON(cs_mode > 6);
  884. return 32 << cs_mode;
  885. }
  886. }
  887. /*
  888. * Get the number of DCT channels in use.
  889. *
  890. * Return:
  891. * number of Memory Channels in operation
  892. * Pass back:
  893. * contents of the DCL0_LOW register
  894. */
  895. static int f1x_early_channel_count(struct amd64_pvt *pvt)
  896. {
  897. int i, j, channels = 0;
  898. /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
  899. if (pvt->fam == 0x10 && (pvt->dclr0 & WIDTH_128))
  900. return 2;
  901. /*
  902. * Need to check if in unganged mode: In such, there are 2 channels,
  903. * but they are not in 128 bit mode and thus the above 'dclr0' status
  904. * bit will be OFF.
  905. *
  906. * Need to check DCT0[0] and DCT1[0] to see if only one of them has
  907. * their CSEnable bit on. If so, then SINGLE DIMM case.
  908. */
  909. edac_dbg(0, "Data width is not 128 bits - need more decoding\n");
  910. /*
  911. * Check DRAM Bank Address Mapping values for each DIMM to see if there
  912. * is more than just one DIMM present in unganged mode. Need to check
  913. * both controllers since DIMMs can be placed in either one.
  914. */
  915. for (i = 0; i < 2; i++) {
  916. u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
  917. for (j = 0; j < 4; j++) {
  918. if (DBAM_DIMM(j, dbam) > 0) {
  919. channels++;
  920. break;
  921. }
  922. }
  923. }
  924. if (channels > 2)
  925. channels = 2;
  926. amd64_info("MCT channel count: %d\n", channels);
  927. return channels;
  928. }
  929. static int ddr3_cs_size(unsigned i, bool dct_width)
  930. {
  931. unsigned shift = 0;
  932. int cs_size = 0;
  933. if (i == 0 || i == 3 || i == 4)
  934. cs_size = -1;
  935. else if (i <= 2)
  936. shift = i;
  937. else if (i == 12)
  938. shift = 7;
  939. else if (!(i & 0x1))
  940. shift = i >> 1;
  941. else
  942. shift = (i + 1) >> 1;
  943. if (cs_size != -1)
  944. cs_size = (128 * (1 << !!dct_width)) << shift;
  945. return cs_size;
  946. }
  947. static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
  948. unsigned cs_mode)
  949. {
  950. u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
  951. WARN_ON(cs_mode > 11);
  952. if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
  953. return ddr3_cs_size(cs_mode, dclr & WIDTH_128);
  954. else
  955. return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
  956. }
  957. /*
  958. * F15h supports only 64bit DCT interfaces
  959. */
  960. static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
  961. unsigned cs_mode)
  962. {
  963. WARN_ON(cs_mode > 12);
  964. return ddr3_cs_size(cs_mode, false);
  965. }
  966. /*
  967. * F16h and F15h model 30h have only limited cs_modes.
  968. */
  969. static int f16_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
  970. unsigned cs_mode)
  971. {
  972. WARN_ON(cs_mode > 12);
  973. if (cs_mode == 6 || cs_mode == 8 ||
  974. cs_mode == 9 || cs_mode == 12)
  975. return -1;
  976. else
  977. return ddr3_cs_size(cs_mode, false);
  978. }
  979. static void read_dram_ctl_register(struct amd64_pvt *pvt)
  980. {
  981. if (pvt->fam == 0xf)
  982. return;
  983. if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
  984. edac_dbg(0, "F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
  985. pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
  986. edac_dbg(0, " DCTs operate in %s mode\n",
  987. (dct_ganging_enabled(pvt) ? "ganged" : "unganged"));
  988. if (!dct_ganging_enabled(pvt))
  989. edac_dbg(0, " Address range split per DCT: %s\n",
  990. (dct_high_range_enabled(pvt) ? "yes" : "no"));
  991. edac_dbg(0, " data interleave for ECC: %s, DRAM cleared since last warm reset: %s\n",
  992. (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
  993. (dct_memory_cleared(pvt) ? "yes" : "no"));
  994. edac_dbg(0, " channel interleave: %s, "
  995. "interleave bits selector: 0x%x\n",
  996. (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
  997. dct_sel_interleave_addr(pvt));
  998. }
  999. amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
  1000. }
  1001. /*
  1002. * Determine channel (DCT) based on the interleaving mode (see F15h M30h BKDG,
  1003. * 2.10.12 Memory Interleaving Modes).
  1004. */
  1005. static u8 f15_m30h_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
  1006. u8 intlv_en, int num_dcts_intlv,
  1007. u32 dct_sel)
  1008. {
  1009. u8 channel = 0;
  1010. u8 select;
  1011. if (!(intlv_en))
  1012. return (u8)(dct_sel);
  1013. if (num_dcts_intlv == 2) {
  1014. select = (sys_addr >> 8) & 0x3;
  1015. channel = select ? 0x3 : 0;
  1016. } else if (num_dcts_intlv == 4) {
  1017. u8 intlv_addr = dct_sel_interleave_addr(pvt);
  1018. switch (intlv_addr) {
  1019. case 0x4:
  1020. channel = (sys_addr >> 8) & 0x3;
  1021. break;
  1022. case 0x5:
  1023. channel = (sys_addr >> 9) & 0x3;
  1024. break;
  1025. }
  1026. }
  1027. return channel;
  1028. }
  1029. /*
  1030. * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
  1031. * Interleaving Modes.
  1032. */
  1033. static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
  1034. bool hi_range_sel, u8 intlv_en)
  1035. {
  1036. u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
  1037. if (dct_ganging_enabled(pvt))
  1038. return 0;
  1039. if (hi_range_sel)
  1040. return dct_sel_high;
  1041. /*
  1042. * see F2x110[DctSelIntLvAddr] - channel interleave mode
  1043. */
  1044. if (dct_interleave_enabled(pvt)) {
  1045. u8 intlv_addr = dct_sel_interleave_addr(pvt);
  1046. /* return DCT select function: 0=DCT0, 1=DCT1 */
  1047. if (!intlv_addr)
  1048. return sys_addr >> 6 & 1;
  1049. if (intlv_addr & 0x2) {
  1050. u8 shift = intlv_addr & 0x1 ? 9 : 6;
  1051. u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
  1052. return ((sys_addr >> shift) & 1) ^ temp;
  1053. }
  1054. return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
  1055. }
  1056. if (dct_high_range_enabled(pvt))
  1057. return ~dct_sel_high & 1;
  1058. return 0;
  1059. }
  1060. /* Convert the sys_addr to the normalized DCT address */
  1061. static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, u8 range,
  1062. u64 sys_addr, bool hi_rng,
  1063. u32 dct_sel_base_addr)
  1064. {
  1065. u64 chan_off;
  1066. u64 dram_base = get_dram_base(pvt, range);
  1067. u64 hole_off = f10_dhar_offset(pvt);
  1068. u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
  1069. if (hi_rng) {
  1070. /*
  1071. * if
  1072. * base address of high range is below 4Gb
  1073. * (bits [47:27] at [31:11])
  1074. * DRAM address space on this DCT is hoisted above 4Gb &&
  1075. * sys_addr > 4Gb
  1076. *
  1077. * remove hole offset from sys_addr
  1078. * else
  1079. * remove high range offset from sys_addr
  1080. */
  1081. if ((!(dct_sel_base_addr >> 16) ||
  1082. dct_sel_base_addr < dhar_base(pvt)) &&
  1083. dhar_valid(pvt) &&
  1084. (sys_addr >= BIT_64(32)))
  1085. chan_off = hole_off;
  1086. else
  1087. chan_off = dct_sel_base_off;
  1088. } else {
  1089. /*
  1090. * if
  1091. * we have a valid hole &&
  1092. * sys_addr > 4Gb
  1093. *
  1094. * remove hole
  1095. * else
  1096. * remove dram base to normalize to DCT address
  1097. */
  1098. if (dhar_valid(pvt) && (sys_addr >= BIT_64(32)))
  1099. chan_off = hole_off;
  1100. else
  1101. chan_off = dram_base;
  1102. }
  1103. return (sys_addr & GENMASK_ULL(47,6)) - (chan_off & GENMASK_ULL(47,23));
  1104. }
  1105. /*
  1106. * checks if the csrow passed in is marked as SPARED, if so returns the new
  1107. * spare row
  1108. */
  1109. static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
  1110. {
  1111. int tmp_cs;
  1112. if (online_spare_swap_done(pvt, dct) &&
  1113. csrow == online_spare_bad_dramcs(pvt, dct)) {
  1114. for_each_chip_select(tmp_cs, dct, pvt) {
  1115. if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
  1116. csrow = tmp_cs;
  1117. break;
  1118. }
  1119. }
  1120. }
  1121. return csrow;
  1122. }
  1123. /*
  1124. * Iterate over the DRAM DCT "base" and "mask" registers looking for a
  1125. * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
  1126. *
  1127. * Return:
  1128. * -EINVAL: NOT FOUND
  1129. * 0..csrow = Chip-Select Row
  1130. */
  1131. static int f1x_lookup_addr_in_dct(u64 in_addr, u8 nid, u8 dct)
  1132. {
  1133. struct mem_ctl_info *mci;
  1134. struct amd64_pvt *pvt;
  1135. u64 cs_base, cs_mask;
  1136. int cs_found = -EINVAL;
  1137. int csrow;
  1138. mci = mcis[nid];
  1139. if (!mci)
  1140. return cs_found;
  1141. pvt = mci->pvt_info;
  1142. edac_dbg(1, "input addr: 0x%llx, DCT: %d\n", in_addr, dct);
  1143. for_each_chip_select(csrow, dct, pvt) {
  1144. if (!csrow_enabled(csrow, dct, pvt))
  1145. continue;
  1146. get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
  1147. edac_dbg(1, " CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
  1148. csrow, cs_base, cs_mask);
  1149. cs_mask = ~cs_mask;
  1150. edac_dbg(1, " (InputAddr & ~CSMask)=0x%llx (CSBase & ~CSMask)=0x%llx\n",
  1151. (in_addr & cs_mask), (cs_base & cs_mask));
  1152. if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
  1153. if (pvt->fam == 0x15 && pvt->model >= 0x30) {
  1154. cs_found = csrow;
  1155. break;
  1156. }
  1157. cs_found = f10_process_possible_spare(pvt, dct, csrow);
  1158. edac_dbg(1, " MATCH csrow=%d\n", cs_found);
  1159. break;
  1160. }
  1161. }
  1162. return cs_found;
  1163. }
  1164. /*
  1165. * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
  1166. * swapped with a region located at the bottom of memory so that the GPU can use
  1167. * the interleaved region and thus two channels.
  1168. */
  1169. static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
  1170. {
  1171. u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
  1172. if (pvt->fam == 0x10) {
  1173. /* only revC3 and revE have that feature */
  1174. if (pvt->model < 4 || (pvt->model < 0xa && pvt->stepping < 3))
  1175. return sys_addr;
  1176. }
  1177. amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
  1178. if (!(swap_reg & 0x1))
  1179. return sys_addr;
  1180. swap_base = (swap_reg >> 3) & 0x7f;
  1181. swap_limit = (swap_reg >> 11) & 0x7f;
  1182. rgn_size = (swap_reg >> 20) & 0x7f;
  1183. tmp_addr = sys_addr >> 27;
  1184. if (!(sys_addr >> 34) &&
  1185. (((tmp_addr >= swap_base) &&
  1186. (tmp_addr <= swap_limit)) ||
  1187. (tmp_addr < rgn_size)))
  1188. return sys_addr ^ (u64)swap_base << 27;
  1189. return sys_addr;
  1190. }
  1191. /* For a given @dram_range, check if @sys_addr falls within it. */
  1192. static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
  1193. u64 sys_addr, int *chan_sel)
  1194. {
  1195. int cs_found = -EINVAL;
  1196. u64 chan_addr;
  1197. u32 dct_sel_base;
  1198. u8 channel;
  1199. bool high_range = false;
  1200. u8 node_id = dram_dst_node(pvt, range);
  1201. u8 intlv_en = dram_intlv_en(pvt, range);
  1202. u32 intlv_sel = dram_intlv_sel(pvt, range);
  1203. edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
  1204. range, sys_addr, get_dram_limit(pvt, range));
  1205. if (dhar_valid(pvt) &&
  1206. dhar_base(pvt) <= sys_addr &&
  1207. sys_addr < BIT_64(32)) {
  1208. amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
  1209. sys_addr);
  1210. return -EINVAL;
  1211. }
  1212. if (intlv_en && (intlv_sel != ((sys_addr >> 12) & intlv_en)))
  1213. return -EINVAL;
  1214. sys_addr = f1x_swap_interleaved_region(pvt, sys_addr);
  1215. dct_sel_base = dct_sel_baseaddr(pvt);
  1216. /*
  1217. * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
  1218. * select between DCT0 and DCT1.
  1219. */
  1220. if (dct_high_range_enabled(pvt) &&
  1221. !dct_ganging_enabled(pvt) &&
  1222. ((sys_addr >> 27) >= (dct_sel_base >> 11)))
  1223. high_range = true;
  1224. channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en);
  1225. chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr,
  1226. high_range, dct_sel_base);
  1227. /* Remove node interleaving, see F1x120 */
  1228. if (intlv_en)
  1229. chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
  1230. (chan_addr & 0xfff);
  1231. /* remove channel interleave */
  1232. if (dct_interleave_enabled(pvt) &&
  1233. !dct_high_range_enabled(pvt) &&
  1234. !dct_ganging_enabled(pvt)) {
  1235. if (dct_sel_interleave_addr(pvt) != 1) {
  1236. if (dct_sel_interleave_addr(pvt) == 0x3)
  1237. /* hash 9 */
  1238. chan_addr = ((chan_addr >> 10) << 9) |
  1239. (chan_addr & 0x1ff);
  1240. else
  1241. /* A[6] or hash 6 */
  1242. chan_addr = ((chan_addr >> 7) << 6) |
  1243. (chan_addr & 0x3f);
  1244. } else
  1245. /* A[12] */
  1246. chan_addr = ((chan_addr >> 13) << 12) |
  1247. (chan_addr & 0xfff);
  1248. }
  1249. edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
  1250. cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, channel);
  1251. if (cs_found >= 0)
  1252. *chan_sel = channel;
  1253. return cs_found;
  1254. }
  1255. static int f15_m30h_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
  1256. u64 sys_addr, int *chan_sel)
  1257. {
  1258. int cs_found = -EINVAL;
  1259. int num_dcts_intlv = 0;
  1260. u64 chan_addr, chan_offset;
  1261. u64 dct_base, dct_limit;
  1262. u32 dct_cont_base_reg, dct_cont_limit_reg, tmp;
  1263. u8 channel, alias_channel, leg_mmio_hole, dct_sel, dct_offset_en;
  1264. u64 dhar_offset = f10_dhar_offset(pvt);
  1265. u8 intlv_addr = dct_sel_interleave_addr(pvt);
  1266. u8 node_id = dram_dst_node(pvt, range);
  1267. u8 intlv_en = dram_intlv_en(pvt, range);
  1268. amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &dct_cont_base_reg);
  1269. amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &dct_cont_limit_reg);
  1270. dct_offset_en = (u8) ((dct_cont_base_reg >> 3) & BIT(0));
  1271. dct_sel = (u8) ((dct_cont_base_reg >> 4) & 0x7);
  1272. edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
  1273. range, sys_addr, get_dram_limit(pvt, range));
  1274. if (!(get_dram_base(pvt, range) <= sys_addr) &&
  1275. !(get_dram_limit(pvt, range) >= sys_addr))
  1276. return -EINVAL;
  1277. if (dhar_valid(pvt) &&
  1278. dhar_base(pvt) <= sys_addr &&
  1279. sys_addr < BIT_64(32)) {
  1280. amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
  1281. sys_addr);
  1282. return -EINVAL;
  1283. }
  1284. /* Verify sys_addr is within DCT Range. */
  1285. dct_base = (u64) dct_sel_baseaddr(pvt);
  1286. dct_limit = (dct_cont_limit_reg >> 11) & 0x1FFF;
  1287. if (!(dct_cont_base_reg & BIT(0)) &&
  1288. !(dct_base <= (sys_addr >> 27) &&
  1289. dct_limit >= (sys_addr >> 27)))
  1290. return -EINVAL;
  1291. /* Verify number of dct's that participate in channel interleaving. */
  1292. num_dcts_intlv = (int) hweight8(intlv_en);
  1293. if (!(num_dcts_intlv % 2 == 0) || (num_dcts_intlv > 4))
  1294. return -EINVAL;
  1295. channel = f15_m30h_determine_channel(pvt, sys_addr, intlv_en,
  1296. num_dcts_intlv, dct_sel);
  1297. /* Verify we stay within the MAX number of channels allowed */
  1298. if (channel > 3)
  1299. return -EINVAL;
  1300. leg_mmio_hole = (u8) (dct_cont_base_reg >> 1 & BIT(0));
  1301. /* Get normalized DCT addr */
  1302. if (leg_mmio_hole && (sys_addr >= BIT_64(32)))
  1303. chan_offset = dhar_offset;
  1304. else
  1305. chan_offset = dct_base << 27;
  1306. chan_addr = sys_addr - chan_offset;
  1307. /* remove channel interleave */
  1308. if (num_dcts_intlv == 2) {
  1309. if (intlv_addr == 0x4)
  1310. chan_addr = ((chan_addr >> 9) << 8) |
  1311. (chan_addr & 0xff);
  1312. else if (intlv_addr == 0x5)
  1313. chan_addr = ((chan_addr >> 10) << 9) |
  1314. (chan_addr & 0x1ff);
  1315. else
  1316. return -EINVAL;
  1317. } else if (num_dcts_intlv == 4) {
  1318. if (intlv_addr == 0x4)
  1319. chan_addr = ((chan_addr >> 10) << 8) |
  1320. (chan_addr & 0xff);
  1321. else if (intlv_addr == 0x5)
  1322. chan_addr = ((chan_addr >> 11) << 9) |
  1323. (chan_addr & 0x1ff);
  1324. else
  1325. return -EINVAL;
  1326. }
  1327. if (dct_offset_en) {
  1328. amd64_read_pci_cfg(pvt->F1,
  1329. DRAM_CONT_HIGH_OFF + (int) channel * 4,
  1330. &tmp);
  1331. chan_addr += (u64) ((tmp >> 11) & 0xfff) << 27;
  1332. }
  1333. f15h_select_dct(pvt, channel);
  1334. edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
  1335. /*
  1336. * Find Chip select:
  1337. * if channel = 3, then alias it to 1. This is because, in F15 M30h,
  1338. * there is support for 4 DCT's, but only 2 are currently functional.
  1339. * They are DCT0 and DCT3. But we have read all registers of DCT3 into
  1340. * pvt->csels[1]. So we need to use '1' here to get correct info.
  1341. * Refer F15 M30h BKDG Section 2.10 and 2.10.3 for clarifications.
  1342. */
  1343. alias_channel = (channel == 3) ? 1 : channel;
  1344. cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, alias_channel);
  1345. if (cs_found >= 0)
  1346. *chan_sel = alias_channel;
  1347. return cs_found;
  1348. }
  1349. static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt,
  1350. u64 sys_addr,
  1351. int *chan_sel)
  1352. {
  1353. int cs_found = -EINVAL;
  1354. unsigned range;
  1355. for (range = 0; range < DRAM_RANGES; range++) {
  1356. if (!dram_rw(pvt, range))
  1357. continue;
  1358. if (pvt->fam == 0x15 && pvt->model >= 0x30)
  1359. cs_found = f15_m30h_match_to_this_node(pvt, range,
  1360. sys_addr,
  1361. chan_sel);
  1362. else if ((get_dram_base(pvt, range) <= sys_addr) &&
  1363. (get_dram_limit(pvt, range) >= sys_addr)) {
  1364. cs_found = f1x_match_to_this_node(pvt, range,
  1365. sys_addr, chan_sel);
  1366. if (cs_found >= 0)
  1367. break;
  1368. }
  1369. }
  1370. return cs_found;
  1371. }
  1372. /*
  1373. * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
  1374. * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
  1375. *
  1376. * The @sys_addr is usually an error address received from the hardware
  1377. * (MCX_ADDR).
  1378. */
  1379. static void f1x_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
  1380. struct err_info *err)
  1381. {
  1382. struct amd64_pvt *pvt = mci->pvt_info;
  1383. error_address_to_page_and_offset(sys_addr, err);
  1384. err->csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &err->channel);
  1385. if (err->csrow < 0) {
  1386. err->err_code = ERR_CSROW;
  1387. return;
  1388. }
  1389. /*
  1390. * We need the syndromes for channel detection only when we're
  1391. * ganged. Otherwise @chan should already contain the channel at
  1392. * this point.
  1393. */
  1394. if (dct_ganging_enabled(pvt))
  1395. err->channel = get_channel_from_ecc_syndrome(mci, err->syndrome);
  1396. }
  1397. /*
  1398. * debug routine to display the memory sizes of all logical DIMMs and its
  1399. * CSROWs
  1400. */
  1401. static void debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl)
  1402. {
  1403. int dimm, size0, size1;
  1404. u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
  1405. u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
  1406. if (pvt->fam == 0xf) {
  1407. /* K8 families < revF not supported yet */
  1408. if (pvt->ext_model < K8_REV_F)
  1409. return;
  1410. else
  1411. WARN_ON(ctrl != 0);
  1412. }
  1413. dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
  1414. dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
  1415. : pvt->csels[0].csbases;
  1416. edac_dbg(1, "F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n",
  1417. ctrl, dbam);
  1418. edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
  1419. /* Dump memory sizes for DIMM and its CSROWs */
  1420. for (dimm = 0; dimm < 4; dimm++) {
  1421. size0 = 0;
  1422. if (dcsb[dimm*2] & DCSB_CS_ENABLE)
  1423. size0 = pvt->ops->dbam_to_cs(pvt, ctrl,
  1424. DBAM_DIMM(dimm, dbam));
  1425. size1 = 0;
  1426. if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
  1427. size1 = pvt->ops->dbam_to_cs(pvt, ctrl,
  1428. DBAM_DIMM(dimm, dbam));
  1429. amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
  1430. dimm * 2, size0,
  1431. dimm * 2 + 1, size1);
  1432. }
  1433. }
  1434. static struct amd64_family_type family_types[] = {
  1435. [K8_CPUS] = {
  1436. .ctl_name = "K8",
  1437. .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
  1438. .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
  1439. .ops = {
  1440. .early_channel_count = k8_early_channel_count,
  1441. .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
  1442. .dbam_to_cs = k8_dbam_to_chip_select,
  1443. .read_dct_pci_cfg = k8_read_dct_pci_cfg,
  1444. }
  1445. },
  1446. [F10_CPUS] = {
  1447. .ctl_name = "F10h",
  1448. .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
  1449. .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
  1450. .ops = {
  1451. .early_channel_count = f1x_early_channel_count,
  1452. .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
  1453. .dbam_to_cs = f10_dbam_to_chip_select,
  1454. .read_dct_pci_cfg = f10_read_dct_pci_cfg,
  1455. }
  1456. },
  1457. [F15_CPUS] = {
  1458. .ctl_name = "F15h",
  1459. .f1_id = PCI_DEVICE_ID_AMD_15H_NB_F1,
  1460. .f3_id = PCI_DEVICE_ID_AMD_15H_NB_F3,
  1461. .ops = {
  1462. .early_channel_count = f1x_early_channel_count,
  1463. .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
  1464. .dbam_to_cs = f15_dbam_to_chip_select,
  1465. .read_dct_pci_cfg = f15_read_dct_pci_cfg,
  1466. }
  1467. },
  1468. [F15_M30H_CPUS] = {
  1469. .ctl_name = "F15h_M30h",
  1470. .f1_id = PCI_DEVICE_ID_AMD_15H_M30H_NB_F1,
  1471. .f3_id = PCI_DEVICE_ID_AMD_15H_M30H_NB_F3,
  1472. .ops = {
  1473. .early_channel_count = f1x_early_channel_count,
  1474. .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
  1475. .dbam_to_cs = f16_dbam_to_chip_select,
  1476. .read_dct_pci_cfg = f15_read_dct_pci_cfg,
  1477. }
  1478. },
  1479. [F16_CPUS] = {
  1480. .ctl_name = "F16h",
  1481. .f1_id = PCI_DEVICE_ID_AMD_16H_NB_F1,
  1482. .f3_id = PCI_DEVICE_ID_AMD_16H_NB_F3,
  1483. .ops = {
  1484. .early_channel_count = f1x_early_channel_count,
  1485. .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
  1486. .dbam_to_cs = f16_dbam_to_chip_select,
  1487. .read_dct_pci_cfg = f10_read_dct_pci_cfg,
  1488. }
  1489. },
  1490. [F16_M30H_CPUS] = {
  1491. .ctl_name = "F16h_M30h",
  1492. .f1_id = PCI_DEVICE_ID_AMD_16H_M30H_NB_F1,
  1493. .f3_id = PCI_DEVICE_ID_AMD_16H_M30H_NB_F3,
  1494. .ops = {
  1495. .early_channel_count = f1x_early_channel_count,
  1496. .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
  1497. .dbam_to_cs = f16_dbam_to_chip_select,
  1498. .read_dct_pci_cfg = f10_read_dct_pci_cfg,
  1499. }
  1500. },
  1501. };
  1502. /*
  1503. * These are tables of eigenvectors (one per line) which can be used for the
  1504. * construction of the syndrome tables. The modified syndrome search algorithm
  1505. * uses those to find the symbol in error and thus the DIMM.
  1506. *
  1507. * Algorithm courtesy of Ross LaFetra from AMD.
  1508. */
  1509. static const u16 x4_vectors[] = {
  1510. 0x2f57, 0x1afe, 0x66cc, 0xdd88,
  1511. 0x11eb, 0x3396, 0x7f4c, 0xeac8,
  1512. 0x0001, 0x0002, 0x0004, 0x0008,
  1513. 0x1013, 0x3032, 0x4044, 0x8088,
  1514. 0x106b, 0x30d6, 0x70fc, 0xe0a8,
  1515. 0x4857, 0xc4fe, 0x13cc, 0x3288,
  1516. 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
  1517. 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
  1518. 0x15c1, 0x2a42, 0x89ac, 0x4758,
  1519. 0x2b03, 0x1602, 0x4f0c, 0xca08,
  1520. 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
  1521. 0x8ba7, 0x465e, 0x244c, 0x1cc8,
  1522. 0x2b87, 0x164e, 0x642c, 0xdc18,
  1523. 0x40b9, 0x80de, 0x1094, 0x20e8,
  1524. 0x27db, 0x1eb6, 0x9dac, 0x7b58,
  1525. 0x11c1, 0x2242, 0x84ac, 0x4c58,
  1526. 0x1be5, 0x2d7a, 0x5e34, 0xa718,
  1527. 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
  1528. 0x4c97, 0xc87e, 0x11fc, 0x33a8,
  1529. 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
  1530. 0x16b3, 0x3d62, 0x4f34, 0x8518,
  1531. 0x1e2f, 0x391a, 0x5cac, 0xf858,
  1532. 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
  1533. 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
  1534. 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
  1535. 0x4397, 0xc27e, 0x17fc, 0x3ea8,
  1536. 0x1617, 0x3d3e, 0x6464, 0xb8b8,
  1537. 0x23ff, 0x12aa, 0xab6c, 0x56d8,
  1538. 0x2dfb, 0x1ba6, 0x913c, 0x7328,
  1539. 0x185d, 0x2ca6, 0x7914, 0x9e28,
  1540. 0x171b, 0x3e36, 0x7d7c, 0xebe8,
  1541. 0x4199, 0x82ee, 0x19f4, 0x2e58,
  1542. 0x4807, 0xc40e, 0x130c, 0x3208,
  1543. 0x1905, 0x2e0a, 0x5804, 0xac08,
  1544. 0x213f, 0x132a, 0xadfc, 0x5ba8,
  1545. 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
  1546. };
  1547. static const u16 x8_vectors[] = {
  1548. 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
  1549. 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
  1550. 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
  1551. 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
  1552. 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
  1553. 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
  1554. 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
  1555. 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
  1556. 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
  1557. 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
  1558. 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
  1559. 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
  1560. 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
  1561. 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
  1562. 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
  1563. 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
  1564. 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
  1565. 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
  1566. 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
  1567. };
  1568. static int decode_syndrome(u16 syndrome, const u16 *vectors, unsigned num_vecs,
  1569. unsigned v_dim)
  1570. {
  1571. unsigned int i, err_sym;
  1572. for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
  1573. u16 s = syndrome;
  1574. unsigned v_idx = err_sym * v_dim;
  1575. unsigned v_end = (err_sym + 1) * v_dim;
  1576. /* walk over all 16 bits of the syndrome */
  1577. for (i = 1; i < (1U << 16); i <<= 1) {
  1578. /* if bit is set in that eigenvector... */
  1579. if (v_idx < v_end && vectors[v_idx] & i) {
  1580. u16 ev_comp = vectors[v_idx++];
  1581. /* ... and bit set in the modified syndrome, */
  1582. if (s & i) {
  1583. /* remove it. */
  1584. s ^= ev_comp;
  1585. if (!s)
  1586. return err_sym;
  1587. }
  1588. } else if (s & i)
  1589. /* can't get to zero, move to next symbol */
  1590. break;
  1591. }
  1592. }
  1593. edac_dbg(0, "syndrome(%x) not found\n", syndrome);
  1594. return -1;
  1595. }
  1596. static int map_err_sym_to_channel(int err_sym, int sym_size)
  1597. {
  1598. if (sym_size == 4)
  1599. switch (err_sym) {
  1600. case 0x20:
  1601. case 0x21:
  1602. return 0;
  1603. break;
  1604. case 0x22:
  1605. case 0x23:
  1606. return 1;
  1607. break;
  1608. default:
  1609. return err_sym >> 4;
  1610. break;
  1611. }
  1612. /* x8 symbols */
  1613. else
  1614. switch (err_sym) {
  1615. /* imaginary bits not in a DIMM */
  1616. case 0x10:
  1617. WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
  1618. err_sym);
  1619. return -1;
  1620. break;
  1621. case 0x11:
  1622. return 0;
  1623. break;
  1624. case 0x12:
  1625. return 1;
  1626. break;
  1627. default:
  1628. return err_sym >> 3;
  1629. break;
  1630. }
  1631. return -1;
  1632. }
  1633. static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
  1634. {
  1635. struct amd64_pvt *pvt = mci->pvt_info;
  1636. int err_sym = -1;
  1637. if (pvt->ecc_sym_sz == 8)
  1638. err_sym = decode_syndrome(syndrome, x8_vectors,
  1639. ARRAY_SIZE(x8_vectors),
  1640. pvt->ecc_sym_sz);
  1641. else if (pvt->ecc_sym_sz == 4)
  1642. err_sym = decode_syndrome(syndrome, x4_vectors,
  1643. ARRAY_SIZE(x4_vectors),
  1644. pvt->ecc_sym_sz);
  1645. else {
  1646. amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz);
  1647. return err_sym;
  1648. }
  1649. return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz);
  1650. }
  1651. static void __log_bus_error(struct mem_ctl_info *mci, struct err_info *err,
  1652. u8 ecc_type)
  1653. {
  1654. enum hw_event_mc_err_type err_type;
  1655. const char *string;
  1656. if (ecc_type == 2)
  1657. err_type = HW_EVENT_ERR_CORRECTED;
  1658. else if (ecc_type == 1)
  1659. err_type = HW_EVENT_ERR_UNCORRECTED;
  1660. else {
  1661. WARN(1, "Something is rotten in the state of Denmark.\n");
  1662. return;
  1663. }
  1664. switch (err->err_code) {
  1665. case DECODE_OK:
  1666. string = "";
  1667. break;
  1668. case ERR_NODE:
  1669. string = "Failed to map error addr to a node";
  1670. break;
  1671. case ERR_CSROW:
  1672. string = "Failed to map error addr to a csrow";
  1673. break;
  1674. case ERR_CHANNEL:
  1675. string = "unknown syndrome - possible error reporting race";
  1676. break;
  1677. default:
  1678. string = "WTF error";
  1679. break;
  1680. }
  1681. edac_mc_handle_error(err_type, mci, 1,
  1682. err->page, err->offset, err->syndrome,
  1683. err->csrow, err->channel, -1,
  1684. string, "");
  1685. }
  1686. static inline void decode_bus_error(int node_id, struct mce *m)
  1687. {
  1688. struct mem_ctl_info *mci = mcis[node_id];
  1689. struct amd64_pvt *pvt = mci->pvt_info;
  1690. u8 ecc_type = (m->status >> 45) & 0x3;
  1691. u8 xec = XEC(m->status, 0x1f);
  1692. u16 ec = EC(m->status);
  1693. u64 sys_addr;
  1694. struct err_info err;
  1695. /* Bail out early if this was an 'observed' error */
  1696. if (PP(ec) == NBSL_PP_OBS)
  1697. return;
  1698. /* Do only ECC errors */
  1699. if (xec && xec != F10_NBSL_EXT_ERR_ECC)
  1700. return;
  1701. memset(&err, 0, sizeof(err));
  1702. sys_addr = get_error_address(pvt, m);
  1703. if (ecc_type == 2)
  1704. err.syndrome = extract_syndrome(m->status);
  1705. pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, &err);
  1706. __log_bus_error(mci, &err, ecc_type);
  1707. }
  1708. /*
  1709. * Use pvt->F2 which contains the F2 CPU PCI device to get the related
  1710. * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
  1711. */
  1712. static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
  1713. {
  1714. /* Reserve the ADDRESS MAP Device */
  1715. pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
  1716. if (!pvt->F1) {
  1717. amd64_err("error address map device not found: "
  1718. "vendor %x device 0x%x (broken BIOS?)\n",
  1719. PCI_VENDOR_ID_AMD, f1_id);
  1720. return -ENODEV;
  1721. }
  1722. /* Reserve the MISC Device */
  1723. pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
  1724. if (!pvt->F3) {
  1725. pci_dev_put(pvt->F1);
  1726. pvt->F1 = NULL;
  1727. amd64_err("error F3 device not found: "
  1728. "vendor %x device 0x%x (broken BIOS?)\n",
  1729. PCI_VENDOR_ID_AMD, f3_id);
  1730. return -ENODEV;
  1731. }
  1732. edac_dbg(1, "F1: %s\n", pci_name(pvt->F1));
  1733. edac_dbg(1, "F2: %s\n", pci_name(pvt->F2));
  1734. edac_dbg(1, "F3: %s\n", pci_name(pvt->F3));
  1735. return 0;
  1736. }
  1737. static void free_mc_sibling_devs(struct amd64_pvt *pvt)
  1738. {
  1739. pci_dev_put(pvt->F1);
  1740. pci_dev_put(pvt->F3);
  1741. }
  1742. /*
  1743. * Retrieve the hardware registers of the memory controller (this includes the
  1744. * 'Address Map' and 'Misc' device regs)
  1745. */
  1746. static void read_mc_regs(struct amd64_pvt *pvt)
  1747. {
  1748. unsigned range;
  1749. u64 msr_val;
  1750. u32 tmp;
  1751. /*
  1752. * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
  1753. * those are Read-As-Zero
  1754. */
  1755. rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
  1756. edac_dbg(0, " TOP_MEM: 0x%016llx\n", pvt->top_mem);
  1757. /* check first whether TOP_MEM2 is enabled */
  1758. rdmsrl(MSR_K8_SYSCFG, msr_val);
  1759. if (msr_val & (1U << 21)) {
  1760. rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
  1761. edac_dbg(0, " TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
  1762. } else
  1763. edac_dbg(0, " TOP_MEM2 disabled\n");
  1764. amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
  1765. read_dram_ctl_register(pvt);
  1766. for (range = 0; range < DRAM_RANGES; range++) {
  1767. u8 rw;
  1768. /* read settings for this DRAM range */
  1769. read_dram_base_limit_regs(pvt, range);
  1770. rw = dram_rw(pvt, range);
  1771. if (!rw)
  1772. continue;
  1773. edac_dbg(1, " DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
  1774. range,
  1775. get_dram_base(pvt, range),
  1776. get_dram_limit(pvt, range));
  1777. edac_dbg(1, " IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
  1778. dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
  1779. (rw & 0x1) ? "R" : "-",
  1780. (rw & 0x2) ? "W" : "-",
  1781. dram_intlv_sel(pvt, range),
  1782. dram_dst_node(pvt, range));
  1783. }
  1784. read_dct_base_mask(pvt);
  1785. amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
  1786. amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
  1787. amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
  1788. amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
  1789. amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
  1790. if (!dct_ganging_enabled(pvt)) {
  1791. amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
  1792. amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
  1793. }
  1794. pvt->ecc_sym_sz = 4;
  1795. if (pvt->fam >= 0x10) {
  1796. amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
  1797. if (pvt->fam != 0x16)
  1798. /* F16h has only DCT0 */
  1799. amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
  1800. /* F10h, revD and later can do x8 ECC too */
  1801. if ((pvt->fam > 0x10 || pvt->model > 7) && tmp & BIT(25))
  1802. pvt->ecc_sym_sz = 8;
  1803. }
  1804. dump_misc_regs(pvt);
  1805. }
  1806. /*
  1807. * NOTE: CPU Revision Dependent code
  1808. *
  1809. * Input:
  1810. * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
  1811. * k8 private pointer to -->
  1812. * DRAM Bank Address mapping register
  1813. * node_id
  1814. * DCL register where dual_channel_active is
  1815. *
  1816. * The DBAM register consists of 4 sets of 4 bits each definitions:
  1817. *
  1818. * Bits: CSROWs
  1819. * 0-3 CSROWs 0 and 1
  1820. * 4-7 CSROWs 2 and 3
  1821. * 8-11 CSROWs 4 and 5
  1822. * 12-15 CSROWs 6 and 7
  1823. *
  1824. * Values range from: 0 to 15
  1825. * The meaning of the values depends on CPU revision and dual-channel state,
  1826. * see relevant BKDG more info.
  1827. *
  1828. * The memory controller provides for total of only 8 CSROWs in its current
  1829. * architecture. Each "pair" of CSROWs normally represents just one DIMM in
  1830. * single channel or two (2) DIMMs in dual channel mode.
  1831. *
  1832. * The following code logic collapses the various tables for CSROW based on CPU
  1833. * revision.
  1834. *
  1835. * Returns:
  1836. * The number of PAGE_SIZE pages on the specified CSROW number it
  1837. * encompasses
  1838. *
  1839. */
  1840. static u32 get_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr)
  1841. {
  1842. u32 cs_mode, nr_pages;
  1843. u32 dbam = dct ? pvt->dbam1 : pvt->dbam0;
  1844. /*
  1845. * The math on this doesn't look right on the surface because x/2*4 can
  1846. * be simplified to x*2 but this expression makes use of the fact that
  1847. * it is integral math where 1/2=0. This intermediate value becomes the
  1848. * number of bits to shift the DBAM register to extract the proper CSROW
  1849. * field.
  1850. */
  1851. cs_mode = DBAM_DIMM(csrow_nr / 2, dbam);
  1852. nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode) << (20 - PAGE_SHIFT);
  1853. edac_dbg(0, "csrow: %d, channel: %d, DBAM idx: %d\n",
  1854. csrow_nr, dct, cs_mode);
  1855. edac_dbg(0, "nr_pages/channel: %u\n", nr_pages);
  1856. return nr_pages;
  1857. }
  1858. /*
  1859. * Initialize the array of csrow attribute instances, based on the values
  1860. * from pci config hardware registers.
  1861. */
  1862. static int init_csrows(struct mem_ctl_info *mci)
  1863. {
  1864. struct amd64_pvt *pvt = mci->pvt_info;
  1865. struct csrow_info *csrow;
  1866. struct dimm_info *dimm;
  1867. enum edac_type edac_mode;
  1868. enum mem_type mtype;
  1869. int i, j, empty = 1;
  1870. int nr_pages = 0;
  1871. u32 val;
  1872. amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
  1873. pvt->nbcfg = val;
  1874. edac_dbg(0, "node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
  1875. pvt->mc_node_id, val,
  1876. !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
  1877. /*
  1878. * We iterate over DCT0 here but we look at DCT1 in parallel, if needed.
  1879. */
  1880. for_each_chip_select(i, 0, pvt) {
  1881. bool row_dct0 = !!csrow_enabled(i, 0, pvt);
  1882. bool row_dct1 = false;
  1883. if (pvt->fam != 0xf)
  1884. row_dct1 = !!csrow_enabled(i, 1, pvt);
  1885. if (!row_dct0 && !row_dct1)
  1886. continue;
  1887. csrow = mci->csrows[i];
  1888. empty = 0;
  1889. edac_dbg(1, "MC node: %d, csrow: %d\n",
  1890. pvt->mc_node_id, i);
  1891. if (row_dct0) {
  1892. nr_pages = get_csrow_nr_pages(pvt, 0, i);
  1893. csrow->channels[0]->dimm->nr_pages = nr_pages;
  1894. }
  1895. /* K8 has only one DCT */
  1896. if (pvt->fam != 0xf && row_dct1) {
  1897. int row_dct1_pages = get_csrow_nr_pages(pvt, 1, i);
  1898. csrow->channels[1]->dimm->nr_pages = row_dct1_pages;
  1899. nr_pages += row_dct1_pages;
  1900. }
  1901. mtype = determine_memory_type(pvt, i);
  1902. edac_dbg(1, "Total csrow%d pages: %u\n", i, nr_pages);
  1903. /*
  1904. * determine whether CHIPKILL or JUST ECC or NO ECC is operating
  1905. */
  1906. if (pvt->nbcfg & NBCFG_ECC_ENABLE)
  1907. edac_mode = (pvt->nbcfg & NBCFG_CHIPKILL) ?
  1908. EDAC_S4ECD4ED : EDAC_SECDED;
  1909. else
  1910. edac_mode = EDAC_NONE;
  1911. for (j = 0; j < pvt->channel_count; j++) {
  1912. dimm = csrow->channels[j]->dimm;
  1913. dimm->mtype = mtype;
  1914. dimm->edac_mode = edac_mode;
  1915. }
  1916. }
  1917. return empty;
  1918. }
  1919. /* get all cores on this DCT */
  1920. static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, u16 nid)
  1921. {
  1922. int cpu;
  1923. for_each_online_cpu(cpu)
  1924. if (amd_get_nb_id(cpu) == nid)
  1925. cpumask_set_cpu(cpu, mask);
  1926. }
  1927. /* check MCG_CTL on all the cpus on this node */
  1928. static bool nb_mce_bank_enabled_on_node(u16 nid)
  1929. {
  1930. cpumask_var_t mask;
  1931. int cpu, nbe;
  1932. bool ret = false;
  1933. if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
  1934. amd64_warn("%s: Error allocating mask\n", __func__);
  1935. return false;
  1936. }
  1937. get_cpus_on_this_dct_cpumask(mask, nid);
  1938. rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
  1939. for_each_cpu(cpu, mask) {
  1940. struct msr *reg = per_cpu_ptr(msrs, cpu);
  1941. nbe = reg->l & MSR_MCGCTL_NBE;
  1942. edac_dbg(0, "core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
  1943. cpu, reg->q,
  1944. (nbe ? "enabled" : "disabled"));
  1945. if (!nbe)
  1946. goto out;
  1947. }
  1948. ret = true;
  1949. out:
  1950. free_cpumask_var(mask);
  1951. return ret;
  1952. }
  1953. static int toggle_ecc_err_reporting(struct ecc_settings *s, u16 nid, bool on)
  1954. {
  1955. cpumask_var_t cmask;
  1956. int cpu;
  1957. if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
  1958. amd64_warn("%s: error allocating mask\n", __func__);
  1959. return false;
  1960. }
  1961. get_cpus_on_this_dct_cpumask(cmask, nid);
  1962. rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
  1963. for_each_cpu(cpu, cmask) {
  1964. struct msr *reg = per_cpu_ptr(msrs, cpu);
  1965. if (on) {
  1966. if (reg->l & MSR_MCGCTL_NBE)
  1967. s->flags.nb_mce_enable = 1;
  1968. reg->l |= MSR_MCGCTL_NBE;
  1969. } else {
  1970. /*
  1971. * Turn off NB MCE reporting only when it was off before
  1972. */
  1973. if (!s->flags.nb_mce_enable)
  1974. reg->l &= ~MSR_MCGCTL_NBE;
  1975. }
  1976. }
  1977. wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
  1978. free_cpumask_var(cmask);
  1979. return 0;
  1980. }
  1981. static bool enable_ecc_error_reporting(struct ecc_settings *s, u16 nid,
  1982. struct pci_dev *F3)
  1983. {
  1984. bool ret = true;
  1985. u32 value, mask = 0x3; /* UECC/CECC enable */
  1986. if (toggle_ecc_err_reporting(s, nid, ON)) {
  1987. amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
  1988. return false;
  1989. }
  1990. amd64_read_pci_cfg(F3, NBCTL, &value);
  1991. s->old_nbctl = value & mask;
  1992. s->nbctl_valid = true;
  1993. value |= mask;
  1994. amd64_write_pci_cfg(F3, NBCTL, value);
  1995. amd64_read_pci_cfg(F3, NBCFG, &value);
  1996. edac_dbg(0, "1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
  1997. nid, value, !!(value & NBCFG_ECC_ENABLE));
  1998. if (!(value & NBCFG_ECC_ENABLE)) {
  1999. amd64_warn("DRAM ECC disabled on this node, enabling...\n");
  2000. s->flags.nb_ecc_prev = 0;
  2001. /* Attempt to turn on DRAM ECC Enable */
  2002. value |= NBCFG_ECC_ENABLE;
  2003. amd64_write_pci_cfg(F3, NBCFG, value);
  2004. amd64_read_pci_cfg(F3, NBCFG, &value);
  2005. if (!(value & NBCFG_ECC_ENABLE)) {
  2006. amd64_warn("Hardware rejected DRAM ECC enable,"
  2007. "check memory DIMM configuration.\n");
  2008. ret = false;
  2009. } else {
  2010. amd64_info("Hardware accepted DRAM ECC Enable\n");
  2011. }
  2012. } else {
  2013. s->flags.nb_ecc_prev = 1;
  2014. }
  2015. edac_dbg(0, "2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
  2016. nid, value, !!(value & NBCFG_ECC_ENABLE));
  2017. return ret;
  2018. }
  2019. static void restore_ecc_error_reporting(struct ecc_settings *s, u16 nid,
  2020. struct pci_dev *F3)
  2021. {
  2022. u32 value, mask = 0x3; /* UECC/CECC enable */
  2023. if (!s->nbctl_valid)
  2024. return;
  2025. amd64_read_pci_cfg(F3, NBCTL, &value);
  2026. value &= ~mask;
  2027. value |= s->old_nbctl;
  2028. amd64_write_pci_cfg(F3, NBCTL, value);
  2029. /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
  2030. if (!s->flags.nb_ecc_prev) {
  2031. amd64_read_pci_cfg(F3, NBCFG, &value);
  2032. value &= ~NBCFG_ECC_ENABLE;
  2033. amd64_write_pci_cfg(F3, NBCFG, value);
  2034. }
  2035. /* restore the NB Enable MCGCTL bit */
  2036. if (toggle_ecc_err_reporting(s, nid, OFF))
  2037. amd64_warn("Error restoring NB MCGCTL settings!\n");
  2038. }
  2039. /*
  2040. * EDAC requires that the BIOS have ECC enabled before
  2041. * taking over the processing of ECC errors. A command line
  2042. * option allows to force-enable hardware ECC later in
  2043. * enable_ecc_error_reporting().
  2044. */
  2045. static const char *ecc_msg =
  2046. "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
  2047. " Either enable ECC checking or force module loading by setting "
  2048. "'ecc_enable_override'.\n"
  2049. " (Note that use of the override may cause unknown side effects.)\n";
  2050. static bool ecc_enabled(struct pci_dev *F3, u16 nid)
  2051. {
  2052. u32 value;
  2053. u8 ecc_en = 0;
  2054. bool nb_mce_en = false;
  2055. amd64_read_pci_cfg(F3, NBCFG, &value);
  2056. ecc_en = !!(value & NBCFG_ECC_ENABLE);
  2057. amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
  2058. nb_mce_en = nb_mce_bank_enabled_on_node(nid);
  2059. if (!nb_mce_en)
  2060. amd64_notice("NB MCE bank disabled, set MSR "
  2061. "0x%08x[4] on node %d to enable.\n",
  2062. MSR_IA32_MCG_CTL, nid);
  2063. if (!ecc_en || !nb_mce_en) {
  2064. amd64_notice("%s", ecc_msg);
  2065. return false;
  2066. }
  2067. return true;
  2068. }
  2069. static int set_mc_sysfs_attrs(struct mem_ctl_info *mci)
  2070. {
  2071. struct amd64_pvt *pvt = mci->pvt_info;
  2072. int rc;
  2073. rc = amd64_create_sysfs_dbg_files(mci);
  2074. if (rc < 0)
  2075. return rc;
  2076. if (pvt->fam >= 0x10) {
  2077. rc = amd64_create_sysfs_inject_files(mci);
  2078. if (rc < 0)
  2079. return rc;
  2080. }
  2081. return 0;
  2082. }
  2083. static void del_mc_sysfs_attrs(struct mem_ctl_info *mci)
  2084. {
  2085. struct amd64_pvt *pvt = mci->pvt_info;
  2086. amd64_remove_sysfs_dbg_files(mci);
  2087. if (pvt->fam >= 0x10)
  2088. amd64_remove_sysfs_inject_files(mci);
  2089. }
  2090. static void setup_mci_misc_attrs(struct mem_ctl_info *mci,
  2091. struct amd64_family_type *fam)
  2092. {
  2093. struct amd64_pvt *pvt = mci->pvt_info;
  2094. mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
  2095. mci->edac_ctl_cap = EDAC_FLAG_NONE;
  2096. if (pvt->nbcap & NBCAP_SECDED)
  2097. mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
  2098. if (pvt->nbcap & NBCAP_CHIPKILL)
  2099. mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
  2100. mci->edac_cap = determine_edac_cap(pvt);
  2101. mci->mod_name = EDAC_MOD_STR;
  2102. mci->mod_ver = EDAC_AMD64_VERSION;
  2103. mci->ctl_name = fam->ctl_name;
  2104. mci->dev_name = pci_name(pvt->F2);
  2105. mci->ctl_page_to_phys = NULL;
  2106. /* memory scrubber interface */
  2107. mci->set_sdram_scrub_rate = set_scrub_rate;
  2108. mci->get_sdram_scrub_rate = get_scrub_rate;
  2109. }
  2110. /*
  2111. * returns a pointer to the family descriptor on success, NULL otherwise.
  2112. */
  2113. static struct amd64_family_type *per_family_init(struct amd64_pvt *pvt)
  2114. {
  2115. struct amd64_family_type *fam_type = NULL;
  2116. pvt->ext_model = boot_cpu_data.x86_model >> 4;
  2117. pvt->stepping = boot_cpu_data.x86_mask;
  2118. pvt->model = boot_cpu_data.x86_model;
  2119. pvt->fam = boot_cpu_data.x86;
  2120. switch (pvt->fam) {
  2121. case 0xf:
  2122. fam_type = &family_types[K8_CPUS];
  2123. pvt->ops = &family_types[K8_CPUS].ops;
  2124. break;
  2125. case 0x10:
  2126. fam_type = &family_types[F10_CPUS];
  2127. pvt->ops = &family_types[F10_CPUS].ops;
  2128. break;
  2129. case 0x15:
  2130. if (pvt->model == 0x30) {
  2131. fam_type = &family_types[F15_M30H_CPUS];
  2132. pvt->ops = &family_types[F15_M30H_CPUS].ops;
  2133. break;
  2134. }
  2135. fam_type = &family_types[F15_CPUS];
  2136. pvt->ops = &family_types[F15_CPUS].ops;
  2137. break;
  2138. case 0x16:
  2139. if (pvt->model == 0x30) {
  2140. fam_type = &family_types[F16_M30H_CPUS];
  2141. pvt->ops = &family_types[F16_M30H_CPUS].ops;
  2142. break;
  2143. }
  2144. fam_type = &family_types[F16_CPUS];
  2145. pvt->ops = &family_types[F16_CPUS].ops;
  2146. break;
  2147. default:
  2148. amd64_err("Unsupported family!\n");
  2149. return NULL;
  2150. }
  2151. amd64_info("%s %sdetected (node %d).\n", fam_type->ctl_name,
  2152. (pvt->fam == 0xf ?
  2153. (pvt->ext_model >= K8_REV_F ? "revF or later "
  2154. : "revE or earlier ")
  2155. : ""), pvt->mc_node_id);
  2156. return fam_type;
  2157. }
  2158. static int init_one_instance(struct pci_dev *F2)
  2159. {
  2160. struct amd64_pvt *pvt = NULL;
  2161. struct amd64_family_type *fam_type = NULL;
  2162. struct mem_ctl_info *mci = NULL;
  2163. struct edac_mc_layer layers[2];
  2164. int err = 0, ret;
  2165. u16 nid = amd_get_node_id(F2);
  2166. ret = -ENOMEM;
  2167. pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
  2168. if (!pvt)
  2169. goto err_ret;
  2170. pvt->mc_node_id = nid;
  2171. pvt->F2 = F2;
  2172. ret = -EINVAL;
  2173. fam_type = per_family_init(pvt);
  2174. if (!fam_type)
  2175. goto err_free;
  2176. ret = -ENODEV;
  2177. err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
  2178. if (err)
  2179. goto err_free;
  2180. read_mc_regs(pvt);
  2181. /*
  2182. * We need to determine how many memory channels there are. Then use
  2183. * that information for calculating the size of the dynamic instance
  2184. * tables in the 'mci' structure.
  2185. */
  2186. ret = -EINVAL;
  2187. pvt->channel_count = pvt->ops->early_channel_count(pvt);
  2188. if (pvt->channel_count < 0)
  2189. goto err_siblings;
  2190. ret = -ENOMEM;
  2191. layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
  2192. layers[0].size = pvt->csels[0].b_cnt;
  2193. layers[0].is_virt_csrow = true;
  2194. layers[1].type = EDAC_MC_LAYER_CHANNEL;
  2195. /*
  2196. * Always allocate two channels since we can have setups with DIMMs on
  2197. * only one channel. Also, this simplifies handling later for the price
  2198. * of a couple of KBs tops.
  2199. */
  2200. layers[1].size = 2;
  2201. layers[1].is_virt_csrow = false;
  2202. mci = edac_mc_alloc(nid, ARRAY_SIZE(layers), layers, 0);
  2203. if (!mci)
  2204. goto err_siblings;
  2205. mci->pvt_info = pvt;
  2206. mci->pdev = &pvt->F2->dev;
  2207. setup_mci_misc_attrs(mci, fam_type);
  2208. if (init_csrows(mci))
  2209. mci->edac_cap = EDAC_FLAG_NONE;
  2210. ret = -ENODEV;
  2211. if (edac_mc_add_mc(mci)) {
  2212. edac_dbg(1, "failed edac_mc_add_mc()\n");
  2213. goto err_add_mc;
  2214. }
  2215. if (set_mc_sysfs_attrs(mci)) {
  2216. edac_dbg(1, "failed edac_mc_add_mc()\n");
  2217. goto err_add_sysfs;
  2218. }
  2219. /* register stuff with EDAC MCE */
  2220. if (report_gart_errors)
  2221. amd_report_gart_errors(true);
  2222. amd_register_ecc_decoder(decode_bus_error);
  2223. mcis[nid] = mci;
  2224. atomic_inc(&drv_instances);
  2225. return 0;
  2226. err_add_sysfs:
  2227. edac_mc_del_mc(mci->pdev);
  2228. err_add_mc:
  2229. edac_mc_free(mci);
  2230. err_siblings:
  2231. free_mc_sibling_devs(pvt);
  2232. err_free:
  2233. kfree(pvt);
  2234. err_ret:
  2235. return ret;
  2236. }
  2237. static int probe_one_instance(struct pci_dev *pdev,
  2238. const struct pci_device_id *mc_type)
  2239. {
  2240. u16 nid = amd_get_node_id(pdev);
  2241. struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
  2242. struct ecc_settings *s;
  2243. int ret = 0;
  2244. ret = pci_enable_device(pdev);
  2245. if (ret < 0) {
  2246. edac_dbg(0, "ret=%d\n", ret);
  2247. return -EIO;
  2248. }
  2249. ret = -ENOMEM;
  2250. s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
  2251. if (!s)
  2252. goto err_out;
  2253. ecc_stngs[nid] = s;
  2254. if (!ecc_enabled(F3, nid)) {
  2255. ret = -ENODEV;
  2256. if (!ecc_enable_override)
  2257. goto err_enable;
  2258. amd64_warn("Forcing ECC on!\n");
  2259. if (!enable_ecc_error_reporting(s, nid, F3))
  2260. goto err_enable;
  2261. }
  2262. ret = init_one_instance(pdev);
  2263. if (ret < 0) {
  2264. amd64_err("Error probing instance: %d\n", nid);
  2265. restore_ecc_error_reporting(s, nid, F3);
  2266. }
  2267. return ret;
  2268. err_enable:
  2269. kfree(s);
  2270. ecc_stngs[nid] = NULL;
  2271. err_out:
  2272. return ret;
  2273. }
  2274. static void remove_one_instance(struct pci_dev *pdev)
  2275. {
  2276. struct mem_ctl_info *mci;
  2277. struct amd64_pvt *pvt;
  2278. u16 nid = amd_get_node_id(pdev);
  2279. struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
  2280. struct ecc_settings *s = ecc_stngs[nid];
  2281. mci = find_mci_by_dev(&pdev->dev);
  2282. WARN_ON(!mci);
  2283. del_mc_sysfs_attrs(mci);
  2284. /* Remove from EDAC CORE tracking list */
  2285. mci = edac_mc_del_mc(&pdev->dev);
  2286. if (!mci)
  2287. return;
  2288. pvt = mci->pvt_info;
  2289. restore_ecc_error_reporting(s, nid, F3);
  2290. free_mc_sibling_devs(pvt);
  2291. /* unregister from EDAC MCE */
  2292. amd_report_gart_errors(false);
  2293. amd_unregister_ecc_decoder(decode_bus_error);
  2294. kfree(ecc_stngs[nid]);
  2295. ecc_stngs[nid] = NULL;
  2296. /* Free the EDAC CORE resources */
  2297. mci->pvt_info = NULL;
  2298. mcis[nid] = NULL;
  2299. kfree(pvt);
  2300. edac_mc_free(mci);
  2301. }
  2302. /*
  2303. * This table is part of the interface for loading drivers for PCI devices. The
  2304. * PCI core identifies what devices are on a system during boot, and then
  2305. * inquiry this table to see if this driver is for a given device found.
  2306. */
  2307. static const struct pci_device_id amd64_pci_table[] = {
  2308. {
  2309. .vendor = PCI_VENDOR_ID_AMD,
  2310. .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
  2311. .subvendor = PCI_ANY_ID,
  2312. .subdevice = PCI_ANY_ID,
  2313. .class = 0,
  2314. .class_mask = 0,
  2315. },
  2316. {
  2317. .vendor = PCI_VENDOR_ID_AMD,
  2318. .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
  2319. .subvendor = PCI_ANY_ID,
  2320. .subdevice = PCI_ANY_ID,
  2321. .class = 0,
  2322. .class_mask = 0,
  2323. },
  2324. {
  2325. .vendor = PCI_VENDOR_ID_AMD,
  2326. .device = PCI_DEVICE_ID_AMD_15H_NB_F2,
  2327. .subvendor = PCI_ANY_ID,
  2328. .subdevice = PCI_ANY_ID,
  2329. .class = 0,
  2330. .class_mask = 0,
  2331. },
  2332. {
  2333. .vendor = PCI_VENDOR_ID_AMD,
  2334. .device = PCI_DEVICE_ID_AMD_15H_M30H_NB_F2,
  2335. .subvendor = PCI_ANY_ID,
  2336. .subdevice = PCI_ANY_ID,
  2337. .class = 0,
  2338. .class_mask = 0,
  2339. },
  2340. {
  2341. .vendor = PCI_VENDOR_ID_AMD,
  2342. .device = PCI_DEVICE_ID_AMD_16H_NB_F2,
  2343. .subvendor = PCI_ANY_ID,
  2344. .subdevice = PCI_ANY_ID,
  2345. .class = 0,
  2346. .class_mask = 0,
  2347. },
  2348. {
  2349. .vendor = PCI_VENDOR_ID_AMD,
  2350. .device = PCI_DEVICE_ID_AMD_16H_M30H_NB_F2,
  2351. .subvendor = PCI_ANY_ID,
  2352. .subdevice = PCI_ANY_ID,
  2353. .class = 0,
  2354. .class_mask = 0,
  2355. },
  2356. {0, }
  2357. };
  2358. MODULE_DEVICE_TABLE(pci, amd64_pci_table);
  2359. static struct pci_driver amd64_pci_driver = {
  2360. .name = EDAC_MOD_STR,
  2361. .probe = probe_one_instance,
  2362. .remove = remove_one_instance,
  2363. .id_table = amd64_pci_table,
  2364. };
  2365. static void setup_pci_device(void)
  2366. {
  2367. struct mem_ctl_info *mci;
  2368. struct amd64_pvt *pvt;
  2369. if (pci_ctl)
  2370. return;
  2371. mci = mcis[0];
  2372. if (!mci)
  2373. return;
  2374. pvt = mci->pvt_info;
  2375. pci_ctl = edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
  2376. if (!pci_ctl) {
  2377. pr_warn("%s(): Unable to create PCI control\n", __func__);
  2378. pr_warn("%s(): PCI error report via EDAC not set\n", __func__);
  2379. }
  2380. }
  2381. static int __init amd64_edac_init(void)
  2382. {
  2383. int err = -ENODEV;
  2384. printk(KERN_INFO "AMD64 EDAC driver v%s\n", EDAC_AMD64_VERSION);
  2385. opstate_init();
  2386. if (amd_cache_northbridges() < 0)
  2387. goto err_ret;
  2388. err = -ENOMEM;
  2389. mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
  2390. ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
  2391. if (!(mcis && ecc_stngs))
  2392. goto err_free;
  2393. msrs = msrs_alloc();
  2394. if (!msrs)
  2395. goto err_free;
  2396. err = pci_register_driver(&amd64_pci_driver);
  2397. if (err)
  2398. goto err_pci;
  2399. err = -ENODEV;
  2400. if (!atomic_read(&drv_instances))
  2401. goto err_no_instances;
  2402. setup_pci_device();
  2403. return 0;
  2404. err_no_instances:
  2405. pci_unregister_driver(&amd64_pci_driver);
  2406. err_pci:
  2407. msrs_free(msrs);
  2408. msrs = NULL;
  2409. err_free:
  2410. kfree(mcis);
  2411. mcis = NULL;
  2412. kfree(ecc_stngs);
  2413. ecc_stngs = NULL;
  2414. err_ret:
  2415. return err;
  2416. }
  2417. static void __exit amd64_edac_exit(void)
  2418. {
  2419. if (pci_ctl)
  2420. edac_pci_release_generic_ctl(pci_ctl);
  2421. pci_unregister_driver(&amd64_pci_driver);
  2422. kfree(ecc_stngs);
  2423. ecc_stngs = NULL;
  2424. kfree(mcis);
  2425. mcis = NULL;
  2426. msrs_free(msrs);
  2427. msrs = NULL;
  2428. }
  2429. module_init(amd64_edac_init);
  2430. module_exit(amd64_edac_exit);
  2431. MODULE_LICENSE("GPL");
  2432. MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
  2433. "Dave Peterson, Thayne Harbaugh");
  2434. MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
  2435. EDAC_AMD64_VERSION);
  2436. module_param(edac_op_state, int, 0444);
  2437. MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");