pch_dma.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033
  1. /*
  2. * Topcliff PCH DMA controller driver
  3. * Copyright (c) 2010 Intel Corporation
  4. * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/dmaengine.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/init.h>
  22. #include <linux/pci.h>
  23. #include <linux/slab.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/module.h>
  26. #include <linux/pch_dma.h>
  27. #include "dmaengine.h"
  28. #define DRV_NAME "pch-dma"
  29. #define DMA_CTL0_DISABLE 0x0
  30. #define DMA_CTL0_SG 0x1
  31. #define DMA_CTL0_ONESHOT 0x2
  32. #define DMA_CTL0_MODE_MASK_BITS 0x3
  33. #define DMA_CTL0_DIR_SHIFT_BITS 2
  34. #define DMA_CTL0_BITS_PER_CH 4
  35. #define DMA_CTL2_START_SHIFT_BITS 8
  36. #define DMA_CTL2_IRQ_ENABLE_MASK ((1UL << DMA_CTL2_START_SHIFT_BITS) - 1)
  37. #define DMA_STATUS_IDLE 0x0
  38. #define DMA_STATUS_DESC_READ 0x1
  39. #define DMA_STATUS_WAIT 0x2
  40. #define DMA_STATUS_ACCESS 0x3
  41. #define DMA_STATUS_BITS_PER_CH 2
  42. #define DMA_STATUS_MASK_BITS 0x3
  43. #define DMA_STATUS_SHIFT_BITS 16
  44. #define DMA_STATUS_IRQ(x) (0x1 << (x))
  45. #define DMA_STATUS0_ERR(x) (0x1 << ((x) + 8))
  46. #define DMA_STATUS2_ERR(x) (0x1 << (x))
  47. #define DMA_DESC_WIDTH_SHIFT_BITS 12
  48. #define DMA_DESC_WIDTH_1_BYTE (0x3 << DMA_DESC_WIDTH_SHIFT_BITS)
  49. #define DMA_DESC_WIDTH_2_BYTES (0x2 << DMA_DESC_WIDTH_SHIFT_BITS)
  50. #define DMA_DESC_WIDTH_4_BYTES (0x0 << DMA_DESC_WIDTH_SHIFT_BITS)
  51. #define DMA_DESC_MAX_COUNT_1_BYTE 0x3FF
  52. #define DMA_DESC_MAX_COUNT_2_BYTES 0x3FF
  53. #define DMA_DESC_MAX_COUNT_4_BYTES 0x7FF
  54. #define DMA_DESC_END_WITHOUT_IRQ 0x0
  55. #define DMA_DESC_END_WITH_IRQ 0x1
  56. #define DMA_DESC_FOLLOW_WITHOUT_IRQ 0x2
  57. #define DMA_DESC_FOLLOW_WITH_IRQ 0x3
  58. #define MAX_CHAN_NR 12
  59. #define DMA_MASK_CTL0_MODE 0x33333333
  60. #define DMA_MASK_CTL2_MODE 0x00003333
  61. static unsigned int init_nr_desc_per_channel = 64;
  62. module_param(init_nr_desc_per_channel, uint, 0644);
  63. MODULE_PARM_DESC(init_nr_desc_per_channel,
  64. "initial descriptors per channel (default: 64)");
  65. struct pch_dma_desc_regs {
  66. u32 dev_addr;
  67. u32 mem_addr;
  68. u32 size;
  69. u32 next;
  70. };
  71. struct pch_dma_regs {
  72. u32 dma_ctl0;
  73. u32 dma_ctl1;
  74. u32 dma_ctl2;
  75. u32 dma_ctl3;
  76. u32 dma_sts0;
  77. u32 dma_sts1;
  78. u32 dma_sts2;
  79. u32 reserved3;
  80. struct pch_dma_desc_regs desc[MAX_CHAN_NR];
  81. };
  82. struct pch_dma_desc {
  83. struct pch_dma_desc_regs regs;
  84. struct dma_async_tx_descriptor txd;
  85. struct list_head desc_node;
  86. struct list_head tx_list;
  87. };
  88. struct pch_dma_chan {
  89. struct dma_chan chan;
  90. void __iomem *membase;
  91. enum dma_transfer_direction dir;
  92. struct tasklet_struct tasklet;
  93. unsigned long err_status;
  94. spinlock_t lock;
  95. struct list_head active_list;
  96. struct list_head queue;
  97. struct list_head free_list;
  98. unsigned int descs_allocated;
  99. };
  100. #define PDC_DEV_ADDR 0x00
  101. #define PDC_MEM_ADDR 0x04
  102. #define PDC_SIZE 0x08
  103. #define PDC_NEXT 0x0C
  104. #define channel_readl(pdc, name) \
  105. readl((pdc)->membase + PDC_##name)
  106. #define channel_writel(pdc, name, val) \
  107. writel((val), (pdc)->membase + PDC_##name)
  108. struct pch_dma {
  109. struct dma_device dma;
  110. void __iomem *membase;
  111. struct pci_pool *pool;
  112. struct pch_dma_regs regs;
  113. struct pch_dma_desc_regs ch_regs[MAX_CHAN_NR];
  114. struct pch_dma_chan channels[MAX_CHAN_NR];
  115. };
  116. #define PCH_DMA_CTL0 0x00
  117. #define PCH_DMA_CTL1 0x04
  118. #define PCH_DMA_CTL2 0x08
  119. #define PCH_DMA_CTL3 0x0C
  120. #define PCH_DMA_STS0 0x10
  121. #define PCH_DMA_STS1 0x14
  122. #define PCH_DMA_STS2 0x18
  123. #define dma_readl(pd, name) \
  124. readl((pd)->membase + PCH_DMA_##name)
  125. #define dma_writel(pd, name, val) \
  126. writel((val), (pd)->membase + PCH_DMA_##name)
  127. static inline
  128. struct pch_dma_desc *to_pd_desc(struct dma_async_tx_descriptor *txd)
  129. {
  130. return container_of(txd, struct pch_dma_desc, txd);
  131. }
  132. static inline struct pch_dma_chan *to_pd_chan(struct dma_chan *chan)
  133. {
  134. return container_of(chan, struct pch_dma_chan, chan);
  135. }
  136. static inline struct pch_dma *to_pd(struct dma_device *ddev)
  137. {
  138. return container_of(ddev, struct pch_dma, dma);
  139. }
  140. static inline struct device *chan2dev(struct dma_chan *chan)
  141. {
  142. return &chan->dev->device;
  143. }
  144. static inline struct device *chan2parent(struct dma_chan *chan)
  145. {
  146. return chan->dev->device.parent;
  147. }
  148. static inline
  149. struct pch_dma_desc *pdc_first_active(struct pch_dma_chan *pd_chan)
  150. {
  151. return list_first_entry(&pd_chan->active_list,
  152. struct pch_dma_desc, desc_node);
  153. }
  154. static inline
  155. struct pch_dma_desc *pdc_first_queued(struct pch_dma_chan *pd_chan)
  156. {
  157. return list_first_entry(&pd_chan->queue,
  158. struct pch_dma_desc, desc_node);
  159. }
  160. static void pdc_enable_irq(struct dma_chan *chan, int enable)
  161. {
  162. struct pch_dma *pd = to_pd(chan->device);
  163. u32 val;
  164. int pos;
  165. if (chan->chan_id < 8)
  166. pos = chan->chan_id;
  167. else
  168. pos = chan->chan_id + 8;
  169. val = dma_readl(pd, CTL2);
  170. if (enable)
  171. val |= 0x1 << pos;
  172. else
  173. val &= ~(0x1 << pos);
  174. dma_writel(pd, CTL2, val);
  175. dev_dbg(chan2dev(chan), "pdc_enable_irq: chan %d -> %x\n",
  176. chan->chan_id, val);
  177. }
  178. static void pdc_set_dir(struct dma_chan *chan)
  179. {
  180. struct pch_dma_chan *pd_chan = to_pd_chan(chan);
  181. struct pch_dma *pd = to_pd(chan->device);
  182. u32 val;
  183. u32 mask_mode;
  184. u32 mask_ctl;
  185. if (chan->chan_id < 8) {
  186. val = dma_readl(pd, CTL0);
  187. mask_mode = DMA_CTL0_MODE_MASK_BITS <<
  188. (DMA_CTL0_BITS_PER_CH * chan->chan_id);
  189. mask_ctl = DMA_MASK_CTL0_MODE & ~(DMA_CTL0_MODE_MASK_BITS <<
  190. (DMA_CTL0_BITS_PER_CH * chan->chan_id));
  191. val &= mask_mode;
  192. if (pd_chan->dir == DMA_MEM_TO_DEV)
  193. val |= 0x1 << (DMA_CTL0_BITS_PER_CH * chan->chan_id +
  194. DMA_CTL0_DIR_SHIFT_BITS);
  195. else
  196. val &= ~(0x1 << (DMA_CTL0_BITS_PER_CH * chan->chan_id +
  197. DMA_CTL0_DIR_SHIFT_BITS));
  198. val |= mask_ctl;
  199. dma_writel(pd, CTL0, val);
  200. } else {
  201. int ch = chan->chan_id - 8; /* ch8-->0 ch9-->1 ... ch11->3 */
  202. val = dma_readl(pd, CTL3);
  203. mask_mode = DMA_CTL0_MODE_MASK_BITS <<
  204. (DMA_CTL0_BITS_PER_CH * ch);
  205. mask_ctl = DMA_MASK_CTL2_MODE & ~(DMA_CTL0_MODE_MASK_BITS <<
  206. (DMA_CTL0_BITS_PER_CH * ch));
  207. val &= mask_mode;
  208. if (pd_chan->dir == DMA_MEM_TO_DEV)
  209. val |= 0x1 << (DMA_CTL0_BITS_PER_CH * ch +
  210. DMA_CTL0_DIR_SHIFT_BITS);
  211. else
  212. val &= ~(0x1 << (DMA_CTL0_BITS_PER_CH * ch +
  213. DMA_CTL0_DIR_SHIFT_BITS));
  214. val |= mask_ctl;
  215. dma_writel(pd, CTL3, val);
  216. }
  217. dev_dbg(chan2dev(chan), "pdc_set_dir: chan %d -> %x\n",
  218. chan->chan_id, val);
  219. }
  220. static void pdc_set_mode(struct dma_chan *chan, u32 mode)
  221. {
  222. struct pch_dma *pd = to_pd(chan->device);
  223. u32 val;
  224. u32 mask_ctl;
  225. u32 mask_dir;
  226. if (chan->chan_id < 8) {
  227. mask_ctl = DMA_MASK_CTL0_MODE & ~(DMA_CTL0_MODE_MASK_BITS <<
  228. (DMA_CTL0_BITS_PER_CH * chan->chan_id));
  229. mask_dir = 1 << (DMA_CTL0_BITS_PER_CH * chan->chan_id +\
  230. DMA_CTL0_DIR_SHIFT_BITS);
  231. val = dma_readl(pd, CTL0);
  232. val &= mask_dir;
  233. val |= mode << (DMA_CTL0_BITS_PER_CH * chan->chan_id);
  234. val |= mask_ctl;
  235. dma_writel(pd, CTL0, val);
  236. } else {
  237. int ch = chan->chan_id - 8; /* ch8-->0 ch9-->1 ... ch11->3 */
  238. mask_ctl = DMA_MASK_CTL2_MODE & ~(DMA_CTL0_MODE_MASK_BITS <<
  239. (DMA_CTL0_BITS_PER_CH * ch));
  240. mask_dir = 1 << (DMA_CTL0_BITS_PER_CH * ch +\
  241. DMA_CTL0_DIR_SHIFT_BITS);
  242. val = dma_readl(pd, CTL3);
  243. val &= mask_dir;
  244. val |= mode << (DMA_CTL0_BITS_PER_CH * ch);
  245. val |= mask_ctl;
  246. dma_writel(pd, CTL3, val);
  247. }
  248. dev_dbg(chan2dev(chan), "pdc_set_mode: chan %d -> %x\n",
  249. chan->chan_id, val);
  250. }
  251. static u32 pdc_get_status0(struct pch_dma_chan *pd_chan)
  252. {
  253. struct pch_dma *pd = to_pd(pd_chan->chan.device);
  254. u32 val;
  255. val = dma_readl(pd, STS0);
  256. return DMA_STATUS_MASK_BITS & (val >> (DMA_STATUS_SHIFT_BITS +
  257. DMA_STATUS_BITS_PER_CH * pd_chan->chan.chan_id));
  258. }
  259. static u32 pdc_get_status2(struct pch_dma_chan *pd_chan)
  260. {
  261. struct pch_dma *pd = to_pd(pd_chan->chan.device);
  262. u32 val;
  263. val = dma_readl(pd, STS2);
  264. return DMA_STATUS_MASK_BITS & (val >> (DMA_STATUS_SHIFT_BITS +
  265. DMA_STATUS_BITS_PER_CH * (pd_chan->chan.chan_id - 8)));
  266. }
  267. static bool pdc_is_idle(struct pch_dma_chan *pd_chan)
  268. {
  269. u32 sts;
  270. if (pd_chan->chan.chan_id < 8)
  271. sts = pdc_get_status0(pd_chan);
  272. else
  273. sts = pdc_get_status2(pd_chan);
  274. if (sts == DMA_STATUS_IDLE)
  275. return true;
  276. else
  277. return false;
  278. }
  279. static void pdc_dostart(struct pch_dma_chan *pd_chan, struct pch_dma_desc* desc)
  280. {
  281. if (!pdc_is_idle(pd_chan)) {
  282. dev_err(chan2dev(&pd_chan->chan),
  283. "BUG: Attempt to start non-idle channel\n");
  284. return;
  285. }
  286. dev_dbg(chan2dev(&pd_chan->chan), "chan %d -> dev_addr: %x\n",
  287. pd_chan->chan.chan_id, desc->regs.dev_addr);
  288. dev_dbg(chan2dev(&pd_chan->chan), "chan %d -> mem_addr: %x\n",
  289. pd_chan->chan.chan_id, desc->regs.mem_addr);
  290. dev_dbg(chan2dev(&pd_chan->chan), "chan %d -> size: %x\n",
  291. pd_chan->chan.chan_id, desc->regs.size);
  292. dev_dbg(chan2dev(&pd_chan->chan), "chan %d -> next: %x\n",
  293. pd_chan->chan.chan_id, desc->regs.next);
  294. if (list_empty(&desc->tx_list)) {
  295. channel_writel(pd_chan, DEV_ADDR, desc->regs.dev_addr);
  296. channel_writel(pd_chan, MEM_ADDR, desc->regs.mem_addr);
  297. channel_writel(pd_chan, SIZE, desc->regs.size);
  298. channel_writel(pd_chan, NEXT, desc->regs.next);
  299. pdc_set_mode(&pd_chan->chan, DMA_CTL0_ONESHOT);
  300. } else {
  301. channel_writel(pd_chan, NEXT, desc->txd.phys);
  302. pdc_set_mode(&pd_chan->chan, DMA_CTL0_SG);
  303. }
  304. }
  305. static void pdc_chain_complete(struct pch_dma_chan *pd_chan,
  306. struct pch_dma_desc *desc)
  307. {
  308. struct dma_async_tx_descriptor *txd = &desc->txd;
  309. dma_async_tx_callback callback = txd->callback;
  310. void *param = txd->callback_param;
  311. list_splice_init(&desc->tx_list, &pd_chan->free_list);
  312. list_move(&desc->desc_node, &pd_chan->free_list);
  313. if (callback)
  314. callback(param);
  315. }
  316. static void pdc_complete_all(struct pch_dma_chan *pd_chan)
  317. {
  318. struct pch_dma_desc *desc, *_d;
  319. LIST_HEAD(list);
  320. BUG_ON(!pdc_is_idle(pd_chan));
  321. if (!list_empty(&pd_chan->queue))
  322. pdc_dostart(pd_chan, pdc_first_queued(pd_chan));
  323. list_splice_init(&pd_chan->active_list, &list);
  324. list_splice_init(&pd_chan->queue, &pd_chan->active_list);
  325. list_for_each_entry_safe(desc, _d, &list, desc_node)
  326. pdc_chain_complete(pd_chan, desc);
  327. }
  328. static void pdc_handle_error(struct pch_dma_chan *pd_chan)
  329. {
  330. struct pch_dma_desc *bad_desc;
  331. bad_desc = pdc_first_active(pd_chan);
  332. list_del(&bad_desc->desc_node);
  333. list_splice_init(&pd_chan->queue, pd_chan->active_list.prev);
  334. if (!list_empty(&pd_chan->active_list))
  335. pdc_dostart(pd_chan, pdc_first_active(pd_chan));
  336. dev_crit(chan2dev(&pd_chan->chan), "Bad descriptor submitted\n");
  337. dev_crit(chan2dev(&pd_chan->chan), "descriptor cookie: %d\n",
  338. bad_desc->txd.cookie);
  339. pdc_chain_complete(pd_chan, bad_desc);
  340. }
  341. static void pdc_advance_work(struct pch_dma_chan *pd_chan)
  342. {
  343. if (list_empty(&pd_chan->active_list) ||
  344. list_is_singular(&pd_chan->active_list)) {
  345. pdc_complete_all(pd_chan);
  346. } else {
  347. pdc_chain_complete(pd_chan, pdc_first_active(pd_chan));
  348. pdc_dostart(pd_chan, pdc_first_active(pd_chan));
  349. }
  350. }
  351. static dma_cookie_t pd_tx_submit(struct dma_async_tx_descriptor *txd)
  352. {
  353. struct pch_dma_desc *desc = to_pd_desc(txd);
  354. struct pch_dma_chan *pd_chan = to_pd_chan(txd->chan);
  355. dma_cookie_t cookie;
  356. spin_lock(&pd_chan->lock);
  357. cookie = dma_cookie_assign(txd);
  358. if (list_empty(&pd_chan->active_list)) {
  359. list_add_tail(&desc->desc_node, &pd_chan->active_list);
  360. pdc_dostart(pd_chan, desc);
  361. } else {
  362. list_add_tail(&desc->desc_node, &pd_chan->queue);
  363. }
  364. spin_unlock(&pd_chan->lock);
  365. return 0;
  366. }
  367. static struct pch_dma_desc *pdc_alloc_desc(struct dma_chan *chan, gfp_t flags)
  368. {
  369. struct pch_dma_desc *desc = NULL;
  370. struct pch_dma *pd = to_pd(chan->device);
  371. dma_addr_t addr;
  372. desc = pci_pool_alloc(pd->pool, flags, &addr);
  373. if (desc) {
  374. memset(desc, 0, sizeof(struct pch_dma_desc));
  375. INIT_LIST_HEAD(&desc->tx_list);
  376. dma_async_tx_descriptor_init(&desc->txd, chan);
  377. desc->txd.tx_submit = pd_tx_submit;
  378. desc->txd.flags = DMA_CTRL_ACK;
  379. desc->txd.phys = addr;
  380. }
  381. return desc;
  382. }
  383. static struct pch_dma_desc *pdc_desc_get(struct pch_dma_chan *pd_chan)
  384. {
  385. struct pch_dma_desc *desc, *_d;
  386. struct pch_dma_desc *ret = NULL;
  387. int i = 0;
  388. spin_lock(&pd_chan->lock);
  389. list_for_each_entry_safe(desc, _d, &pd_chan->free_list, desc_node) {
  390. i++;
  391. if (async_tx_test_ack(&desc->txd)) {
  392. list_del(&desc->desc_node);
  393. ret = desc;
  394. break;
  395. }
  396. dev_dbg(chan2dev(&pd_chan->chan), "desc %p not ACKed\n", desc);
  397. }
  398. spin_unlock(&pd_chan->lock);
  399. dev_dbg(chan2dev(&pd_chan->chan), "scanned %d descriptors\n", i);
  400. if (!ret) {
  401. ret = pdc_alloc_desc(&pd_chan->chan, GFP_ATOMIC);
  402. if (ret) {
  403. spin_lock(&pd_chan->lock);
  404. pd_chan->descs_allocated++;
  405. spin_unlock(&pd_chan->lock);
  406. } else {
  407. dev_err(chan2dev(&pd_chan->chan),
  408. "failed to alloc desc\n");
  409. }
  410. }
  411. return ret;
  412. }
  413. static void pdc_desc_put(struct pch_dma_chan *pd_chan,
  414. struct pch_dma_desc *desc)
  415. {
  416. if (desc) {
  417. spin_lock(&pd_chan->lock);
  418. list_splice_init(&desc->tx_list, &pd_chan->free_list);
  419. list_add(&desc->desc_node, &pd_chan->free_list);
  420. spin_unlock(&pd_chan->lock);
  421. }
  422. }
  423. static int pd_alloc_chan_resources(struct dma_chan *chan)
  424. {
  425. struct pch_dma_chan *pd_chan = to_pd_chan(chan);
  426. struct pch_dma_desc *desc;
  427. LIST_HEAD(tmp_list);
  428. int i;
  429. if (!pdc_is_idle(pd_chan)) {
  430. dev_dbg(chan2dev(chan), "DMA channel not idle ?\n");
  431. return -EIO;
  432. }
  433. if (!list_empty(&pd_chan->free_list))
  434. return pd_chan->descs_allocated;
  435. for (i = 0; i < init_nr_desc_per_channel; i++) {
  436. desc = pdc_alloc_desc(chan, GFP_KERNEL);
  437. if (!desc) {
  438. dev_warn(chan2dev(chan),
  439. "Only allocated %d initial descriptors\n", i);
  440. break;
  441. }
  442. list_add_tail(&desc->desc_node, &tmp_list);
  443. }
  444. spin_lock_irq(&pd_chan->lock);
  445. list_splice(&tmp_list, &pd_chan->free_list);
  446. pd_chan->descs_allocated = i;
  447. dma_cookie_init(chan);
  448. spin_unlock_irq(&pd_chan->lock);
  449. pdc_enable_irq(chan, 1);
  450. return pd_chan->descs_allocated;
  451. }
  452. static void pd_free_chan_resources(struct dma_chan *chan)
  453. {
  454. struct pch_dma_chan *pd_chan = to_pd_chan(chan);
  455. struct pch_dma *pd = to_pd(chan->device);
  456. struct pch_dma_desc *desc, *_d;
  457. LIST_HEAD(tmp_list);
  458. BUG_ON(!pdc_is_idle(pd_chan));
  459. BUG_ON(!list_empty(&pd_chan->active_list));
  460. BUG_ON(!list_empty(&pd_chan->queue));
  461. spin_lock_irq(&pd_chan->lock);
  462. list_splice_init(&pd_chan->free_list, &tmp_list);
  463. pd_chan->descs_allocated = 0;
  464. spin_unlock_irq(&pd_chan->lock);
  465. list_for_each_entry_safe(desc, _d, &tmp_list, desc_node)
  466. pci_pool_free(pd->pool, desc, desc->txd.phys);
  467. pdc_enable_irq(chan, 0);
  468. }
  469. static enum dma_status pd_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
  470. struct dma_tx_state *txstate)
  471. {
  472. return dma_cookie_status(chan, cookie, txstate);
  473. }
  474. static void pd_issue_pending(struct dma_chan *chan)
  475. {
  476. struct pch_dma_chan *pd_chan = to_pd_chan(chan);
  477. if (pdc_is_idle(pd_chan)) {
  478. spin_lock(&pd_chan->lock);
  479. pdc_advance_work(pd_chan);
  480. spin_unlock(&pd_chan->lock);
  481. }
  482. }
  483. static struct dma_async_tx_descriptor *pd_prep_slave_sg(struct dma_chan *chan,
  484. struct scatterlist *sgl, unsigned int sg_len,
  485. enum dma_transfer_direction direction, unsigned long flags,
  486. void *context)
  487. {
  488. struct pch_dma_chan *pd_chan = to_pd_chan(chan);
  489. struct pch_dma_slave *pd_slave = chan->private;
  490. struct pch_dma_desc *first = NULL;
  491. struct pch_dma_desc *prev = NULL;
  492. struct pch_dma_desc *desc = NULL;
  493. struct scatterlist *sg;
  494. dma_addr_t reg;
  495. int i;
  496. if (unlikely(!sg_len)) {
  497. dev_info(chan2dev(chan), "prep_slave_sg: length is zero!\n");
  498. return NULL;
  499. }
  500. if (direction == DMA_DEV_TO_MEM)
  501. reg = pd_slave->rx_reg;
  502. else if (direction == DMA_MEM_TO_DEV)
  503. reg = pd_slave->tx_reg;
  504. else
  505. return NULL;
  506. pd_chan->dir = direction;
  507. pdc_set_dir(chan);
  508. for_each_sg(sgl, sg, sg_len, i) {
  509. desc = pdc_desc_get(pd_chan);
  510. if (!desc)
  511. goto err_desc_get;
  512. desc->regs.dev_addr = reg;
  513. desc->regs.mem_addr = sg_dma_address(sg);
  514. desc->regs.size = sg_dma_len(sg);
  515. desc->regs.next = DMA_DESC_FOLLOW_WITHOUT_IRQ;
  516. switch (pd_slave->width) {
  517. case PCH_DMA_WIDTH_1_BYTE:
  518. if (desc->regs.size > DMA_DESC_MAX_COUNT_1_BYTE)
  519. goto err_desc_get;
  520. desc->regs.size |= DMA_DESC_WIDTH_1_BYTE;
  521. break;
  522. case PCH_DMA_WIDTH_2_BYTES:
  523. if (desc->regs.size > DMA_DESC_MAX_COUNT_2_BYTES)
  524. goto err_desc_get;
  525. desc->regs.size |= DMA_DESC_WIDTH_2_BYTES;
  526. break;
  527. case PCH_DMA_WIDTH_4_BYTES:
  528. if (desc->regs.size > DMA_DESC_MAX_COUNT_4_BYTES)
  529. goto err_desc_get;
  530. desc->regs.size |= DMA_DESC_WIDTH_4_BYTES;
  531. break;
  532. default:
  533. goto err_desc_get;
  534. }
  535. if (!first) {
  536. first = desc;
  537. } else {
  538. prev->regs.next |= desc->txd.phys;
  539. list_add_tail(&desc->desc_node, &first->tx_list);
  540. }
  541. prev = desc;
  542. }
  543. if (flags & DMA_PREP_INTERRUPT)
  544. desc->regs.next = DMA_DESC_END_WITH_IRQ;
  545. else
  546. desc->regs.next = DMA_DESC_END_WITHOUT_IRQ;
  547. first->txd.cookie = -EBUSY;
  548. desc->txd.flags = flags;
  549. return &first->txd;
  550. err_desc_get:
  551. dev_err(chan2dev(chan), "failed to get desc or wrong parameters\n");
  552. pdc_desc_put(pd_chan, first);
  553. return NULL;
  554. }
  555. static int pd_device_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  556. unsigned long arg)
  557. {
  558. struct pch_dma_chan *pd_chan = to_pd_chan(chan);
  559. struct pch_dma_desc *desc, *_d;
  560. LIST_HEAD(list);
  561. if (cmd != DMA_TERMINATE_ALL)
  562. return -ENXIO;
  563. spin_lock_irq(&pd_chan->lock);
  564. pdc_set_mode(&pd_chan->chan, DMA_CTL0_DISABLE);
  565. list_splice_init(&pd_chan->active_list, &list);
  566. list_splice_init(&pd_chan->queue, &list);
  567. list_for_each_entry_safe(desc, _d, &list, desc_node)
  568. pdc_chain_complete(pd_chan, desc);
  569. spin_unlock_irq(&pd_chan->lock);
  570. return 0;
  571. }
  572. static void pdc_tasklet(unsigned long data)
  573. {
  574. struct pch_dma_chan *pd_chan = (struct pch_dma_chan *)data;
  575. unsigned long flags;
  576. if (!pdc_is_idle(pd_chan)) {
  577. dev_err(chan2dev(&pd_chan->chan),
  578. "BUG: handle non-idle channel in tasklet\n");
  579. return;
  580. }
  581. spin_lock_irqsave(&pd_chan->lock, flags);
  582. if (test_and_clear_bit(0, &pd_chan->err_status))
  583. pdc_handle_error(pd_chan);
  584. else
  585. pdc_advance_work(pd_chan);
  586. spin_unlock_irqrestore(&pd_chan->lock, flags);
  587. }
  588. static irqreturn_t pd_irq(int irq, void *devid)
  589. {
  590. struct pch_dma *pd = (struct pch_dma *)devid;
  591. struct pch_dma_chan *pd_chan;
  592. u32 sts0;
  593. u32 sts2;
  594. int i;
  595. int ret0 = IRQ_NONE;
  596. int ret2 = IRQ_NONE;
  597. sts0 = dma_readl(pd, STS0);
  598. sts2 = dma_readl(pd, STS2);
  599. dev_dbg(pd->dma.dev, "pd_irq sts0: %x\n", sts0);
  600. for (i = 0; i < pd->dma.chancnt; i++) {
  601. pd_chan = &pd->channels[i];
  602. if (i < 8) {
  603. if (sts0 & DMA_STATUS_IRQ(i)) {
  604. if (sts0 & DMA_STATUS0_ERR(i))
  605. set_bit(0, &pd_chan->err_status);
  606. tasklet_schedule(&pd_chan->tasklet);
  607. ret0 = IRQ_HANDLED;
  608. }
  609. } else {
  610. if (sts2 & DMA_STATUS_IRQ(i - 8)) {
  611. if (sts2 & DMA_STATUS2_ERR(i))
  612. set_bit(0, &pd_chan->err_status);
  613. tasklet_schedule(&pd_chan->tasklet);
  614. ret2 = IRQ_HANDLED;
  615. }
  616. }
  617. }
  618. /* clear interrupt bits in status register */
  619. if (ret0)
  620. dma_writel(pd, STS0, sts0);
  621. if (ret2)
  622. dma_writel(pd, STS2, sts2);
  623. return ret0 | ret2;
  624. }
  625. #ifdef CONFIG_PM
  626. static void pch_dma_save_regs(struct pch_dma *pd)
  627. {
  628. struct pch_dma_chan *pd_chan;
  629. struct dma_chan *chan, *_c;
  630. int i = 0;
  631. pd->regs.dma_ctl0 = dma_readl(pd, CTL0);
  632. pd->regs.dma_ctl1 = dma_readl(pd, CTL1);
  633. pd->regs.dma_ctl2 = dma_readl(pd, CTL2);
  634. pd->regs.dma_ctl3 = dma_readl(pd, CTL3);
  635. list_for_each_entry_safe(chan, _c, &pd->dma.channels, device_node) {
  636. pd_chan = to_pd_chan(chan);
  637. pd->ch_regs[i].dev_addr = channel_readl(pd_chan, DEV_ADDR);
  638. pd->ch_regs[i].mem_addr = channel_readl(pd_chan, MEM_ADDR);
  639. pd->ch_regs[i].size = channel_readl(pd_chan, SIZE);
  640. pd->ch_regs[i].next = channel_readl(pd_chan, NEXT);
  641. i++;
  642. }
  643. }
  644. static void pch_dma_restore_regs(struct pch_dma *pd)
  645. {
  646. struct pch_dma_chan *pd_chan;
  647. struct dma_chan *chan, *_c;
  648. int i = 0;
  649. dma_writel(pd, CTL0, pd->regs.dma_ctl0);
  650. dma_writel(pd, CTL1, pd->regs.dma_ctl1);
  651. dma_writel(pd, CTL2, pd->regs.dma_ctl2);
  652. dma_writel(pd, CTL3, pd->regs.dma_ctl3);
  653. list_for_each_entry_safe(chan, _c, &pd->dma.channels, device_node) {
  654. pd_chan = to_pd_chan(chan);
  655. channel_writel(pd_chan, DEV_ADDR, pd->ch_regs[i].dev_addr);
  656. channel_writel(pd_chan, MEM_ADDR, pd->ch_regs[i].mem_addr);
  657. channel_writel(pd_chan, SIZE, pd->ch_regs[i].size);
  658. channel_writel(pd_chan, NEXT, pd->ch_regs[i].next);
  659. i++;
  660. }
  661. }
  662. static int pch_dma_suspend(struct pci_dev *pdev, pm_message_t state)
  663. {
  664. struct pch_dma *pd = pci_get_drvdata(pdev);
  665. if (pd)
  666. pch_dma_save_regs(pd);
  667. pci_save_state(pdev);
  668. pci_disable_device(pdev);
  669. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  670. return 0;
  671. }
  672. static int pch_dma_resume(struct pci_dev *pdev)
  673. {
  674. struct pch_dma *pd = pci_get_drvdata(pdev);
  675. int err;
  676. pci_set_power_state(pdev, PCI_D0);
  677. pci_restore_state(pdev);
  678. err = pci_enable_device(pdev);
  679. if (err) {
  680. dev_dbg(&pdev->dev, "failed to enable device\n");
  681. return err;
  682. }
  683. if (pd)
  684. pch_dma_restore_regs(pd);
  685. return 0;
  686. }
  687. #endif
  688. static int pch_dma_probe(struct pci_dev *pdev,
  689. const struct pci_device_id *id)
  690. {
  691. struct pch_dma *pd;
  692. struct pch_dma_regs *regs;
  693. unsigned int nr_channels;
  694. int err;
  695. int i;
  696. nr_channels = id->driver_data;
  697. pd = kzalloc(sizeof(*pd), GFP_KERNEL);
  698. if (!pd)
  699. return -ENOMEM;
  700. pci_set_drvdata(pdev, pd);
  701. err = pci_enable_device(pdev);
  702. if (err) {
  703. dev_err(&pdev->dev, "Cannot enable PCI device\n");
  704. goto err_free_mem;
  705. }
  706. if (!(pci_resource_flags(pdev, 1) & IORESOURCE_MEM)) {
  707. dev_err(&pdev->dev, "Cannot find proper base address\n");
  708. err = -ENODEV;
  709. goto err_disable_pdev;
  710. }
  711. err = pci_request_regions(pdev, DRV_NAME);
  712. if (err) {
  713. dev_err(&pdev->dev, "Cannot obtain PCI resources\n");
  714. goto err_disable_pdev;
  715. }
  716. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  717. if (err) {
  718. dev_err(&pdev->dev, "Cannot set proper DMA config\n");
  719. goto err_free_res;
  720. }
  721. regs = pd->membase = pci_iomap(pdev, 1, 0);
  722. if (!pd->membase) {
  723. dev_err(&pdev->dev, "Cannot map MMIO registers\n");
  724. err = -ENOMEM;
  725. goto err_free_res;
  726. }
  727. pci_set_master(pdev);
  728. err = request_irq(pdev->irq, pd_irq, IRQF_SHARED, DRV_NAME, pd);
  729. if (err) {
  730. dev_err(&pdev->dev, "Failed to request IRQ\n");
  731. goto err_iounmap;
  732. }
  733. pd->pool = pci_pool_create("pch_dma_desc_pool", pdev,
  734. sizeof(struct pch_dma_desc), 4, 0);
  735. if (!pd->pool) {
  736. dev_err(&pdev->dev, "Failed to alloc DMA descriptors\n");
  737. err = -ENOMEM;
  738. goto err_free_irq;
  739. }
  740. pd->dma.dev = &pdev->dev;
  741. INIT_LIST_HEAD(&pd->dma.channels);
  742. for (i = 0; i < nr_channels; i++) {
  743. struct pch_dma_chan *pd_chan = &pd->channels[i];
  744. pd_chan->chan.device = &pd->dma;
  745. dma_cookie_init(&pd_chan->chan);
  746. pd_chan->membase = &regs->desc[i];
  747. spin_lock_init(&pd_chan->lock);
  748. INIT_LIST_HEAD(&pd_chan->active_list);
  749. INIT_LIST_HEAD(&pd_chan->queue);
  750. INIT_LIST_HEAD(&pd_chan->free_list);
  751. tasklet_init(&pd_chan->tasklet, pdc_tasklet,
  752. (unsigned long)pd_chan);
  753. list_add_tail(&pd_chan->chan.device_node, &pd->dma.channels);
  754. }
  755. dma_cap_zero(pd->dma.cap_mask);
  756. dma_cap_set(DMA_PRIVATE, pd->dma.cap_mask);
  757. dma_cap_set(DMA_SLAVE, pd->dma.cap_mask);
  758. pd->dma.device_alloc_chan_resources = pd_alloc_chan_resources;
  759. pd->dma.device_free_chan_resources = pd_free_chan_resources;
  760. pd->dma.device_tx_status = pd_tx_status;
  761. pd->dma.device_issue_pending = pd_issue_pending;
  762. pd->dma.device_prep_slave_sg = pd_prep_slave_sg;
  763. pd->dma.device_control = pd_device_control;
  764. err = dma_async_device_register(&pd->dma);
  765. if (err) {
  766. dev_err(&pdev->dev, "Failed to register DMA device\n");
  767. goto err_free_pool;
  768. }
  769. return 0;
  770. err_free_pool:
  771. pci_pool_destroy(pd->pool);
  772. err_free_irq:
  773. free_irq(pdev->irq, pd);
  774. err_iounmap:
  775. pci_iounmap(pdev, pd->membase);
  776. err_free_res:
  777. pci_release_regions(pdev);
  778. err_disable_pdev:
  779. pci_disable_device(pdev);
  780. err_free_mem:
  781. return err;
  782. }
  783. static void pch_dma_remove(struct pci_dev *pdev)
  784. {
  785. struct pch_dma *pd = pci_get_drvdata(pdev);
  786. struct pch_dma_chan *pd_chan;
  787. struct dma_chan *chan, *_c;
  788. if (pd) {
  789. dma_async_device_unregister(&pd->dma);
  790. free_irq(pdev->irq, pd);
  791. list_for_each_entry_safe(chan, _c, &pd->dma.channels,
  792. device_node) {
  793. pd_chan = to_pd_chan(chan);
  794. tasklet_kill(&pd_chan->tasklet);
  795. }
  796. pci_pool_destroy(pd->pool);
  797. pci_iounmap(pdev, pd->membase);
  798. pci_release_regions(pdev);
  799. pci_disable_device(pdev);
  800. kfree(pd);
  801. }
  802. }
  803. /* PCI Device ID of DMA device */
  804. #define PCI_VENDOR_ID_ROHM 0x10DB
  805. #define PCI_DEVICE_ID_EG20T_PCH_DMA_8CH 0x8810
  806. #define PCI_DEVICE_ID_EG20T_PCH_DMA_4CH 0x8815
  807. #define PCI_DEVICE_ID_ML7213_DMA1_8CH 0x8026
  808. #define PCI_DEVICE_ID_ML7213_DMA2_8CH 0x802B
  809. #define PCI_DEVICE_ID_ML7213_DMA3_4CH 0x8034
  810. #define PCI_DEVICE_ID_ML7213_DMA4_12CH 0x8032
  811. #define PCI_DEVICE_ID_ML7223_DMA1_4CH 0x800B
  812. #define PCI_DEVICE_ID_ML7223_DMA2_4CH 0x800E
  813. #define PCI_DEVICE_ID_ML7223_DMA3_4CH 0x8017
  814. #define PCI_DEVICE_ID_ML7223_DMA4_4CH 0x803B
  815. #define PCI_DEVICE_ID_ML7831_DMA1_8CH 0x8810
  816. #define PCI_DEVICE_ID_ML7831_DMA2_4CH 0x8815
  817. const struct pci_device_id pch_dma_id_table[] = {
  818. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_EG20T_PCH_DMA_8CH), 8 },
  819. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_EG20T_PCH_DMA_4CH), 4 },
  820. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_DMA1_8CH), 8}, /* UART Video */
  821. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_DMA2_8CH), 8}, /* PCMIF SPI */
  822. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_DMA3_4CH), 4}, /* FPGA */
  823. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_DMA4_12CH), 12}, /* I2S */
  824. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_DMA1_4CH), 4}, /* UART */
  825. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_DMA2_4CH), 4}, /* Video SPI */
  826. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_DMA3_4CH), 4}, /* Security */
  827. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_DMA4_4CH), 4}, /* FPGA */
  828. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7831_DMA1_8CH), 8}, /* UART */
  829. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7831_DMA2_4CH), 4}, /* SPI */
  830. { 0, },
  831. };
  832. static struct pci_driver pch_dma_driver = {
  833. .name = DRV_NAME,
  834. .id_table = pch_dma_id_table,
  835. .probe = pch_dma_probe,
  836. .remove = pch_dma_remove,
  837. #ifdef CONFIG_PM
  838. .suspend = pch_dma_suspend,
  839. .resume = pch_dma_resume,
  840. #endif
  841. };
  842. module_pci_driver(pch_dma_driver);
  843. MODULE_DESCRIPTION("Intel EG20T PCH / LAPIS Semicon ML7213/ML7223/ML7831 IOH "
  844. "DMA controller driver");
  845. MODULE_AUTHOR("Yong Wang <yong.y.wang@intel.com>");
  846. MODULE_LICENSE("GPL v2");
  847. MODULE_DEVICE_TABLE(pci, pch_dma_id_table);