123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594 |
- /*
- * SuperH Timer Support - MTU2
- *
- * Copyright (C) 2009 Magnus Damm
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; either version 2 of the License
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- */
- #include <linux/clk.h>
- #include <linux/clockchips.h>
- #include <linux/delay.h>
- #include <linux/err.h>
- #include <linux/init.h>
- #include <linux/interrupt.h>
- #include <linux/io.h>
- #include <linux/ioport.h>
- #include <linux/irq.h>
- #include <linux/module.h>
- #include <linux/platform_device.h>
- #include <linux/pm_domain.h>
- #include <linux/pm_runtime.h>
- #include <linux/sh_timer.h>
- #include <linux/slab.h>
- #include <linux/spinlock.h>
- struct sh_mtu2_device;
- struct sh_mtu2_channel {
- struct sh_mtu2_device *mtu;
- unsigned int index;
- void __iomem *base;
- int irq;
- struct clock_event_device ced;
- };
- struct sh_mtu2_device {
- struct platform_device *pdev;
- void __iomem *mapbase;
- struct clk *clk;
- struct sh_mtu2_channel *channels;
- unsigned int num_channels;
- bool legacy;
- bool has_clockevent;
- };
- static DEFINE_RAW_SPINLOCK(sh_mtu2_lock);
- #define TSTR -1 /* shared register */
- #define TCR 0 /* channel register */
- #define TMDR 1 /* channel register */
- #define TIOR 2 /* channel register */
- #define TIER 3 /* channel register */
- #define TSR 4 /* channel register */
- #define TCNT 5 /* channel register */
- #define TGR 6 /* channel register */
- #define TCR_CCLR_NONE (0 << 5)
- #define TCR_CCLR_TGRA (1 << 5)
- #define TCR_CCLR_TGRB (2 << 5)
- #define TCR_CCLR_SYNC (3 << 5)
- #define TCR_CCLR_TGRC (5 << 5)
- #define TCR_CCLR_TGRD (6 << 5)
- #define TCR_CCLR_MASK (7 << 5)
- #define TCR_CKEG_RISING (0 << 3)
- #define TCR_CKEG_FALLING (1 << 3)
- #define TCR_CKEG_BOTH (2 << 3)
- #define TCR_CKEG_MASK (3 << 3)
- /* Values 4 to 7 are channel-dependent */
- #define TCR_TPSC_P1 (0 << 0)
- #define TCR_TPSC_P4 (1 << 0)
- #define TCR_TPSC_P16 (2 << 0)
- #define TCR_TPSC_P64 (3 << 0)
- #define TCR_TPSC_CH0_TCLKA (4 << 0)
- #define TCR_TPSC_CH0_TCLKB (5 << 0)
- #define TCR_TPSC_CH0_TCLKC (6 << 0)
- #define TCR_TPSC_CH0_TCLKD (7 << 0)
- #define TCR_TPSC_CH1_TCLKA (4 << 0)
- #define TCR_TPSC_CH1_TCLKB (5 << 0)
- #define TCR_TPSC_CH1_P256 (6 << 0)
- #define TCR_TPSC_CH1_TCNT2 (7 << 0)
- #define TCR_TPSC_CH2_TCLKA (4 << 0)
- #define TCR_TPSC_CH2_TCLKB (5 << 0)
- #define TCR_TPSC_CH2_TCLKC (6 << 0)
- #define TCR_TPSC_CH2_P1024 (7 << 0)
- #define TCR_TPSC_CH34_P256 (4 << 0)
- #define TCR_TPSC_CH34_P1024 (5 << 0)
- #define TCR_TPSC_CH34_TCLKA (6 << 0)
- #define TCR_TPSC_CH34_TCLKB (7 << 0)
- #define TCR_TPSC_MASK (7 << 0)
- #define TMDR_BFE (1 << 6)
- #define TMDR_BFB (1 << 5)
- #define TMDR_BFA (1 << 4)
- #define TMDR_MD_NORMAL (0 << 0)
- #define TMDR_MD_PWM_1 (2 << 0)
- #define TMDR_MD_PWM_2 (3 << 0)
- #define TMDR_MD_PHASE_1 (4 << 0)
- #define TMDR_MD_PHASE_2 (5 << 0)
- #define TMDR_MD_PHASE_3 (6 << 0)
- #define TMDR_MD_PHASE_4 (7 << 0)
- #define TMDR_MD_PWM_SYNC (8 << 0)
- #define TMDR_MD_PWM_COMP_CREST (13 << 0)
- #define TMDR_MD_PWM_COMP_TROUGH (14 << 0)
- #define TMDR_MD_PWM_COMP_BOTH (15 << 0)
- #define TMDR_MD_MASK (15 << 0)
- #define TIOC_IOCH(n) ((n) << 4)
- #define TIOC_IOCL(n) ((n) << 0)
- #define TIOR_OC_RETAIN (0 << 0)
- #define TIOR_OC_0_CLEAR (1 << 0)
- #define TIOR_OC_0_SET (2 << 0)
- #define TIOR_OC_0_TOGGLE (3 << 0)
- #define TIOR_OC_1_CLEAR (5 << 0)
- #define TIOR_OC_1_SET (6 << 0)
- #define TIOR_OC_1_TOGGLE (7 << 0)
- #define TIOR_IC_RISING (8 << 0)
- #define TIOR_IC_FALLING (9 << 0)
- #define TIOR_IC_BOTH (10 << 0)
- #define TIOR_IC_TCNT (12 << 0)
- #define TIOR_MASK (15 << 0)
- #define TIER_TTGE (1 << 7)
- #define TIER_TTGE2 (1 << 6)
- #define TIER_TCIEU (1 << 5)
- #define TIER_TCIEV (1 << 4)
- #define TIER_TGIED (1 << 3)
- #define TIER_TGIEC (1 << 2)
- #define TIER_TGIEB (1 << 1)
- #define TIER_TGIEA (1 << 0)
- #define TSR_TCFD (1 << 7)
- #define TSR_TCFU (1 << 5)
- #define TSR_TCFV (1 << 4)
- #define TSR_TGFD (1 << 3)
- #define TSR_TGFC (1 << 2)
- #define TSR_TGFB (1 << 1)
- #define TSR_TGFA (1 << 0)
- static unsigned long mtu2_reg_offs[] = {
- [TCR] = 0,
- [TMDR] = 1,
- [TIOR] = 2,
- [TIER] = 4,
- [TSR] = 5,
- [TCNT] = 6,
- [TGR] = 8,
- };
- static inline unsigned long sh_mtu2_read(struct sh_mtu2_channel *ch, int reg_nr)
- {
- unsigned long offs;
- if (reg_nr == TSTR) {
- if (ch->mtu->legacy)
- return ioread8(ch->mtu->mapbase);
- else
- return ioread8(ch->mtu->mapbase + 0x280);
- }
- offs = mtu2_reg_offs[reg_nr];
- if ((reg_nr == TCNT) || (reg_nr == TGR))
- return ioread16(ch->base + offs);
- else
- return ioread8(ch->base + offs);
- }
- static inline void sh_mtu2_write(struct sh_mtu2_channel *ch, int reg_nr,
- unsigned long value)
- {
- unsigned long offs;
- if (reg_nr == TSTR) {
- if (ch->mtu->legacy)
- return iowrite8(value, ch->mtu->mapbase);
- else
- return iowrite8(value, ch->mtu->mapbase + 0x280);
- }
- offs = mtu2_reg_offs[reg_nr];
- if ((reg_nr == TCNT) || (reg_nr == TGR))
- iowrite16(value, ch->base + offs);
- else
- iowrite8(value, ch->base + offs);
- }
- static void sh_mtu2_start_stop_ch(struct sh_mtu2_channel *ch, int start)
- {
- unsigned long flags, value;
- /* start stop register shared by multiple timer channels */
- raw_spin_lock_irqsave(&sh_mtu2_lock, flags);
- value = sh_mtu2_read(ch, TSTR);
- if (start)
- value |= 1 << ch->index;
- else
- value &= ~(1 << ch->index);
- sh_mtu2_write(ch, TSTR, value);
- raw_spin_unlock_irqrestore(&sh_mtu2_lock, flags);
- }
- static int sh_mtu2_enable(struct sh_mtu2_channel *ch)
- {
- unsigned long periodic;
- unsigned long rate;
- int ret;
- pm_runtime_get_sync(&ch->mtu->pdev->dev);
- dev_pm_syscore_device(&ch->mtu->pdev->dev, true);
- /* enable clock */
- ret = clk_enable(ch->mtu->clk);
- if (ret) {
- dev_err(&ch->mtu->pdev->dev, "ch%u: cannot enable clock\n",
- ch->index);
- return ret;
- }
- /* make sure channel is disabled */
- sh_mtu2_start_stop_ch(ch, 0);
- rate = clk_get_rate(ch->mtu->clk) / 64;
- periodic = (rate + HZ/2) / HZ;
- /*
- * "Periodic Counter Operation"
- * Clear on TGRA compare match, divide clock by 64.
- */
- sh_mtu2_write(ch, TCR, TCR_CCLR_TGRA | TCR_TPSC_P64);
- sh_mtu2_write(ch, TIOR, TIOC_IOCH(TIOR_OC_0_CLEAR) |
- TIOC_IOCL(TIOR_OC_0_CLEAR));
- sh_mtu2_write(ch, TGR, periodic);
- sh_mtu2_write(ch, TCNT, 0);
- sh_mtu2_write(ch, TMDR, TMDR_MD_NORMAL);
- sh_mtu2_write(ch, TIER, TIER_TGIEA);
- /* enable channel */
- sh_mtu2_start_stop_ch(ch, 1);
- return 0;
- }
- static void sh_mtu2_disable(struct sh_mtu2_channel *ch)
- {
- /* disable channel */
- sh_mtu2_start_stop_ch(ch, 0);
- /* stop clock */
- clk_disable(ch->mtu->clk);
- dev_pm_syscore_device(&ch->mtu->pdev->dev, false);
- pm_runtime_put(&ch->mtu->pdev->dev);
- }
- static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id)
- {
- struct sh_mtu2_channel *ch = dev_id;
- /* acknowledge interrupt */
- sh_mtu2_read(ch, TSR);
- sh_mtu2_write(ch, TSR, ~TSR_TGFA);
- /* notify clockevent layer */
- ch->ced.event_handler(&ch->ced);
- return IRQ_HANDLED;
- }
- static struct sh_mtu2_channel *ced_to_sh_mtu2(struct clock_event_device *ced)
- {
- return container_of(ced, struct sh_mtu2_channel, ced);
- }
- static void sh_mtu2_clock_event_mode(enum clock_event_mode mode,
- struct clock_event_device *ced)
- {
- struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
- int disabled = 0;
- /* deal with old setting first */
- switch (ced->mode) {
- case CLOCK_EVT_MODE_PERIODIC:
- sh_mtu2_disable(ch);
- disabled = 1;
- break;
- default:
- break;
- }
- switch (mode) {
- case CLOCK_EVT_MODE_PERIODIC:
- dev_info(&ch->mtu->pdev->dev,
- "ch%u: used for periodic clock events\n", ch->index);
- sh_mtu2_enable(ch);
- break;
- case CLOCK_EVT_MODE_UNUSED:
- if (!disabled)
- sh_mtu2_disable(ch);
- break;
- case CLOCK_EVT_MODE_SHUTDOWN:
- default:
- break;
- }
- }
- static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced)
- {
- pm_genpd_syscore_poweroff(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
- }
- static void sh_mtu2_clock_event_resume(struct clock_event_device *ced)
- {
- pm_genpd_syscore_poweron(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
- }
- static void sh_mtu2_register_clockevent(struct sh_mtu2_channel *ch,
- const char *name)
- {
- struct clock_event_device *ced = &ch->ced;
- int ret;
- ced->name = name;
- ced->features = CLOCK_EVT_FEAT_PERIODIC;
- ced->rating = 200;
- ced->cpumask = cpu_possible_mask;
- ced->set_mode = sh_mtu2_clock_event_mode;
- ced->suspend = sh_mtu2_clock_event_suspend;
- ced->resume = sh_mtu2_clock_event_resume;
- dev_info(&ch->mtu->pdev->dev, "ch%u: used for clock events\n",
- ch->index);
- clockevents_register_device(ced);
- ret = request_irq(ch->irq, sh_mtu2_interrupt,
- IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
- dev_name(&ch->mtu->pdev->dev), ch);
- if (ret) {
- dev_err(&ch->mtu->pdev->dev, "ch%u: failed to request irq %d\n",
- ch->index, ch->irq);
- return;
- }
- }
- static int sh_mtu2_register(struct sh_mtu2_channel *ch, const char *name,
- bool clockevent)
- {
- if (clockevent) {
- ch->mtu->has_clockevent = true;
- sh_mtu2_register_clockevent(ch, name);
- }
- return 0;
- }
- static int sh_mtu2_setup_channel(struct sh_mtu2_channel *ch, unsigned int index,
- struct sh_mtu2_device *mtu)
- {
- static const unsigned int channel_offsets[] = {
- 0x300, 0x380, 0x000,
- };
- bool clockevent;
- ch->mtu = mtu;
- if (mtu->legacy) {
- struct sh_timer_config *cfg = mtu->pdev->dev.platform_data;
- clockevent = cfg->clockevent_rating != 0;
- ch->irq = platform_get_irq(mtu->pdev, 0);
- ch->base = mtu->mapbase - cfg->channel_offset;
- ch->index = cfg->timer_bit;
- } else {
- char name[6];
- clockevent = true;
- sprintf(name, "tgi%ua", index);
- ch->irq = platform_get_irq_byname(mtu->pdev, name);
- ch->base = mtu->mapbase + channel_offsets[index];
- ch->index = index;
- }
- if (ch->irq < 0) {
- /* Skip channels with no declared interrupt. */
- if (!mtu->legacy)
- return 0;
- dev_err(&mtu->pdev->dev, "ch%u: failed to get irq\n",
- ch->index);
- return ch->irq;
- }
- return sh_mtu2_register(ch, dev_name(&mtu->pdev->dev), clockevent);
- }
- static int sh_mtu2_map_memory(struct sh_mtu2_device *mtu)
- {
- struct resource *res;
- res = platform_get_resource(mtu->pdev, IORESOURCE_MEM, 0);
- if (!res) {
- dev_err(&mtu->pdev->dev, "failed to get I/O memory\n");
- return -ENXIO;
- }
- mtu->mapbase = ioremap_nocache(res->start, resource_size(res));
- if (mtu->mapbase == NULL)
- return -ENXIO;
- /*
- * In legacy platform device configuration (with one device per channel)
- * the resource points to the channel base address.
- */
- if (mtu->legacy) {
- struct sh_timer_config *cfg = mtu->pdev->dev.platform_data;
- mtu->mapbase += cfg->channel_offset;
- }
- return 0;
- }
- static void sh_mtu2_unmap_memory(struct sh_mtu2_device *mtu)
- {
- if (mtu->legacy) {
- struct sh_timer_config *cfg = mtu->pdev->dev.platform_data;
- mtu->mapbase -= cfg->channel_offset;
- }
- iounmap(mtu->mapbase);
- }
- static int sh_mtu2_setup(struct sh_mtu2_device *mtu,
- struct platform_device *pdev)
- {
- struct sh_timer_config *cfg = pdev->dev.platform_data;
- const struct platform_device_id *id = pdev->id_entry;
- unsigned int i;
- int ret;
- mtu->pdev = pdev;
- mtu->legacy = id->driver_data;
- if (mtu->legacy && !cfg) {
- dev_err(&mtu->pdev->dev, "missing platform data\n");
- return -ENXIO;
- }
- /* Get hold of clock. */
- mtu->clk = clk_get(&mtu->pdev->dev, mtu->legacy ? "mtu2_fck" : "fck");
- if (IS_ERR(mtu->clk)) {
- dev_err(&mtu->pdev->dev, "cannot get clock\n");
- return PTR_ERR(mtu->clk);
- }
- ret = clk_prepare(mtu->clk);
- if (ret < 0)
- goto err_clk_put;
- /* Map the memory resource. */
- ret = sh_mtu2_map_memory(mtu);
- if (ret < 0) {
- dev_err(&mtu->pdev->dev, "failed to remap I/O memory\n");
- goto err_clk_unprepare;
- }
- /* Allocate and setup the channels. */
- if (mtu->legacy)
- mtu->num_channels = 1;
- else
- mtu->num_channels = 3;
- mtu->channels = kzalloc(sizeof(*mtu->channels) * mtu->num_channels,
- GFP_KERNEL);
- if (mtu->channels == NULL) {
- ret = -ENOMEM;
- goto err_unmap;
- }
- if (mtu->legacy) {
- ret = sh_mtu2_setup_channel(&mtu->channels[0], 0, mtu);
- if (ret < 0)
- goto err_unmap;
- } else {
- for (i = 0; i < mtu->num_channels; ++i) {
- ret = sh_mtu2_setup_channel(&mtu->channels[i], i, mtu);
- if (ret < 0)
- goto err_unmap;
- }
- }
- platform_set_drvdata(pdev, mtu);
- return 0;
- err_unmap:
- kfree(mtu->channels);
- sh_mtu2_unmap_memory(mtu);
- err_clk_unprepare:
- clk_unprepare(mtu->clk);
- err_clk_put:
- clk_put(mtu->clk);
- return ret;
- }
- static int sh_mtu2_probe(struct platform_device *pdev)
- {
- struct sh_mtu2_device *mtu = platform_get_drvdata(pdev);
- int ret;
- if (!is_early_platform_device(pdev)) {
- pm_runtime_set_active(&pdev->dev);
- pm_runtime_enable(&pdev->dev);
- }
- if (mtu) {
- dev_info(&pdev->dev, "kept as earlytimer\n");
- goto out;
- }
- mtu = kzalloc(sizeof(*mtu), GFP_KERNEL);
- if (mtu == NULL)
- return -ENOMEM;
- ret = sh_mtu2_setup(mtu, pdev);
- if (ret) {
- kfree(mtu);
- pm_runtime_idle(&pdev->dev);
- return ret;
- }
- if (is_early_platform_device(pdev))
- return 0;
- out:
- if (mtu->has_clockevent)
- pm_runtime_irq_safe(&pdev->dev);
- else
- pm_runtime_idle(&pdev->dev);
- return 0;
- }
- static int sh_mtu2_remove(struct platform_device *pdev)
- {
- return -EBUSY; /* cannot unregister clockevent */
- }
- static const struct platform_device_id sh_mtu2_id_table[] = {
- { "sh_mtu2", 1 },
- { "sh-mtu2", 0 },
- { },
- };
- MODULE_DEVICE_TABLE(platform, sh_mtu2_id_table);
- static struct platform_driver sh_mtu2_device_driver = {
- .probe = sh_mtu2_probe,
- .remove = sh_mtu2_remove,
- .driver = {
- .name = "sh_mtu2",
- },
- .id_table = sh_mtu2_id_table,
- };
- static int __init sh_mtu2_init(void)
- {
- return platform_driver_register(&sh_mtu2_device_driver);
- }
- static void __exit sh_mtu2_exit(void)
- {
- platform_driver_unregister(&sh_mtu2_device_driver);
- }
- early_platform_init("earlytimer", &sh_mtu2_device_driver);
- subsys_initcall(sh_mtu2_init);
- module_exit(sh_mtu2_exit);
- MODULE_AUTHOR("Magnus Damm");
- MODULE_DESCRIPTION("SuperH MTU2 Timer Driver");
- MODULE_LICENSE("GPL v2");
|