clk.h 1.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061
  1. /*
  2. * Copyright (c) 2013, Steffen Trumtrar <s.trumtrar@pengutronix.de>
  3. *
  4. * based on drivers/clk/tegra/clk.h
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. */
  16. #ifndef __SOCFPGA_CLK_H
  17. #define __SOCFPGA_CLK_H
  18. #include <linux/clk-provider.h>
  19. #include <linux/clkdev.h>
  20. /* Clock Manager offsets */
  21. #define CLKMGR_CTRL 0x0
  22. #define CLKMGR_BYPASS 0x4
  23. #define CLKMGR_L4SRC 0x70
  24. #define CLKMGR_PERPLL_SRC 0xAC
  25. #define SOCFPGA_MAX_PARENTS 3
  26. #define div_mask(width) ((1 << (width)) - 1)
  27. extern void __iomem *clk_mgr_base_addr;
  28. void __init socfpga_pll_init(struct device_node *node);
  29. void __init socfpga_periph_init(struct device_node *node);
  30. void __init socfpga_gate_init(struct device_node *node);
  31. struct socfpga_pll {
  32. struct clk_gate hw;
  33. };
  34. struct socfpga_gate_clk {
  35. struct clk_gate hw;
  36. char *parent_name;
  37. u32 fixed_div;
  38. void __iomem *div_reg;
  39. u32 width; /* only valid if div_reg != 0 */
  40. u32 shift; /* only valid if div_reg != 0 */
  41. u32 clk_phase[2];
  42. };
  43. struct socfpga_periph_clk {
  44. struct clk_gate hw;
  45. char *parent_name;
  46. u32 fixed_div;
  47. void __iomem *div_reg;
  48. u32 width; /* only valid if div_reg != 0 */
  49. u32 shift; /* only valid if div_reg != 0 */
  50. };
  51. #endif /* SOCFPGA_CLK_H */