clk-prima2.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * Clock tree for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 - 2014 Cambridge Silicon Radio Limited, a CSR plc group
  5. * company.
  6. *
  7. * Licensed under GPLv2 or later.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/bitops.h>
  11. #include <linux/io.h>
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/of_address.h>
  16. #include <linux/syscore_ops.h>
  17. #include "prima2.h"
  18. #include "clk-common.c"
  19. static struct clk_dmn clk_mmc01 = {
  20. .regofs = SIRFSOC_CLKC_MMC_CFG,
  21. .enable_bit = 59,
  22. .hw = {
  23. .init = &clk_mmc01_init,
  24. },
  25. };
  26. static struct clk_dmn clk_mmc23 = {
  27. .regofs = SIRFSOC_CLKC_MMC_CFG,
  28. .enable_bit = 60,
  29. .hw = {
  30. .init = &clk_mmc23_init,
  31. },
  32. };
  33. static struct clk_dmn clk_mmc45 = {
  34. .regofs = SIRFSOC_CLKC_MMC_CFG,
  35. .enable_bit = 61,
  36. .hw = {
  37. .init = &clk_mmc45_init,
  38. },
  39. };
  40. static struct clk_init_data clk_nand_init = {
  41. .name = "nand",
  42. .ops = &ios_ops,
  43. .parent_names = std_clk_io_parents,
  44. .num_parents = ARRAY_SIZE(std_clk_io_parents),
  45. };
  46. static struct clk_std clk_nand = {
  47. .enable_bit = 34,
  48. .hw = {
  49. .init = &clk_nand_init,
  50. },
  51. };
  52. enum prima2_clk_index {
  53. /* 0 1 2 3 4 5 6 7 8 9 */
  54. rtc, osc, pll1, pll2, pll3, mem, sys, security, dsp, gps,
  55. mf, io, cpu, uart0, uart1, uart2, tsc, i2c0, i2c1, spi0,
  56. spi1, pwmc, efuse, pulse, dmac0, dmac1, nand, audio, usp0, usp1,
  57. usp2, vip, gfx, mm, lcd, vpp, mmc01, mmc23, mmc45, usbpll,
  58. usb0, usb1, cphif, maxclk,
  59. };
  60. static __initdata struct clk_hw *prima2_clk_hw_array[maxclk] = {
  61. NULL, /* dummy */
  62. NULL,
  63. &clk_pll1.hw,
  64. &clk_pll2.hw,
  65. &clk_pll3.hw,
  66. &clk_mem.hw,
  67. &clk_sys.hw,
  68. &clk_security.hw,
  69. &clk_dsp.hw,
  70. &clk_gps.hw,
  71. &clk_mf.hw,
  72. &clk_io.hw,
  73. &clk_cpu.hw,
  74. &clk_uart0.hw,
  75. &clk_uart1.hw,
  76. &clk_uart2.hw,
  77. &clk_tsc.hw,
  78. &clk_i2c0.hw,
  79. &clk_i2c1.hw,
  80. &clk_spi0.hw,
  81. &clk_spi1.hw,
  82. &clk_pwmc.hw,
  83. &clk_efuse.hw,
  84. &clk_pulse.hw,
  85. &clk_dmac0.hw,
  86. &clk_dmac1.hw,
  87. &clk_nand.hw,
  88. &clk_audio.hw,
  89. &clk_usp0.hw,
  90. &clk_usp1.hw,
  91. &clk_usp2.hw,
  92. &clk_vip.hw,
  93. &clk_gfx.hw,
  94. &clk_mm.hw,
  95. &clk_lcd.hw,
  96. &clk_vpp.hw,
  97. &clk_mmc01.hw,
  98. &clk_mmc23.hw,
  99. &clk_mmc45.hw,
  100. &usb_pll_clk_hw,
  101. &clk_usb0.hw,
  102. &clk_usb1.hw,
  103. &clk_cphif.hw,
  104. };
  105. static struct clk *prima2_clks[maxclk];
  106. static void __init prima2_clk_init(struct device_node *np)
  107. {
  108. struct device_node *rscnp;
  109. int i;
  110. rscnp = of_find_compatible_node(NULL, NULL, "sirf,prima2-rsc");
  111. sirfsoc_rsc_vbase = of_iomap(rscnp, 0);
  112. if (!sirfsoc_rsc_vbase)
  113. panic("unable to map rsc registers\n");
  114. of_node_put(rscnp);
  115. sirfsoc_clk_vbase = of_iomap(np, 0);
  116. if (!sirfsoc_clk_vbase)
  117. panic("unable to map clkc registers\n");
  118. /* These are always available (RTC and 26MHz OSC)*/
  119. prima2_clks[rtc] = clk_register_fixed_rate(NULL, "rtc", NULL,
  120. CLK_IS_ROOT, 32768);
  121. prima2_clks[osc] = clk_register_fixed_rate(NULL, "osc", NULL,
  122. CLK_IS_ROOT, 26000000);
  123. for (i = pll1; i < maxclk; i++) {
  124. prima2_clks[i] = clk_register(NULL, prima2_clk_hw_array[i]);
  125. BUG_ON(!prima2_clks[i]);
  126. }
  127. clk_register_clkdev(prima2_clks[cpu], NULL, "cpu");
  128. clk_register_clkdev(prima2_clks[io], NULL, "io");
  129. clk_register_clkdev(prima2_clks[mem], NULL, "mem");
  130. clk_register_clkdev(prima2_clks[mem], NULL, "osc");
  131. clk_data.clks = prima2_clks;
  132. clk_data.clk_num = maxclk;
  133. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  134. }
  135. CLK_OF_DECLARE(prima2_clk, "sirf,prima2-clkc", prima2_clk_init);