mmcc-msm8974.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,mmcc-msm8974.h>
  24. #include <dt-bindings/reset/qcom,mmcc-msm8974.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #define P_XO 0
  32. #define P_MMPLL0 1
  33. #define P_EDPLINK 1
  34. #define P_MMPLL1 2
  35. #define P_HDMIPLL 2
  36. #define P_GPLL0 3
  37. #define P_EDPVCO 3
  38. #define P_GPLL1 4
  39. #define P_DSI0PLL 4
  40. #define P_DSI0PLL_BYTE 4
  41. #define P_MMPLL2 4
  42. #define P_MMPLL3 4
  43. #define P_DSI1PLL 5
  44. #define P_DSI1PLL_BYTE 5
  45. static const u8 mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
  46. [P_XO] = 0,
  47. [P_MMPLL0] = 1,
  48. [P_MMPLL1] = 2,
  49. [P_GPLL0] = 5,
  50. };
  51. static const char *mmcc_xo_mmpll0_mmpll1_gpll0[] = {
  52. "xo",
  53. "mmpll0_vote",
  54. "mmpll1_vote",
  55. "mmss_gpll0_vote",
  56. };
  57. static const u8 mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
  58. [P_XO] = 0,
  59. [P_MMPLL0] = 1,
  60. [P_HDMIPLL] = 4,
  61. [P_GPLL0] = 5,
  62. [P_DSI0PLL] = 2,
  63. [P_DSI1PLL] = 3,
  64. };
  65. static const char *mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
  66. "xo",
  67. "mmpll0_vote",
  68. "hdmipll",
  69. "mmss_gpll0_vote",
  70. "dsi0pll",
  71. "dsi1pll",
  72. };
  73. static const u8 mmcc_xo_mmpll0_1_2_gpll0_map[] = {
  74. [P_XO] = 0,
  75. [P_MMPLL0] = 1,
  76. [P_MMPLL1] = 2,
  77. [P_GPLL0] = 5,
  78. [P_MMPLL2] = 3,
  79. };
  80. static const char *mmcc_xo_mmpll0_1_2_gpll0[] = {
  81. "xo",
  82. "mmpll0_vote",
  83. "mmpll1_vote",
  84. "mmss_gpll0_vote",
  85. "mmpll2",
  86. };
  87. static const u8 mmcc_xo_mmpll0_1_3_gpll0_map[] = {
  88. [P_XO] = 0,
  89. [P_MMPLL0] = 1,
  90. [P_MMPLL1] = 2,
  91. [P_GPLL0] = 5,
  92. [P_MMPLL3] = 3,
  93. };
  94. static const char *mmcc_xo_mmpll0_1_3_gpll0[] = {
  95. "xo",
  96. "mmpll0_vote",
  97. "mmpll1_vote",
  98. "mmss_gpll0_vote",
  99. "mmpll3",
  100. };
  101. static const u8 mmcc_xo_mmpll0_1_gpll1_0_map[] = {
  102. [P_XO] = 0,
  103. [P_MMPLL0] = 1,
  104. [P_MMPLL1] = 2,
  105. [P_GPLL0] = 5,
  106. [P_GPLL1] = 4,
  107. };
  108. static const char *mmcc_xo_mmpll0_1_gpll1_0[] = {
  109. "xo",
  110. "mmpll0_vote",
  111. "mmpll1_vote",
  112. "mmss_gpll0_vote",
  113. "gpll1_vote",
  114. };
  115. static const u8 mmcc_xo_dsi_hdmi_edp_map[] = {
  116. [P_XO] = 0,
  117. [P_EDPLINK] = 4,
  118. [P_HDMIPLL] = 3,
  119. [P_EDPVCO] = 5,
  120. [P_DSI0PLL] = 1,
  121. [P_DSI1PLL] = 2,
  122. };
  123. static const char *mmcc_xo_dsi_hdmi_edp[] = {
  124. "xo",
  125. "edp_link_clk",
  126. "hdmipll",
  127. "edp_vco_div",
  128. "dsi0pll",
  129. "dsi1pll",
  130. };
  131. static const u8 mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
  132. [P_XO] = 0,
  133. [P_EDPLINK] = 4,
  134. [P_HDMIPLL] = 3,
  135. [P_GPLL0] = 5,
  136. [P_DSI0PLL] = 1,
  137. [P_DSI1PLL] = 2,
  138. };
  139. static const char *mmcc_xo_dsi_hdmi_edp_gpll0[] = {
  140. "xo",
  141. "edp_link_clk",
  142. "hdmipll",
  143. "gpll0_vote",
  144. "dsi0pll",
  145. "dsi1pll",
  146. };
  147. static const u8 mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
  148. [P_XO] = 0,
  149. [P_EDPLINK] = 4,
  150. [P_HDMIPLL] = 3,
  151. [P_GPLL0] = 5,
  152. [P_DSI0PLL_BYTE] = 1,
  153. [P_DSI1PLL_BYTE] = 2,
  154. };
  155. static const char *mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
  156. "xo",
  157. "edp_link_clk",
  158. "hdmipll",
  159. "gpll0_vote",
  160. "dsi0pllbyte",
  161. "dsi1pllbyte",
  162. };
  163. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  164. static struct clk_pll mmpll0 = {
  165. .l_reg = 0x0004,
  166. .m_reg = 0x0008,
  167. .n_reg = 0x000c,
  168. .config_reg = 0x0014,
  169. .mode_reg = 0x0000,
  170. .status_reg = 0x001c,
  171. .status_bit = 17,
  172. .clkr.hw.init = &(struct clk_init_data){
  173. .name = "mmpll0",
  174. .parent_names = (const char *[]){ "xo" },
  175. .num_parents = 1,
  176. .ops = &clk_pll_ops,
  177. },
  178. };
  179. static struct clk_regmap mmpll0_vote = {
  180. .enable_reg = 0x0100,
  181. .enable_mask = BIT(0),
  182. .hw.init = &(struct clk_init_data){
  183. .name = "mmpll0_vote",
  184. .parent_names = (const char *[]){ "mmpll0" },
  185. .num_parents = 1,
  186. .ops = &clk_pll_vote_ops,
  187. },
  188. };
  189. static struct clk_pll mmpll1 = {
  190. .l_reg = 0x0044,
  191. .m_reg = 0x0048,
  192. .n_reg = 0x004c,
  193. .config_reg = 0x0050,
  194. .mode_reg = 0x0040,
  195. .status_reg = 0x005c,
  196. .status_bit = 17,
  197. .clkr.hw.init = &(struct clk_init_data){
  198. .name = "mmpll1",
  199. .parent_names = (const char *[]){ "xo" },
  200. .num_parents = 1,
  201. .ops = &clk_pll_ops,
  202. },
  203. };
  204. static struct clk_regmap mmpll1_vote = {
  205. .enable_reg = 0x0100,
  206. .enable_mask = BIT(1),
  207. .hw.init = &(struct clk_init_data){
  208. .name = "mmpll1_vote",
  209. .parent_names = (const char *[]){ "mmpll1" },
  210. .num_parents = 1,
  211. .ops = &clk_pll_vote_ops,
  212. },
  213. };
  214. static struct clk_pll mmpll2 = {
  215. .l_reg = 0x4104,
  216. .m_reg = 0x4108,
  217. .n_reg = 0x410c,
  218. .config_reg = 0x4110,
  219. .mode_reg = 0x4100,
  220. .status_reg = 0x411c,
  221. .clkr.hw.init = &(struct clk_init_data){
  222. .name = "mmpll2",
  223. .parent_names = (const char *[]){ "xo" },
  224. .num_parents = 1,
  225. .ops = &clk_pll_ops,
  226. },
  227. };
  228. static struct clk_pll mmpll3 = {
  229. .l_reg = 0x0084,
  230. .m_reg = 0x0088,
  231. .n_reg = 0x008c,
  232. .config_reg = 0x0090,
  233. .mode_reg = 0x0080,
  234. .status_reg = 0x009c,
  235. .status_bit = 17,
  236. .clkr.hw.init = &(struct clk_init_data){
  237. .name = "mmpll3",
  238. .parent_names = (const char *[]){ "xo" },
  239. .num_parents = 1,
  240. .ops = &clk_pll_ops,
  241. },
  242. };
  243. static struct clk_rcg2 mmss_ahb_clk_src = {
  244. .cmd_rcgr = 0x5000,
  245. .hid_width = 5,
  246. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  247. .clkr.hw.init = &(struct clk_init_data){
  248. .name = "mmss_ahb_clk_src",
  249. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  250. .num_parents = 4,
  251. .ops = &clk_rcg2_ops,
  252. },
  253. };
  254. static struct freq_tbl ftbl_mmss_axi_clk[] = {
  255. F( 19200000, P_XO, 1, 0, 0),
  256. F( 37500000, P_GPLL0, 16, 0, 0),
  257. F( 50000000, P_GPLL0, 12, 0, 0),
  258. F( 75000000, P_GPLL0, 8, 0, 0),
  259. F(100000000, P_GPLL0, 6, 0, 0),
  260. F(150000000, P_GPLL0, 4, 0, 0),
  261. F(291750000, P_MMPLL1, 4, 0, 0),
  262. F(400000000, P_MMPLL0, 2, 0, 0),
  263. F(466800000, P_MMPLL1, 2.5, 0, 0),
  264. };
  265. static struct clk_rcg2 mmss_axi_clk_src = {
  266. .cmd_rcgr = 0x5040,
  267. .hid_width = 5,
  268. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  269. .freq_tbl = ftbl_mmss_axi_clk,
  270. .clkr.hw.init = &(struct clk_init_data){
  271. .name = "mmss_axi_clk_src",
  272. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  273. .num_parents = 4,
  274. .ops = &clk_rcg2_ops,
  275. },
  276. };
  277. static struct freq_tbl ftbl_ocmemnoc_clk[] = {
  278. F( 19200000, P_XO, 1, 0, 0),
  279. F( 37500000, P_GPLL0, 16, 0, 0),
  280. F( 50000000, P_GPLL0, 12, 0, 0),
  281. F( 75000000, P_GPLL0, 8, 0, 0),
  282. F(100000000, P_GPLL0, 6, 0, 0),
  283. F(150000000, P_GPLL0, 4, 0, 0),
  284. F(291750000, P_MMPLL1, 4, 0, 0),
  285. F(400000000, P_MMPLL0, 2, 0, 0),
  286. };
  287. static struct clk_rcg2 ocmemnoc_clk_src = {
  288. .cmd_rcgr = 0x5090,
  289. .hid_width = 5,
  290. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  291. .freq_tbl = ftbl_ocmemnoc_clk,
  292. .clkr.hw.init = &(struct clk_init_data){
  293. .name = "ocmemnoc_clk_src",
  294. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  295. .num_parents = 4,
  296. .ops = &clk_rcg2_ops,
  297. },
  298. };
  299. static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
  300. F(100000000, P_GPLL0, 6, 0, 0),
  301. F(200000000, P_MMPLL0, 4, 0, 0),
  302. { }
  303. };
  304. static struct clk_rcg2 csi0_clk_src = {
  305. .cmd_rcgr = 0x3090,
  306. .hid_width = 5,
  307. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  308. .freq_tbl = ftbl_camss_csi0_3_clk,
  309. .clkr.hw.init = &(struct clk_init_data){
  310. .name = "csi0_clk_src",
  311. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  312. .num_parents = 4,
  313. .ops = &clk_rcg2_ops,
  314. },
  315. };
  316. static struct clk_rcg2 csi1_clk_src = {
  317. .cmd_rcgr = 0x3100,
  318. .hid_width = 5,
  319. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  320. .freq_tbl = ftbl_camss_csi0_3_clk,
  321. .clkr.hw.init = &(struct clk_init_data){
  322. .name = "csi1_clk_src",
  323. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  324. .num_parents = 4,
  325. .ops = &clk_rcg2_ops,
  326. },
  327. };
  328. static struct clk_rcg2 csi2_clk_src = {
  329. .cmd_rcgr = 0x3160,
  330. .hid_width = 5,
  331. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  332. .freq_tbl = ftbl_camss_csi0_3_clk,
  333. .clkr.hw.init = &(struct clk_init_data){
  334. .name = "csi2_clk_src",
  335. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  336. .num_parents = 4,
  337. .ops = &clk_rcg2_ops,
  338. },
  339. };
  340. static struct clk_rcg2 csi3_clk_src = {
  341. .cmd_rcgr = 0x31c0,
  342. .hid_width = 5,
  343. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  344. .freq_tbl = ftbl_camss_csi0_3_clk,
  345. .clkr.hw.init = &(struct clk_init_data){
  346. .name = "csi3_clk_src",
  347. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  348. .num_parents = 4,
  349. .ops = &clk_rcg2_ops,
  350. },
  351. };
  352. static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
  353. F(37500000, P_GPLL0, 16, 0, 0),
  354. F(50000000, P_GPLL0, 12, 0, 0),
  355. F(60000000, P_GPLL0, 10, 0, 0),
  356. F(80000000, P_GPLL0, 7.5, 0, 0),
  357. F(100000000, P_GPLL0, 6, 0, 0),
  358. F(109090000, P_GPLL0, 5.5, 0, 0),
  359. F(133330000, P_GPLL0, 4.5, 0, 0),
  360. F(200000000, P_GPLL0, 3, 0, 0),
  361. F(228570000, P_MMPLL0, 3.5, 0, 0),
  362. F(266670000, P_MMPLL0, 3, 0, 0),
  363. F(320000000, P_MMPLL0, 2.5, 0, 0),
  364. F(400000000, P_MMPLL0, 2, 0, 0),
  365. F(465000000, P_MMPLL3, 2, 0, 0),
  366. { }
  367. };
  368. static struct clk_rcg2 vfe0_clk_src = {
  369. .cmd_rcgr = 0x3600,
  370. .hid_width = 5,
  371. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  372. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  373. .clkr.hw.init = &(struct clk_init_data){
  374. .name = "vfe0_clk_src",
  375. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  376. .num_parents = 4,
  377. .ops = &clk_rcg2_ops,
  378. },
  379. };
  380. static struct clk_rcg2 vfe1_clk_src = {
  381. .cmd_rcgr = 0x3620,
  382. .hid_width = 5,
  383. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  384. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  385. .clkr.hw.init = &(struct clk_init_data){
  386. .name = "vfe1_clk_src",
  387. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  388. .num_parents = 4,
  389. .ops = &clk_rcg2_ops,
  390. },
  391. };
  392. static struct freq_tbl ftbl_mdss_mdp_clk[] = {
  393. F(37500000, P_GPLL0, 16, 0, 0),
  394. F(60000000, P_GPLL0, 10, 0, 0),
  395. F(75000000, P_GPLL0, 8, 0, 0),
  396. F(85710000, P_GPLL0, 7, 0, 0),
  397. F(100000000, P_GPLL0, 6, 0, 0),
  398. F(133330000, P_MMPLL0, 6, 0, 0),
  399. F(160000000, P_MMPLL0, 5, 0, 0),
  400. F(200000000, P_MMPLL0, 4, 0, 0),
  401. F(228570000, P_MMPLL0, 3.5, 0, 0),
  402. F(240000000, P_GPLL0, 2.5, 0, 0),
  403. F(266670000, P_MMPLL0, 3, 0, 0),
  404. F(320000000, P_MMPLL0, 2.5, 0, 0),
  405. { }
  406. };
  407. static struct clk_rcg2 mdp_clk_src = {
  408. .cmd_rcgr = 0x2040,
  409. .hid_width = 5,
  410. .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
  411. .freq_tbl = ftbl_mdss_mdp_clk,
  412. .clkr.hw.init = &(struct clk_init_data){
  413. .name = "mdp_clk_src",
  414. .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
  415. .num_parents = 6,
  416. .ops = &clk_rcg2_ops,
  417. },
  418. };
  419. static struct clk_rcg2 gfx3d_clk_src = {
  420. .cmd_rcgr = 0x4000,
  421. .hid_width = 5,
  422. .parent_map = mmcc_xo_mmpll0_1_2_gpll0_map,
  423. .clkr.hw.init = &(struct clk_init_data){
  424. .name = "gfx3d_clk_src",
  425. .parent_names = mmcc_xo_mmpll0_1_2_gpll0,
  426. .num_parents = 5,
  427. .ops = &clk_rcg2_ops,
  428. },
  429. };
  430. static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
  431. F(75000000, P_GPLL0, 8, 0, 0),
  432. F(133330000, P_GPLL0, 4.5, 0, 0),
  433. F(200000000, P_GPLL0, 3, 0, 0),
  434. F(228570000, P_MMPLL0, 3.5, 0, 0),
  435. F(266670000, P_MMPLL0, 3, 0, 0),
  436. F(320000000, P_MMPLL0, 2.5, 0, 0),
  437. { }
  438. };
  439. static struct clk_rcg2 jpeg0_clk_src = {
  440. .cmd_rcgr = 0x3500,
  441. .hid_width = 5,
  442. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  443. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  444. .clkr.hw.init = &(struct clk_init_data){
  445. .name = "jpeg0_clk_src",
  446. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  447. .num_parents = 4,
  448. .ops = &clk_rcg2_ops,
  449. },
  450. };
  451. static struct clk_rcg2 jpeg1_clk_src = {
  452. .cmd_rcgr = 0x3520,
  453. .hid_width = 5,
  454. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  455. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  456. .clkr.hw.init = &(struct clk_init_data){
  457. .name = "jpeg1_clk_src",
  458. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  459. .num_parents = 4,
  460. .ops = &clk_rcg2_ops,
  461. },
  462. };
  463. static struct clk_rcg2 jpeg2_clk_src = {
  464. .cmd_rcgr = 0x3540,
  465. .hid_width = 5,
  466. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  467. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  468. .clkr.hw.init = &(struct clk_init_data){
  469. .name = "jpeg2_clk_src",
  470. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  471. .num_parents = 4,
  472. .ops = &clk_rcg2_ops,
  473. },
  474. };
  475. static struct freq_tbl pixel_freq_tbl[] = {
  476. { .src = P_DSI0PLL },
  477. { }
  478. };
  479. static struct clk_rcg2 pclk0_clk_src = {
  480. .cmd_rcgr = 0x2000,
  481. .mnd_width = 8,
  482. .hid_width = 5,
  483. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  484. .freq_tbl = pixel_freq_tbl,
  485. .clkr.hw.init = &(struct clk_init_data){
  486. .name = "pclk0_clk_src",
  487. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  488. .num_parents = 6,
  489. .ops = &clk_pixel_ops,
  490. .flags = CLK_SET_RATE_PARENT,
  491. },
  492. };
  493. static struct clk_rcg2 pclk1_clk_src = {
  494. .cmd_rcgr = 0x2020,
  495. .mnd_width = 8,
  496. .hid_width = 5,
  497. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  498. .freq_tbl = pixel_freq_tbl,
  499. .clkr.hw.init = &(struct clk_init_data){
  500. .name = "pclk1_clk_src",
  501. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  502. .num_parents = 6,
  503. .ops = &clk_pixel_ops,
  504. .flags = CLK_SET_RATE_PARENT,
  505. },
  506. };
  507. static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
  508. F(50000000, P_GPLL0, 12, 0, 0),
  509. F(100000000, P_GPLL0, 6, 0, 0),
  510. F(133330000, P_MMPLL0, 6, 0, 0),
  511. F(200000000, P_MMPLL0, 4, 0, 0),
  512. F(266670000, P_MMPLL0, 3, 0, 0),
  513. F(465000000, P_MMPLL3, 2, 0, 0),
  514. { }
  515. };
  516. static struct clk_rcg2 vcodec0_clk_src = {
  517. .cmd_rcgr = 0x1000,
  518. .mnd_width = 8,
  519. .hid_width = 5,
  520. .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
  521. .freq_tbl = ftbl_venus0_vcodec0_clk,
  522. .clkr.hw.init = &(struct clk_init_data){
  523. .name = "vcodec0_clk_src",
  524. .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
  525. .num_parents = 5,
  526. .ops = &clk_rcg2_ops,
  527. },
  528. };
  529. static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
  530. F(19200000, P_XO, 1, 0, 0),
  531. { }
  532. };
  533. static struct clk_rcg2 cci_clk_src = {
  534. .cmd_rcgr = 0x3300,
  535. .hid_width = 5,
  536. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  537. .freq_tbl = ftbl_camss_cci_cci_clk,
  538. .clkr.hw.init = &(struct clk_init_data){
  539. .name = "cci_clk_src",
  540. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  541. .num_parents = 4,
  542. .ops = &clk_rcg2_ops,
  543. },
  544. };
  545. static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
  546. F(10000, P_XO, 16, 1, 120),
  547. F(24000, P_XO, 16, 1, 50),
  548. F(6000000, P_GPLL0, 10, 1, 10),
  549. F(12000000, P_GPLL0, 10, 1, 5),
  550. F(13000000, P_GPLL0, 4, 13, 150),
  551. F(24000000, P_GPLL0, 5, 1, 5),
  552. { }
  553. };
  554. static struct clk_rcg2 camss_gp0_clk_src = {
  555. .cmd_rcgr = 0x3420,
  556. .mnd_width = 8,
  557. .hid_width = 5,
  558. .parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
  559. .freq_tbl = ftbl_camss_gp0_1_clk,
  560. .clkr.hw.init = &(struct clk_init_data){
  561. .name = "camss_gp0_clk_src",
  562. .parent_names = mmcc_xo_mmpll0_1_gpll1_0,
  563. .num_parents = 5,
  564. .ops = &clk_rcg2_ops,
  565. },
  566. };
  567. static struct clk_rcg2 camss_gp1_clk_src = {
  568. .cmd_rcgr = 0x3450,
  569. .mnd_width = 8,
  570. .hid_width = 5,
  571. .parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
  572. .freq_tbl = ftbl_camss_gp0_1_clk,
  573. .clkr.hw.init = &(struct clk_init_data){
  574. .name = "camss_gp1_clk_src",
  575. .parent_names = mmcc_xo_mmpll0_1_gpll1_0,
  576. .num_parents = 5,
  577. .ops = &clk_rcg2_ops,
  578. },
  579. };
  580. static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
  581. F(4800000, P_XO, 4, 0, 0),
  582. F(6000000, P_GPLL0, 10, 1, 10),
  583. F(8000000, P_GPLL0, 15, 1, 5),
  584. F(9600000, P_XO, 2, 0, 0),
  585. F(16000000, P_GPLL0, 12.5, 1, 3),
  586. F(19200000, P_XO, 1, 0, 0),
  587. F(24000000, P_GPLL0, 5, 1, 5),
  588. F(32000000, P_MMPLL0, 5, 1, 5),
  589. F(48000000, P_GPLL0, 12.5, 0, 0),
  590. F(64000000, P_MMPLL0, 12.5, 0, 0),
  591. F(66670000, P_GPLL0, 9, 0, 0),
  592. { }
  593. };
  594. static struct clk_rcg2 mclk0_clk_src = {
  595. .cmd_rcgr = 0x3360,
  596. .hid_width = 5,
  597. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  598. .freq_tbl = ftbl_camss_mclk0_3_clk,
  599. .clkr.hw.init = &(struct clk_init_data){
  600. .name = "mclk0_clk_src",
  601. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  602. .num_parents = 4,
  603. .ops = &clk_rcg2_ops,
  604. },
  605. };
  606. static struct clk_rcg2 mclk1_clk_src = {
  607. .cmd_rcgr = 0x3390,
  608. .hid_width = 5,
  609. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  610. .freq_tbl = ftbl_camss_mclk0_3_clk,
  611. .clkr.hw.init = &(struct clk_init_data){
  612. .name = "mclk1_clk_src",
  613. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  614. .num_parents = 4,
  615. .ops = &clk_rcg2_ops,
  616. },
  617. };
  618. static struct clk_rcg2 mclk2_clk_src = {
  619. .cmd_rcgr = 0x33c0,
  620. .hid_width = 5,
  621. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  622. .freq_tbl = ftbl_camss_mclk0_3_clk,
  623. .clkr.hw.init = &(struct clk_init_data){
  624. .name = "mclk2_clk_src",
  625. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  626. .num_parents = 4,
  627. .ops = &clk_rcg2_ops,
  628. },
  629. };
  630. static struct clk_rcg2 mclk3_clk_src = {
  631. .cmd_rcgr = 0x33f0,
  632. .hid_width = 5,
  633. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  634. .freq_tbl = ftbl_camss_mclk0_3_clk,
  635. .clkr.hw.init = &(struct clk_init_data){
  636. .name = "mclk3_clk_src",
  637. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  638. .num_parents = 4,
  639. .ops = &clk_rcg2_ops,
  640. },
  641. };
  642. static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
  643. F(100000000, P_GPLL0, 6, 0, 0),
  644. F(200000000, P_MMPLL0, 4, 0, 0),
  645. { }
  646. };
  647. static struct clk_rcg2 csi0phytimer_clk_src = {
  648. .cmd_rcgr = 0x3000,
  649. .hid_width = 5,
  650. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  651. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  652. .clkr.hw.init = &(struct clk_init_data){
  653. .name = "csi0phytimer_clk_src",
  654. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  655. .num_parents = 4,
  656. .ops = &clk_rcg2_ops,
  657. },
  658. };
  659. static struct clk_rcg2 csi1phytimer_clk_src = {
  660. .cmd_rcgr = 0x3030,
  661. .hid_width = 5,
  662. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  663. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  664. .clkr.hw.init = &(struct clk_init_data){
  665. .name = "csi1phytimer_clk_src",
  666. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  667. .num_parents = 4,
  668. .ops = &clk_rcg2_ops,
  669. },
  670. };
  671. static struct clk_rcg2 csi2phytimer_clk_src = {
  672. .cmd_rcgr = 0x3060,
  673. .hid_width = 5,
  674. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  675. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  676. .clkr.hw.init = &(struct clk_init_data){
  677. .name = "csi2phytimer_clk_src",
  678. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  679. .num_parents = 4,
  680. .ops = &clk_rcg2_ops,
  681. },
  682. };
  683. static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
  684. F(133330000, P_GPLL0, 4.5, 0, 0),
  685. F(266670000, P_MMPLL0, 3, 0, 0),
  686. F(320000000, P_MMPLL0, 2.5, 0, 0),
  687. F(400000000, P_MMPLL0, 2, 0, 0),
  688. F(465000000, P_MMPLL3, 2, 0, 0),
  689. { }
  690. };
  691. static struct clk_rcg2 cpp_clk_src = {
  692. .cmd_rcgr = 0x3640,
  693. .hid_width = 5,
  694. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  695. .freq_tbl = ftbl_camss_vfe_cpp_clk,
  696. .clkr.hw.init = &(struct clk_init_data){
  697. .name = "cpp_clk_src",
  698. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  699. .num_parents = 4,
  700. .ops = &clk_rcg2_ops,
  701. },
  702. };
  703. static struct freq_tbl byte_freq_tbl[] = {
  704. { .src = P_DSI0PLL_BYTE },
  705. { }
  706. };
  707. static struct clk_rcg2 byte0_clk_src = {
  708. .cmd_rcgr = 0x2120,
  709. .hid_width = 5,
  710. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  711. .freq_tbl = byte_freq_tbl,
  712. .clkr.hw.init = &(struct clk_init_data){
  713. .name = "byte0_clk_src",
  714. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  715. .num_parents = 6,
  716. .ops = &clk_byte_ops,
  717. .flags = CLK_SET_RATE_PARENT,
  718. },
  719. };
  720. static struct clk_rcg2 byte1_clk_src = {
  721. .cmd_rcgr = 0x2140,
  722. .hid_width = 5,
  723. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  724. .freq_tbl = byte_freq_tbl,
  725. .clkr.hw.init = &(struct clk_init_data){
  726. .name = "byte1_clk_src",
  727. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  728. .num_parents = 6,
  729. .ops = &clk_byte_ops,
  730. .flags = CLK_SET_RATE_PARENT,
  731. },
  732. };
  733. static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
  734. F(19200000, P_XO, 1, 0, 0),
  735. { }
  736. };
  737. static struct clk_rcg2 edpaux_clk_src = {
  738. .cmd_rcgr = 0x20e0,
  739. .hid_width = 5,
  740. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  741. .freq_tbl = ftbl_mdss_edpaux_clk,
  742. .clkr.hw.init = &(struct clk_init_data){
  743. .name = "edpaux_clk_src",
  744. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  745. .num_parents = 4,
  746. .ops = &clk_rcg2_ops,
  747. },
  748. };
  749. static struct freq_tbl ftbl_mdss_edplink_clk[] = {
  750. F(135000000, P_EDPLINK, 2, 0, 0),
  751. F(270000000, P_EDPLINK, 11, 0, 0),
  752. { }
  753. };
  754. static struct clk_rcg2 edplink_clk_src = {
  755. .cmd_rcgr = 0x20c0,
  756. .hid_width = 5,
  757. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  758. .freq_tbl = ftbl_mdss_edplink_clk,
  759. .clkr.hw.init = &(struct clk_init_data){
  760. .name = "edplink_clk_src",
  761. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  762. .num_parents = 6,
  763. .ops = &clk_rcg2_ops,
  764. .flags = CLK_SET_RATE_PARENT,
  765. },
  766. };
  767. static struct freq_tbl edp_pixel_freq_tbl[] = {
  768. { .src = P_EDPVCO },
  769. { }
  770. };
  771. static struct clk_rcg2 edppixel_clk_src = {
  772. .cmd_rcgr = 0x20a0,
  773. .mnd_width = 8,
  774. .hid_width = 5,
  775. .parent_map = mmcc_xo_dsi_hdmi_edp_map,
  776. .freq_tbl = edp_pixel_freq_tbl,
  777. .clkr.hw.init = &(struct clk_init_data){
  778. .name = "edppixel_clk_src",
  779. .parent_names = mmcc_xo_dsi_hdmi_edp,
  780. .num_parents = 6,
  781. .ops = &clk_edp_pixel_ops,
  782. },
  783. };
  784. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  785. F(19200000, P_XO, 1, 0, 0),
  786. { }
  787. };
  788. static struct clk_rcg2 esc0_clk_src = {
  789. .cmd_rcgr = 0x2160,
  790. .hid_width = 5,
  791. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  792. .freq_tbl = ftbl_mdss_esc0_1_clk,
  793. .clkr.hw.init = &(struct clk_init_data){
  794. .name = "esc0_clk_src",
  795. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  796. .num_parents = 6,
  797. .ops = &clk_rcg2_ops,
  798. },
  799. };
  800. static struct clk_rcg2 esc1_clk_src = {
  801. .cmd_rcgr = 0x2180,
  802. .hid_width = 5,
  803. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  804. .freq_tbl = ftbl_mdss_esc0_1_clk,
  805. .clkr.hw.init = &(struct clk_init_data){
  806. .name = "esc1_clk_src",
  807. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  808. .num_parents = 6,
  809. .ops = &clk_rcg2_ops,
  810. },
  811. };
  812. static struct freq_tbl extpclk_freq_tbl[] = {
  813. { .src = P_HDMIPLL },
  814. { }
  815. };
  816. static struct clk_rcg2 extpclk_clk_src = {
  817. .cmd_rcgr = 0x2060,
  818. .hid_width = 5,
  819. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  820. .freq_tbl = extpclk_freq_tbl,
  821. .clkr.hw.init = &(struct clk_init_data){
  822. .name = "extpclk_clk_src",
  823. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  824. .num_parents = 6,
  825. .ops = &clk_byte_ops,
  826. .flags = CLK_SET_RATE_PARENT,
  827. },
  828. };
  829. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  830. F(19200000, P_XO, 1, 0, 0),
  831. { }
  832. };
  833. static struct clk_rcg2 hdmi_clk_src = {
  834. .cmd_rcgr = 0x2100,
  835. .hid_width = 5,
  836. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  837. .freq_tbl = ftbl_mdss_hdmi_clk,
  838. .clkr.hw.init = &(struct clk_init_data){
  839. .name = "hdmi_clk_src",
  840. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  841. .num_parents = 4,
  842. .ops = &clk_rcg2_ops,
  843. },
  844. };
  845. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  846. F(19200000, P_XO, 1, 0, 0),
  847. { }
  848. };
  849. static struct clk_rcg2 vsync_clk_src = {
  850. .cmd_rcgr = 0x2080,
  851. .hid_width = 5,
  852. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  853. .freq_tbl = ftbl_mdss_vsync_clk,
  854. .clkr.hw.init = &(struct clk_init_data){
  855. .name = "vsync_clk_src",
  856. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  857. .num_parents = 4,
  858. .ops = &clk_rcg2_ops,
  859. },
  860. };
  861. static struct clk_branch camss_cci_cci_ahb_clk = {
  862. .halt_reg = 0x3348,
  863. .clkr = {
  864. .enable_reg = 0x3348,
  865. .enable_mask = BIT(0),
  866. .hw.init = &(struct clk_init_data){
  867. .name = "camss_cci_cci_ahb_clk",
  868. .parent_names = (const char *[]){
  869. "mmss_ahb_clk_src",
  870. },
  871. .num_parents = 1,
  872. .ops = &clk_branch2_ops,
  873. },
  874. },
  875. };
  876. static struct clk_branch camss_cci_cci_clk = {
  877. .halt_reg = 0x3344,
  878. .clkr = {
  879. .enable_reg = 0x3344,
  880. .enable_mask = BIT(0),
  881. .hw.init = &(struct clk_init_data){
  882. .name = "camss_cci_cci_clk",
  883. .parent_names = (const char *[]){
  884. "cci_clk_src",
  885. },
  886. .num_parents = 1,
  887. .flags = CLK_SET_RATE_PARENT,
  888. .ops = &clk_branch2_ops,
  889. },
  890. },
  891. };
  892. static struct clk_branch camss_csi0_ahb_clk = {
  893. .halt_reg = 0x30bc,
  894. .clkr = {
  895. .enable_reg = 0x30bc,
  896. .enable_mask = BIT(0),
  897. .hw.init = &(struct clk_init_data){
  898. .name = "camss_csi0_ahb_clk",
  899. .parent_names = (const char *[]){
  900. "mmss_ahb_clk_src",
  901. },
  902. .num_parents = 1,
  903. .ops = &clk_branch2_ops,
  904. },
  905. },
  906. };
  907. static struct clk_branch camss_csi0_clk = {
  908. .halt_reg = 0x30b4,
  909. .clkr = {
  910. .enable_reg = 0x30b4,
  911. .enable_mask = BIT(0),
  912. .hw.init = &(struct clk_init_data){
  913. .name = "camss_csi0_clk",
  914. .parent_names = (const char *[]){
  915. "csi0_clk_src",
  916. },
  917. .num_parents = 1,
  918. .flags = CLK_SET_RATE_PARENT,
  919. .ops = &clk_branch2_ops,
  920. },
  921. },
  922. };
  923. static struct clk_branch camss_csi0phy_clk = {
  924. .halt_reg = 0x30c4,
  925. .clkr = {
  926. .enable_reg = 0x30c4,
  927. .enable_mask = BIT(0),
  928. .hw.init = &(struct clk_init_data){
  929. .name = "camss_csi0phy_clk",
  930. .parent_names = (const char *[]){
  931. "csi0_clk_src",
  932. },
  933. .num_parents = 1,
  934. .flags = CLK_SET_RATE_PARENT,
  935. .ops = &clk_branch2_ops,
  936. },
  937. },
  938. };
  939. static struct clk_branch camss_csi0pix_clk = {
  940. .halt_reg = 0x30e4,
  941. .clkr = {
  942. .enable_reg = 0x30e4,
  943. .enable_mask = BIT(0),
  944. .hw.init = &(struct clk_init_data){
  945. .name = "camss_csi0pix_clk",
  946. .parent_names = (const char *[]){
  947. "csi0_clk_src",
  948. },
  949. .num_parents = 1,
  950. .flags = CLK_SET_RATE_PARENT,
  951. .ops = &clk_branch2_ops,
  952. },
  953. },
  954. };
  955. static struct clk_branch camss_csi0rdi_clk = {
  956. .halt_reg = 0x30d4,
  957. .clkr = {
  958. .enable_reg = 0x30d4,
  959. .enable_mask = BIT(0),
  960. .hw.init = &(struct clk_init_data){
  961. .name = "camss_csi0rdi_clk",
  962. .parent_names = (const char *[]){
  963. "csi0_clk_src",
  964. },
  965. .num_parents = 1,
  966. .flags = CLK_SET_RATE_PARENT,
  967. .ops = &clk_branch2_ops,
  968. },
  969. },
  970. };
  971. static struct clk_branch camss_csi1_ahb_clk = {
  972. .halt_reg = 0x3128,
  973. .clkr = {
  974. .enable_reg = 0x3128,
  975. .enable_mask = BIT(0),
  976. .hw.init = &(struct clk_init_data){
  977. .name = "camss_csi1_ahb_clk",
  978. .parent_names = (const char *[]){
  979. "mmss_ahb_clk_src",
  980. },
  981. .num_parents = 1,
  982. .ops = &clk_branch2_ops,
  983. },
  984. },
  985. };
  986. static struct clk_branch camss_csi1_clk = {
  987. .halt_reg = 0x3124,
  988. .clkr = {
  989. .enable_reg = 0x3124,
  990. .enable_mask = BIT(0),
  991. .hw.init = &(struct clk_init_data){
  992. .name = "camss_csi1_clk",
  993. .parent_names = (const char *[]){
  994. "csi1_clk_src",
  995. },
  996. .num_parents = 1,
  997. .flags = CLK_SET_RATE_PARENT,
  998. .ops = &clk_branch2_ops,
  999. },
  1000. },
  1001. };
  1002. static struct clk_branch camss_csi1phy_clk = {
  1003. .halt_reg = 0x3134,
  1004. .clkr = {
  1005. .enable_reg = 0x3134,
  1006. .enable_mask = BIT(0),
  1007. .hw.init = &(struct clk_init_data){
  1008. .name = "camss_csi1phy_clk",
  1009. .parent_names = (const char *[]){
  1010. "csi1_clk_src",
  1011. },
  1012. .num_parents = 1,
  1013. .flags = CLK_SET_RATE_PARENT,
  1014. .ops = &clk_branch2_ops,
  1015. },
  1016. },
  1017. };
  1018. static struct clk_branch camss_csi1pix_clk = {
  1019. .halt_reg = 0x3154,
  1020. .clkr = {
  1021. .enable_reg = 0x3154,
  1022. .enable_mask = BIT(0),
  1023. .hw.init = &(struct clk_init_data){
  1024. .name = "camss_csi1pix_clk",
  1025. .parent_names = (const char *[]){
  1026. "csi1_clk_src",
  1027. },
  1028. .num_parents = 1,
  1029. .flags = CLK_SET_RATE_PARENT,
  1030. .ops = &clk_branch2_ops,
  1031. },
  1032. },
  1033. };
  1034. static struct clk_branch camss_csi1rdi_clk = {
  1035. .halt_reg = 0x3144,
  1036. .clkr = {
  1037. .enable_reg = 0x3144,
  1038. .enable_mask = BIT(0),
  1039. .hw.init = &(struct clk_init_data){
  1040. .name = "camss_csi1rdi_clk",
  1041. .parent_names = (const char *[]){
  1042. "csi1_clk_src",
  1043. },
  1044. .num_parents = 1,
  1045. .flags = CLK_SET_RATE_PARENT,
  1046. .ops = &clk_branch2_ops,
  1047. },
  1048. },
  1049. };
  1050. static struct clk_branch camss_csi2_ahb_clk = {
  1051. .halt_reg = 0x3188,
  1052. .clkr = {
  1053. .enable_reg = 0x3188,
  1054. .enable_mask = BIT(0),
  1055. .hw.init = &(struct clk_init_data){
  1056. .name = "camss_csi2_ahb_clk",
  1057. .parent_names = (const char *[]){
  1058. "mmss_ahb_clk_src",
  1059. },
  1060. .num_parents = 1,
  1061. .ops = &clk_branch2_ops,
  1062. },
  1063. },
  1064. };
  1065. static struct clk_branch camss_csi2_clk = {
  1066. .halt_reg = 0x3184,
  1067. .clkr = {
  1068. .enable_reg = 0x3184,
  1069. .enable_mask = BIT(0),
  1070. .hw.init = &(struct clk_init_data){
  1071. .name = "camss_csi2_clk",
  1072. .parent_names = (const char *[]){
  1073. "csi2_clk_src",
  1074. },
  1075. .num_parents = 1,
  1076. .flags = CLK_SET_RATE_PARENT,
  1077. .ops = &clk_branch2_ops,
  1078. },
  1079. },
  1080. };
  1081. static struct clk_branch camss_csi2phy_clk = {
  1082. .halt_reg = 0x3194,
  1083. .clkr = {
  1084. .enable_reg = 0x3194,
  1085. .enable_mask = BIT(0),
  1086. .hw.init = &(struct clk_init_data){
  1087. .name = "camss_csi2phy_clk",
  1088. .parent_names = (const char *[]){
  1089. "csi2_clk_src",
  1090. },
  1091. .num_parents = 1,
  1092. .flags = CLK_SET_RATE_PARENT,
  1093. .ops = &clk_branch2_ops,
  1094. },
  1095. },
  1096. };
  1097. static struct clk_branch camss_csi2pix_clk = {
  1098. .halt_reg = 0x31b4,
  1099. .clkr = {
  1100. .enable_reg = 0x31b4,
  1101. .enable_mask = BIT(0),
  1102. .hw.init = &(struct clk_init_data){
  1103. .name = "camss_csi2pix_clk",
  1104. .parent_names = (const char *[]){
  1105. "csi2_clk_src",
  1106. },
  1107. .num_parents = 1,
  1108. .flags = CLK_SET_RATE_PARENT,
  1109. .ops = &clk_branch2_ops,
  1110. },
  1111. },
  1112. };
  1113. static struct clk_branch camss_csi2rdi_clk = {
  1114. .halt_reg = 0x31a4,
  1115. .clkr = {
  1116. .enable_reg = 0x31a4,
  1117. .enable_mask = BIT(0),
  1118. .hw.init = &(struct clk_init_data){
  1119. .name = "camss_csi2rdi_clk",
  1120. .parent_names = (const char *[]){
  1121. "csi2_clk_src",
  1122. },
  1123. .num_parents = 1,
  1124. .flags = CLK_SET_RATE_PARENT,
  1125. .ops = &clk_branch2_ops,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch camss_csi3_ahb_clk = {
  1130. .halt_reg = 0x31e8,
  1131. .clkr = {
  1132. .enable_reg = 0x31e8,
  1133. .enable_mask = BIT(0),
  1134. .hw.init = &(struct clk_init_data){
  1135. .name = "camss_csi3_ahb_clk",
  1136. .parent_names = (const char *[]){
  1137. "mmss_ahb_clk_src",
  1138. },
  1139. .num_parents = 1,
  1140. .ops = &clk_branch2_ops,
  1141. },
  1142. },
  1143. };
  1144. static struct clk_branch camss_csi3_clk = {
  1145. .halt_reg = 0x31e4,
  1146. .clkr = {
  1147. .enable_reg = 0x31e4,
  1148. .enable_mask = BIT(0),
  1149. .hw.init = &(struct clk_init_data){
  1150. .name = "camss_csi3_clk",
  1151. .parent_names = (const char *[]){
  1152. "csi3_clk_src",
  1153. },
  1154. .num_parents = 1,
  1155. .flags = CLK_SET_RATE_PARENT,
  1156. .ops = &clk_branch2_ops,
  1157. },
  1158. },
  1159. };
  1160. static struct clk_branch camss_csi3phy_clk = {
  1161. .halt_reg = 0x31f4,
  1162. .clkr = {
  1163. .enable_reg = 0x31f4,
  1164. .enable_mask = BIT(0),
  1165. .hw.init = &(struct clk_init_data){
  1166. .name = "camss_csi3phy_clk",
  1167. .parent_names = (const char *[]){
  1168. "csi3_clk_src",
  1169. },
  1170. .num_parents = 1,
  1171. .flags = CLK_SET_RATE_PARENT,
  1172. .ops = &clk_branch2_ops,
  1173. },
  1174. },
  1175. };
  1176. static struct clk_branch camss_csi3pix_clk = {
  1177. .halt_reg = 0x3214,
  1178. .clkr = {
  1179. .enable_reg = 0x3214,
  1180. .enable_mask = BIT(0),
  1181. .hw.init = &(struct clk_init_data){
  1182. .name = "camss_csi3pix_clk",
  1183. .parent_names = (const char *[]){
  1184. "csi3_clk_src",
  1185. },
  1186. .num_parents = 1,
  1187. .flags = CLK_SET_RATE_PARENT,
  1188. .ops = &clk_branch2_ops,
  1189. },
  1190. },
  1191. };
  1192. static struct clk_branch camss_csi3rdi_clk = {
  1193. .halt_reg = 0x3204,
  1194. .clkr = {
  1195. .enable_reg = 0x3204,
  1196. .enable_mask = BIT(0),
  1197. .hw.init = &(struct clk_init_data){
  1198. .name = "camss_csi3rdi_clk",
  1199. .parent_names = (const char *[]){
  1200. "csi3_clk_src",
  1201. },
  1202. .num_parents = 1,
  1203. .flags = CLK_SET_RATE_PARENT,
  1204. .ops = &clk_branch2_ops,
  1205. },
  1206. },
  1207. };
  1208. static struct clk_branch camss_csi_vfe0_clk = {
  1209. .halt_reg = 0x3704,
  1210. .clkr = {
  1211. .enable_reg = 0x3704,
  1212. .enable_mask = BIT(0),
  1213. .hw.init = &(struct clk_init_data){
  1214. .name = "camss_csi_vfe0_clk",
  1215. .parent_names = (const char *[]){
  1216. "vfe0_clk_src",
  1217. },
  1218. .num_parents = 1,
  1219. .flags = CLK_SET_RATE_PARENT,
  1220. .ops = &clk_branch2_ops,
  1221. },
  1222. },
  1223. };
  1224. static struct clk_branch camss_csi_vfe1_clk = {
  1225. .halt_reg = 0x3714,
  1226. .clkr = {
  1227. .enable_reg = 0x3714,
  1228. .enable_mask = BIT(0),
  1229. .hw.init = &(struct clk_init_data){
  1230. .name = "camss_csi_vfe1_clk",
  1231. .parent_names = (const char *[]){
  1232. "vfe1_clk_src",
  1233. },
  1234. .num_parents = 1,
  1235. .flags = CLK_SET_RATE_PARENT,
  1236. .ops = &clk_branch2_ops,
  1237. },
  1238. },
  1239. };
  1240. static struct clk_branch camss_gp0_clk = {
  1241. .halt_reg = 0x3444,
  1242. .clkr = {
  1243. .enable_reg = 0x3444,
  1244. .enable_mask = BIT(0),
  1245. .hw.init = &(struct clk_init_data){
  1246. .name = "camss_gp0_clk",
  1247. .parent_names = (const char *[]){
  1248. "camss_gp0_clk_src",
  1249. },
  1250. .num_parents = 1,
  1251. .flags = CLK_SET_RATE_PARENT,
  1252. .ops = &clk_branch2_ops,
  1253. },
  1254. },
  1255. };
  1256. static struct clk_branch camss_gp1_clk = {
  1257. .halt_reg = 0x3474,
  1258. .clkr = {
  1259. .enable_reg = 0x3474,
  1260. .enable_mask = BIT(0),
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "camss_gp1_clk",
  1263. .parent_names = (const char *[]){
  1264. "camss_gp1_clk_src",
  1265. },
  1266. .num_parents = 1,
  1267. .flags = CLK_SET_RATE_PARENT,
  1268. .ops = &clk_branch2_ops,
  1269. },
  1270. },
  1271. };
  1272. static struct clk_branch camss_ispif_ahb_clk = {
  1273. .halt_reg = 0x3224,
  1274. .clkr = {
  1275. .enable_reg = 0x3224,
  1276. .enable_mask = BIT(0),
  1277. .hw.init = &(struct clk_init_data){
  1278. .name = "camss_ispif_ahb_clk",
  1279. .parent_names = (const char *[]){
  1280. "mmss_ahb_clk_src",
  1281. },
  1282. .num_parents = 1,
  1283. .ops = &clk_branch2_ops,
  1284. },
  1285. },
  1286. };
  1287. static struct clk_branch camss_jpeg_jpeg0_clk = {
  1288. .halt_reg = 0x35a8,
  1289. .clkr = {
  1290. .enable_reg = 0x35a8,
  1291. .enable_mask = BIT(0),
  1292. .hw.init = &(struct clk_init_data){
  1293. .name = "camss_jpeg_jpeg0_clk",
  1294. .parent_names = (const char *[]){
  1295. "jpeg0_clk_src",
  1296. },
  1297. .num_parents = 1,
  1298. .flags = CLK_SET_RATE_PARENT,
  1299. .ops = &clk_branch2_ops,
  1300. },
  1301. },
  1302. };
  1303. static struct clk_branch camss_jpeg_jpeg1_clk = {
  1304. .halt_reg = 0x35ac,
  1305. .clkr = {
  1306. .enable_reg = 0x35ac,
  1307. .enable_mask = BIT(0),
  1308. .hw.init = &(struct clk_init_data){
  1309. .name = "camss_jpeg_jpeg1_clk",
  1310. .parent_names = (const char *[]){
  1311. "jpeg1_clk_src",
  1312. },
  1313. .num_parents = 1,
  1314. .flags = CLK_SET_RATE_PARENT,
  1315. .ops = &clk_branch2_ops,
  1316. },
  1317. },
  1318. };
  1319. static struct clk_branch camss_jpeg_jpeg2_clk = {
  1320. .halt_reg = 0x35b0,
  1321. .clkr = {
  1322. .enable_reg = 0x35b0,
  1323. .enable_mask = BIT(0),
  1324. .hw.init = &(struct clk_init_data){
  1325. .name = "camss_jpeg_jpeg2_clk",
  1326. .parent_names = (const char *[]){
  1327. "jpeg2_clk_src",
  1328. },
  1329. .num_parents = 1,
  1330. .flags = CLK_SET_RATE_PARENT,
  1331. .ops = &clk_branch2_ops,
  1332. },
  1333. },
  1334. };
  1335. static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
  1336. .halt_reg = 0x35b4,
  1337. .clkr = {
  1338. .enable_reg = 0x35b4,
  1339. .enable_mask = BIT(0),
  1340. .hw.init = &(struct clk_init_data){
  1341. .name = "camss_jpeg_jpeg_ahb_clk",
  1342. .parent_names = (const char *[]){
  1343. "mmss_ahb_clk_src",
  1344. },
  1345. .num_parents = 1,
  1346. .ops = &clk_branch2_ops,
  1347. },
  1348. },
  1349. };
  1350. static struct clk_branch camss_jpeg_jpeg_axi_clk = {
  1351. .halt_reg = 0x35b8,
  1352. .clkr = {
  1353. .enable_reg = 0x35b8,
  1354. .enable_mask = BIT(0),
  1355. .hw.init = &(struct clk_init_data){
  1356. .name = "camss_jpeg_jpeg_axi_clk",
  1357. .parent_names = (const char *[]){
  1358. "mmss_axi_clk_src",
  1359. },
  1360. .num_parents = 1,
  1361. .ops = &clk_branch2_ops,
  1362. },
  1363. },
  1364. };
  1365. static struct clk_branch camss_jpeg_jpeg_ocmemnoc_clk = {
  1366. .halt_reg = 0x35bc,
  1367. .clkr = {
  1368. .enable_reg = 0x35bc,
  1369. .enable_mask = BIT(0),
  1370. .hw.init = &(struct clk_init_data){
  1371. .name = "camss_jpeg_jpeg_ocmemnoc_clk",
  1372. .parent_names = (const char *[]){
  1373. "ocmemnoc_clk_src",
  1374. },
  1375. .num_parents = 1,
  1376. .flags = CLK_SET_RATE_PARENT,
  1377. .ops = &clk_branch2_ops,
  1378. },
  1379. },
  1380. };
  1381. static struct clk_branch camss_mclk0_clk = {
  1382. .halt_reg = 0x3384,
  1383. .clkr = {
  1384. .enable_reg = 0x3384,
  1385. .enable_mask = BIT(0),
  1386. .hw.init = &(struct clk_init_data){
  1387. .name = "camss_mclk0_clk",
  1388. .parent_names = (const char *[]){
  1389. "mclk0_clk_src",
  1390. },
  1391. .num_parents = 1,
  1392. .flags = CLK_SET_RATE_PARENT,
  1393. .ops = &clk_branch2_ops,
  1394. },
  1395. },
  1396. };
  1397. static struct clk_branch camss_mclk1_clk = {
  1398. .halt_reg = 0x33b4,
  1399. .clkr = {
  1400. .enable_reg = 0x33b4,
  1401. .enable_mask = BIT(0),
  1402. .hw.init = &(struct clk_init_data){
  1403. .name = "camss_mclk1_clk",
  1404. .parent_names = (const char *[]){
  1405. "mclk1_clk_src",
  1406. },
  1407. .num_parents = 1,
  1408. .flags = CLK_SET_RATE_PARENT,
  1409. .ops = &clk_branch2_ops,
  1410. },
  1411. },
  1412. };
  1413. static struct clk_branch camss_mclk2_clk = {
  1414. .halt_reg = 0x33e4,
  1415. .clkr = {
  1416. .enable_reg = 0x33e4,
  1417. .enable_mask = BIT(0),
  1418. .hw.init = &(struct clk_init_data){
  1419. .name = "camss_mclk2_clk",
  1420. .parent_names = (const char *[]){
  1421. "mclk2_clk_src",
  1422. },
  1423. .num_parents = 1,
  1424. .flags = CLK_SET_RATE_PARENT,
  1425. .ops = &clk_branch2_ops,
  1426. },
  1427. },
  1428. };
  1429. static struct clk_branch camss_mclk3_clk = {
  1430. .halt_reg = 0x3414,
  1431. .clkr = {
  1432. .enable_reg = 0x3414,
  1433. .enable_mask = BIT(0),
  1434. .hw.init = &(struct clk_init_data){
  1435. .name = "camss_mclk3_clk",
  1436. .parent_names = (const char *[]){
  1437. "mclk3_clk_src",
  1438. },
  1439. .num_parents = 1,
  1440. .flags = CLK_SET_RATE_PARENT,
  1441. .ops = &clk_branch2_ops,
  1442. },
  1443. },
  1444. };
  1445. static struct clk_branch camss_micro_ahb_clk = {
  1446. .halt_reg = 0x3494,
  1447. .clkr = {
  1448. .enable_reg = 0x3494,
  1449. .enable_mask = BIT(0),
  1450. .hw.init = &(struct clk_init_data){
  1451. .name = "camss_micro_ahb_clk",
  1452. .parent_names = (const char *[]){
  1453. "mmss_ahb_clk_src",
  1454. },
  1455. .num_parents = 1,
  1456. .ops = &clk_branch2_ops,
  1457. },
  1458. },
  1459. };
  1460. static struct clk_branch camss_phy0_csi0phytimer_clk = {
  1461. .halt_reg = 0x3024,
  1462. .clkr = {
  1463. .enable_reg = 0x3024,
  1464. .enable_mask = BIT(0),
  1465. .hw.init = &(struct clk_init_data){
  1466. .name = "camss_phy0_csi0phytimer_clk",
  1467. .parent_names = (const char *[]){
  1468. "csi0phytimer_clk_src",
  1469. },
  1470. .num_parents = 1,
  1471. .flags = CLK_SET_RATE_PARENT,
  1472. .ops = &clk_branch2_ops,
  1473. },
  1474. },
  1475. };
  1476. static struct clk_branch camss_phy1_csi1phytimer_clk = {
  1477. .halt_reg = 0x3054,
  1478. .clkr = {
  1479. .enable_reg = 0x3054,
  1480. .enable_mask = BIT(0),
  1481. .hw.init = &(struct clk_init_data){
  1482. .name = "camss_phy1_csi1phytimer_clk",
  1483. .parent_names = (const char *[]){
  1484. "csi1phytimer_clk_src",
  1485. },
  1486. .num_parents = 1,
  1487. .flags = CLK_SET_RATE_PARENT,
  1488. .ops = &clk_branch2_ops,
  1489. },
  1490. },
  1491. };
  1492. static struct clk_branch camss_phy2_csi2phytimer_clk = {
  1493. .halt_reg = 0x3084,
  1494. .clkr = {
  1495. .enable_reg = 0x3084,
  1496. .enable_mask = BIT(0),
  1497. .hw.init = &(struct clk_init_data){
  1498. .name = "camss_phy2_csi2phytimer_clk",
  1499. .parent_names = (const char *[]){
  1500. "csi2phytimer_clk_src",
  1501. },
  1502. .num_parents = 1,
  1503. .flags = CLK_SET_RATE_PARENT,
  1504. .ops = &clk_branch2_ops,
  1505. },
  1506. },
  1507. };
  1508. static struct clk_branch camss_top_ahb_clk = {
  1509. .halt_reg = 0x3484,
  1510. .clkr = {
  1511. .enable_reg = 0x3484,
  1512. .enable_mask = BIT(0),
  1513. .hw.init = &(struct clk_init_data){
  1514. .name = "camss_top_ahb_clk",
  1515. .parent_names = (const char *[]){
  1516. "mmss_ahb_clk_src",
  1517. },
  1518. .num_parents = 1,
  1519. .ops = &clk_branch2_ops,
  1520. },
  1521. },
  1522. };
  1523. static struct clk_branch camss_vfe_cpp_ahb_clk = {
  1524. .halt_reg = 0x36b4,
  1525. .clkr = {
  1526. .enable_reg = 0x36b4,
  1527. .enable_mask = BIT(0),
  1528. .hw.init = &(struct clk_init_data){
  1529. .name = "camss_vfe_cpp_ahb_clk",
  1530. .parent_names = (const char *[]){
  1531. "mmss_ahb_clk_src",
  1532. },
  1533. .num_parents = 1,
  1534. .ops = &clk_branch2_ops,
  1535. },
  1536. },
  1537. };
  1538. static struct clk_branch camss_vfe_cpp_clk = {
  1539. .halt_reg = 0x36b0,
  1540. .clkr = {
  1541. .enable_reg = 0x36b0,
  1542. .enable_mask = BIT(0),
  1543. .hw.init = &(struct clk_init_data){
  1544. .name = "camss_vfe_cpp_clk",
  1545. .parent_names = (const char *[]){
  1546. "cpp_clk_src",
  1547. },
  1548. .num_parents = 1,
  1549. .flags = CLK_SET_RATE_PARENT,
  1550. .ops = &clk_branch2_ops,
  1551. },
  1552. },
  1553. };
  1554. static struct clk_branch camss_vfe_vfe0_clk = {
  1555. .halt_reg = 0x36a8,
  1556. .clkr = {
  1557. .enable_reg = 0x36a8,
  1558. .enable_mask = BIT(0),
  1559. .hw.init = &(struct clk_init_data){
  1560. .name = "camss_vfe_vfe0_clk",
  1561. .parent_names = (const char *[]){
  1562. "vfe0_clk_src",
  1563. },
  1564. .num_parents = 1,
  1565. .flags = CLK_SET_RATE_PARENT,
  1566. .ops = &clk_branch2_ops,
  1567. },
  1568. },
  1569. };
  1570. static struct clk_branch camss_vfe_vfe1_clk = {
  1571. .halt_reg = 0x36ac,
  1572. .clkr = {
  1573. .enable_reg = 0x36ac,
  1574. .enable_mask = BIT(0),
  1575. .hw.init = &(struct clk_init_data){
  1576. .name = "camss_vfe_vfe1_clk",
  1577. .parent_names = (const char *[]){
  1578. "vfe1_clk_src",
  1579. },
  1580. .num_parents = 1,
  1581. .flags = CLK_SET_RATE_PARENT,
  1582. .ops = &clk_branch2_ops,
  1583. },
  1584. },
  1585. };
  1586. static struct clk_branch camss_vfe_vfe_ahb_clk = {
  1587. .halt_reg = 0x36b8,
  1588. .clkr = {
  1589. .enable_reg = 0x36b8,
  1590. .enable_mask = BIT(0),
  1591. .hw.init = &(struct clk_init_data){
  1592. .name = "camss_vfe_vfe_ahb_clk",
  1593. .parent_names = (const char *[]){
  1594. "mmss_ahb_clk_src",
  1595. },
  1596. .num_parents = 1,
  1597. .ops = &clk_branch2_ops,
  1598. },
  1599. },
  1600. };
  1601. static struct clk_branch camss_vfe_vfe_axi_clk = {
  1602. .halt_reg = 0x36bc,
  1603. .clkr = {
  1604. .enable_reg = 0x36bc,
  1605. .enable_mask = BIT(0),
  1606. .hw.init = &(struct clk_init_data){
  1607. .name = "camss_vfe_vfe_axi_clk",
  1608. .parent_names = (const char *[]){
  1609. "mmss_axi_clk_src",
  1610. },
  1611. .num_parents = 1,
  1612. .ops = &clk_branch2_ops,
  1613. },
  1614. },
  1615. };
  1616. static struct clk_branch camss_vfe_vfe_ocmemnoc_clk = {
  1617. .halt_reg = 0x36c0,
  1618. .clkr = {
  1619. .enable_reg = 0x36c0,
  1620. .enable_mask = BIT(0),
  1621. .hw.init = &(struct clk_init_data){
  1622. .name = "camss_vfe_vfe_ocmemnoc_clk",
  1623. .parent_names = (const char *[]){
  1624. "ocmemnoc_clk_src",
  1625. },
  1626. .num_parents = 1,
  1627. .flags = CLK_SET_RATE_PARENT,
  1628. .ops = &clk_branch2_ops,
  1629. },
  1630. },
  1631. };
  1632. static struct clk_branch mdss_ahb_clk = {
  1633. .halt_reg = 0x2308,
  1634. .clkr = {
  1635. .enable_reg = 0x2308,
  1636. .enable_mask = BIT(0),
  1637. .hw.init = &(struct clk_init_data){
  1638. .name = "mdss_ahb_clk",
  1639. .parent_names = (const char *[]){
  1640. "mmss_ahb_clk_src",
  1641. },
  1642. .num_parents = 1,
  1643. .ops = &clk_branch2_ops,
  1644. },
  1645. },
  1646. };
  1647. static struct clk_branch mdss_axi_clk = {
  1648. .halt_reg = 0x2310,
  1649. .clkr = {
  1650. .enable_reg = 0x2310,
  1651. .enable_mask = BIT(0),
  1652. .hw.init = &(struct clk_init_data){
  1653. .name = "mdss_axi_clk",
  1654. .parent_names = (const char *[]){
  1655. "mmss_axi_clk_src",
  1656. },
  1657. .num_parents = 1,
  1658. .flags = CLK_SET_RATE_PARENT,
  1659. .ops = &clk_branch2_ops,
  1660. },
  1661. },
  1662. };
  1663. static struct clk_branch mdss_byte0_clk = {
  1664. .halt_reg = 0x233c,
  1665. .clkr = {
  1666. .enable_reg = 0x233c,
  1667. .enable_mask = BIT(0),
  1668. .hw.init = &(struct clk_init_data){
  1669. .name = "mdss_byte0_clk",
  1670. .parent_names = (const char *[]){
  1671. "byte0_clk_src",
  1672. },
  1673. .num_parents = 1,
  1674. .flags = CLK_SET_RATE_PARENT,
  1675. .ops = &clk_branch2_ops,
  1676. },
  1677. },
  1678. };
  1679. static struct clk_branch mdss_byte1_clk = {
  1680. .halt_reg = 0x2340,
  1681. .clkr = {
  1682. .enable_reg = 0x2340,
  1683. .enable_mask = BIT(0),
  1684. .hw.init = &(struct clk_init_data){
  1685. .name = "mdss_byte1_clk",
  1686. .parent_names = (const char *[]){
  1687. "byte1_clk_src",
  1688. },
  1689. .num_parents = 1,
  1690. .flags = CLK_SET_RATE_PARENT,
  1691. .ops = &clk_branch2_ops,
  1692. },
  1693. },
  1694. };
  1695. static struct clk_branch mdss_edpaux_clk = {
  1696. .halt_reg = 0x2334,
  1697. .clkr = {
  1698. .enable_reg = 0x2334,
  1699. .enable_mask = BIT(0),
  1700. .hw.init = &(struct clk_init_data){
  1701. .name = "mdss_edpaux_clk",
  1702. .parent_names = (const char *[]){
  1703. "edpaux_clk_src",
  1704. },
  1705. .num_parents = 1,
  1706. .flags = CLK_SET_RATE_PARENT,
  1707. .ops = &clk_branch2_ops,
  1708. },
  1709. },
  1710. };
  1711. static struct clk_branch mdss_edplink_clk = {
  1712. .halt_reg = 0x2330,
  1713. .clkr = {
  1714. .enable_reg = 0x2330,
  1715. .enable_mask = BIT(0),
  1716. .hw.init = &(struct clk_init_data){
  1717. .name = "mdss_edplink_clk",
  1718. .parent_names = (const char *[]){
  1719. "edplink_clk_src",
  1720. },
  1721. .num_parents = 1,
  1722. .flags = CLK_SET_RATE_PARENT,
  1723. .ops = &clk_branch2_ops,
  1724. },
  1725. },
  1726. };
  1727. static struct clk_branch mdss_edppixel_clk = {
  1728. .halt_reg = 0x232c,
  1729. .clkr = {
  1730. .enable_reg = 0x232c,
  1731. .enable_mask = BIT(0),
  1732. .hw.init = &(struct clk_init_data){
  1733. .name = "mdss_edppixel_clk",
  1734. .parent_names = (const char *[]){
  1735. "edppixel_clk_src",
  1736. },
  1737. .num_parents = 1,
  1738. .flags = CLK_SET_RATE_PARENT,
  1739. .ops = &clk_branch2_ops,
  1740. },
  1741. },
  1742. };
  1743. static struct clk_branch mdss_esc0_clk = {
  1744. .halt_reg = 0x2344,
  1745. .clkr = {
  1746. .enable_reg = 0x2344,
  1747. .enable_mask = BIT(0),
  1748. .hw.init = &(struct clk_init_data){
  1749. .name = "mdss_esc0_clk",
  1750. .parent_names = (const char *[]){
  1751. "esc0_clk_src",
  1752. },
  1753. .num_parents = 1,
  1754. .flags = CLK_SET_RATE_PARENT,
  1755. .ops = &clk_branch2_ops,
  1756. },
  1757. },
  1758. };
  1759. static struct clk_branch mdss_esc1_clk = {
  1760. .halt_reg = 0x2348,
  1761. .clkr = {
  1762. .enable_reg = 0x2348,
  1763. .enable_mask = BIT(0),
  1764. .hw.init = &(struct clk_init_data){
  1765. .name = "mdss_esc1_clk",
  1766. .parent_names = (const char *[]){
  1767. "esc1_clk_src",
  1768. },
  1769. .num_parents = 1,
  1770. .flags = CLK_SET_RATE_PARENT,
  1771. .ops = &clk_branch2_ops,
  1772. },
  1773. },
  1774. };
  1775. static struct clk_branch mdss_extpclk_clk = {
  1776. .halt_reg = 0x2324,
  1777. .clkr = {
  1778. .enable_reg = 0x2324,
  1779. .enable_mask = BIT(0),
  1780. .hw.init = &(struct clk_init_data){
  1781. .name = "mdss_extpclk_clk",
  1782. .parent_names = (const char *[]){
  1783. "extpclk_clk_src",
  1784. },
  1785. .num_parents = 1,
  1786. .flags = CLK_SET_RATE_PARENT,
  1787. .ops = &clk_branch2_ops,
  1788. },
  1789. },
  1790. };
  1791. static struct clk_branch mdss_hdmi_ahb_clk = {
  1792. .halt_reg = 0x230c,
  1793. .clkr = {
  1794. .enable_reg = 0x230c,
  1795. .enable_mask = BIT(0),
  1796. .hw.init = &(struct clk_init_data){
  1797. .name = "mdss_hdmi_ahb_clk",
  1798. .parent_names = (const char *[]){
  1799. "mmss_ahb_clk_src",
  1800. },
  1801. .num_parents = 1,
  1802. .ops = &clk_branch2_ops,
  1803. },
  1804. },
  1805. };
  1806. static struct clk_branch mdss_hdmi_clk = {
  1807. .halt_reg = 0x2338,
  1808. .clkr = {
  1809. .enable_reg = 0x2338,
  1810. .enable_mask = BIT(0),
  1811. .hw.init = &(struct clk_init_data){
  1812. .name = "mdss_hdmi_clk",
  1813. .parent_names = (const char *[]){
  1814. "hdmi_clk_src",
  1815. },
  1816. .num_parents = 1,
  1817. .flags = CLK_SET_RATE_PARENT,
  1818. .ops = &clk_branch2_ops,
  1819. },
  1820. },
  1821. };
  1822. static struct clk_branch mdss_mdp_clk = {
  1823. .halt_reg = 0x231c,
  1824. .clkr = {
  1825. .enable_reg = 0x231c,
  1826. .enable_mask = BIT(0),
  1827. .hw.init = &(struct clk_init_data){
  1828. .name = "mdss_mdp_clk",
  1829. .parent_names = (const char *[]){
  1830. "mdp_clk_src",
  1831. },
  1832. .num_parents = 1,
  1833. .flags = CLK_SET_RATE_PARENT,
  1834. .ops = &clk_branch2_ops,
  1835. },
  1836. },
  1837. };
  1838. static struct clk_branch mdss_mdp_lut_clk = {
  1839. .halt_reg = 0x2320,
  1840. .clkr = {
  1841. .enable_reg = 0x2320,
  1842. .enable_mask = BIT(0),
  1843. .hw.init = &(struct clk_init_data){
  1844. .name = "mdss_mdp_lut_clk",
  1845. .parent_names = (const char *[]){
  1846. "mdp_clk_src",
  1847. },
  1848. .num_parents = 1,
  1849. .flags = CLK_SET_RATE_PARENT,
  1850. .ops = &clk_branch2_ops,
  1851. },
  1852. },
  1853. };
  1854. static struct clk_branch mdss_pclk0_clk = {
  1855. .halt_reg = 0x2314,
  1856. .clkr = {
  1857. .enable_reg = 0x2314,
  1858. .enable_mask = BIT(0),
  1859. .hw.init = &(struct clk_init_data){
  1860. .name = "mdss_pclk0_clk",
  1861. .parent_names = (const char *[]){
  1862. "pclk0_clk_src",
  1863. },
  1864. .num_parents = 1,
  1865. .flags = CLK_SET_RATE_PARENT,
  1866. .ops = &clk_branch2_ops,
  1867. },
  1868. },
  1869. };
  1870. static struct clk_branch mdss_pclk1_clk = {
  1871. .halt_reg = 0x2318,
  1872. .clkr = {
  1873. .enable_reg = 0x2318,
  1874. .enable_mask = BIT(0),
  1875. .hw.init = &(struct clk_init_data){
  1876. .name = "mdss_pclk1_clk",
  1877. .parent_names = (const char *[]){
  1878. "pclk1_clk_src",
  1879. },
  1880. .num_parents = 1,
  1881. .flags = CLK_SET_RATE_PARENT,
  1882. .ops = &clk_branch2_ops,
  1883. },
  1884. },
  1885. };
  1886. static struct clk_branch mdss_vsync_clk = {
  1887. .halt_reg = 0x2328,
  1888. .clkr = {
  1889. .enable_reg = 0x2328,
  1890. .enable_mask = BIT(0),
  1891. .hw.init = &(struct clk_init_data){
  1892. .name = "mdss_vsync_clk",
  1893. .parent_names = (const char *[]){
  1894. "vsync_clk_src",
  1895. },
  1896. .num_parents = 1,
  1897. .flags = CLK_SET_RATE_PARENT,
  1898. .ops = &clk_branch2_ops,
  1899. },
  1900. },
  1901. };
  1902. static struct clk_branch mmss_misc_ahb_clk = {
  1903. .halt_reg = 0x502c,
  1904. .clkr = {
  1905. .enable_reg = 0x502c,
  1906. .enable_mask = BIT(0),
  1907. .hw.init = &(struct clk_init_data){
  1908. .name = "mmss_misc_ahb_clk",
  1909. .parent_names = (const char *[]){
  1910. "mmss_ahb_clk_src",
  1911. },
  1912. .num_parents = 1,
  1913. .ops = &clk_branch2_ops,
  1914. },
  1915. },
  1916. };
  1917. static struct clk_branch mmss_mmssnoc_ahb_clk = {
  1918. .halt_reg = 0x5024,
  1919. .clkr = {
  1920. .enable_reg = 0x5024,
  1921. .enable_mask = BIT(0),
  1922. .hw.init = &(struct clk_init_data){
  1923. .name = "mmss_mmssnoc_ahb_clk",
  1924. .parent_names = (const char *[]){
  1925. "mmss_ahb_clk_src",
  1926. },
  1927. .num_parents = 1,
  1928. .ops = &clk_branch2_ops,
  1929. .flags = CLK_IGNORE_UNUSED,
  1930. },
  1931. },
  1932. };
  1933. static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
  1934. .halt_reg = 0x5028,
  1935. .clkr = {
  1936. .enable_reg = 0x5028,
  1937. .enable_mask = BIT(0),
  1938. .hw.init = &(struct clk_init_data){
  1939. .name = "mmss_mmssnoc_bto_ahb_clk",
  1940. .parent_names = (const char *[]){
  1941. "mmss_ahb_clk_src",
  1942. },
  1943. .num_parents = 1,
  1944. .ops = &clk_branch2_ops,
  1945. .flags = CLK_IGNORE_UNUSED,
  1946. },
  1947. },
  1948. };
  1949. static struct clk_branch mmss_mmssnoc_axi_clk = {
  1950. .halt_reg = 0x506c,
  1951. .clkr = {
  1952. .enable_reg = 0x506c,
  1953. .enable_mask = BIT(0),
  1954. .hw.init = &(struct clk_init_data){
  1955. .name = "mmss_mmssnoc_axi_clk",
  1956. .parent_names = (const char *[]){
  1957. "mmss_axi_clk_src",
  1958. },
  1959. .num_parents = 1,
  1960. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1961. .ops = &clk_branch2_ops,
  1962. },
  1963. },
  1964. };
  1965. static struct clk_branch mmss_s0_axi_clk = {
  1966. .halt_reg = 0x5064,
  1967. .clkr = {
  1968. .enable_reg = 0x5064,
  1969. .enable_mask = BIT(0),
  1970. .hw.init = &(struct clk_init_data){
  1971. .name = "mmss_s0_axi_clk",
  1972. .parent_names = (const char *[]){
  1973. "mmss_axi_clk_src",
  1974. },
  1975. .num_parents = 1,
  1976. .ops = &clk_branch2_ops,
  1977. .flags = CLK_IGNORE_UNUSED,
  1978. },
  1979. },
  1980. };
  1981. static struct clk_branch ocmemcx_ahb_clk = {
  1982. .halt_reg = 0x405c,
  1983. .clkr = {
  1984. .enable_reg = 0x405c,
  1985. .enable_mask = BIT(0),
  1986. .hw.init = &(struct clk_init_data){
  1987. .name = "ocmemcx_ahb_clk",
  1988. .parent_names = (const char *[]){
  1989. "mmss_ahb_clk_src",
  1990. },
  1991. .num_parents = 1,
  1992. .ops = &clk_branch2_ops,
  1993. },
  1994. },
  1995. };
  1996. static struct clk_branch ocmemcx_ocmemnoc_clk = {
  1997. .halt_reg = 0x4058,
  1998. .clkr = {
  1999. .enable_reg = 0x4058,
  2000. .enable_mask = BIT(0),
  2001. .hw.init = &(struct clk_init_data){
  2002. .name = "ocmemcx_ocmemnoc_clk",
  2003. .parent_names = (const char *[]){
  2004. "ocmemnoc_clk_src",
  2005. },
  2006. .num_parents = 1,
  2007. .flags = CLK_SET_RATE_PARENT,
  2008. .ops = &clk_branch2_ops,
  2009. },
  2010. },
  2011. };
  2012. static struct clk_branch oxili_ocmemgx_clk = {
  2013. .halt_reg = 0x402c,
  2014. .clkr = {
  2015. .enable_reg = 0x402c,
  2016. .enable_mask = BIT(0),
  2017. .hw.init = &(struct clk_init_data){
  2018. .name = "oxili_ocmemgx_clk",
  2019. .parent_names = (const char *[]){
  2020. "gfx3d_clk_src",
  2021. },
  2022. .num_parents = 1,
  2023. .flags = CLK_SET_RATE_PARENT,
  2024. .ops = &clk_branch2_ops,
  2025. },
  2026. },
  2027. };
  2028. static struct clk_branch ocmemnoc_clk = {
  2029. .halt_reg = 0x50b4,
  2030. .clkr = {
  2031. .enable_reg = 0x50b4,
  2032. .enable_mask = BIT(0),
  2033. .hw.init = &(struct clk_init_data){
  2034. .name = "ocmemnoc_clk",
  2035. .parent_names = (const char *[]){
  2036. "ocmemnoc_clk_src",
  2037. },
  2038. .num_parents = 1,
  2039. .flags = CLK_SET_RATE_PARENT,
  2040. .ops = &clk_branch2_ops,
  2041. },
  2042. },
  2043. };
  2044. static struct clk_branch oxili_gfx3d_clk = {
  2045. .halt_reg = 0x4028,
  2046. .clkr = {
  2047. .enable_reg = 0x4028,
  2048. .enable_mask = BIT(0),
  2049. .hw.init = &(struct clk_init_data){
  2050. .name = "oxili_gfx3d_clk",
  2051. .parent_names = (const char *[]){
  2052. "gfx3d_clk_src",
  2053. },
  2054. .num_parents = 1,
  2055. .flags = CLK_SET_RATE_PARENT,
  2056. .ops = &clk_branch2_ops,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch oxilicx_ahb_clk = {
  2061. .halt_reg = 0x403c,
  2062. .clkr = {
  2063. .enable_reg = 0x403c,
  2064. .enable_mask = BIT(0),
  2065. .hw.init = &(struct clk_init_data){
  2066. .name = "oxilicx_ahb_clk",
  2067. .parent_names = (const char *[]){
  2068. "mmss_ahb_clk_src",
  2069. },
  2070. .num_parents = 1,
  2071. .ops = &clk_branch2_ops,
  2072. },
  2073. },
  2074. };
  2075. static struct clk_branch oxilicx_axi_clk = {
  2076. .halt_reg = 0x4038,
  2077. .clkr = {
  2078. .enable_reg = 0x4038,
  2079. .enable_mask = BIT(0),
  2080. .hw.init = &(struct clk_init_data){
  2081. .name = "oxilicx_axi_clk",
  2082. .parent_names = (const char *[]){
  2083. "mmss_axi_clk_src",
  2084. },
  2085. .num_parents = 1,
  2086. .ops = &clk_branch2_ops,
  2087. },
  2088. },
  2089. };
  2090. static struct clk_branch venus0_ahb_clk = {
  2091. .halt_reg = 0x1030,
  2092. .clkr = {
  2093. .enable_reg = 0x1030,
  2094. .enable_mask = BIT(0),
  2095. .hw.init = &(struct clk_init_data){
  2096. .name = "venus0_ahb_clk",
  2097. .parent_names = (const char *[]){
  2098. "mmss_ahb_clk_src",
  2099. },
  2100. .num_parents = 1,
  2101. .ops = &clk_branch2_ops,
  2102. },
  2103. },
  2104. };
  2105. static struct clk_branch venus0_axi_clk = {
  2106. .halt_reg = 0x1034,
  2107. .clkr = {
  2108. .enable_reg = 0x1034,
  2109. .enable_mask = BIT(0),
  2110. .hw.init = &(struct clk_init_data){
  2111. .name = "venus0_axi_clk",
  2112. .parent_names = (const char *[]){
  2113. "mmss_axi_clk_src",
  2114. },
  2115. .num_parents = 1,
  2116. .ops = &clk_branch2_ops,
  2117. },
  2118. },
  2119. };
  2120. static struct clk_branch venus0_ocmemnoc_clk = {
  2121. .halt_reg = 0x1038,
  2122. .clkr = {
  2123. .enable_reg = 0x1038,
  2124. .enable_mask = BIT(0),
  2125. .hw.init = &(struct clk_init_data){
  2126. .name = "venus0_ocmemnoc_clk",
  2127. .parent_names = (const char *[]){
  2128. "ocmemnoc_clk_src",
  2129. },
  2130. .num_parents = 1,
  2131. .flags = CLK_SET_RATE_PARENT,
  2132. .ops = &clk_branch2_ops,
  2133. },
  2134. },
  2135. };
  2136. static struct clk_branch venus0_vcodec0_clk = {
  2137. .halt_reg = 0x1028,
  2138. .clkr = {
  2139. .enable_reg = 0x1028,
  2140. .enable_mask = BIT(0),
  2141. .hw.init = &(struct clk_init_data){
  2142. .name = "venus0_vcodec0_clk",
  2143. .parent_names = (const char *[]){
  2144. "vcodec0_clk_src",
  2145. },
  2146. .num_parents = 1,
  2147. .flags = CLK_SET_RATE_PARENT,
  2148. .ops = &clk_branch2_ops,
  2149. },
  2150. },
  2151. };
  2152. static const struct pll_config mmpll1_config = {
  2153. .l = 60,
  2154. .m = 25,
  2155. .n = 32,
  2156. .vco_val = 0x0,
  2157. .vco_mask = 0x3 << 20,
  2158. .pre_div_val = 0x0,
  2159. .pre_div_mask = 0x7 << 12,
  2160. .post_div_val = 0x0,
  2161. .post_div_mask = 0x3 << 8,
  2162. .mn_ena_mask = BIT(24),
  2163. .main_output_mask = BIT(0),
  2164. };
  2165. static struct pll_config mmpll3_config = {
  2166. .l = 48,
  2167. .m = 7,
  2168. .n = 16,
  2169. .vco_val = 0x0,
  2170. .vco_mask = 0x3 << 20,
  2171. .pre_div_val = 0x0,
  2172. .pre_div_mask = 0x7 << 12,
  2173. .post_div_val = 0x0,
  2174. .post_div_mask = 0x3 << 8,
  2175. .mn_ena_mask = BIT(24),
  2176. .main_output_mask = BIT(0),
  2177. .aux_output_mask = BIT(1),
  2178. };
  2179. static struct clk_regmap *mmcc_msm8974_clocks[] = {
  2180. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2181. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2182. [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
  2183. [MMPLL0] = &mmpll0.clkr,
  2184. [MMPLL0_VOTE] = &mmpll0_vote,
  2185. [MMPLL1] = &mmpll1.clkr,
  2186. [MMPLL1_VOTE] = &mmpll1_vote,
  2187. [MMPLL2] = &mmpll2.clkr,
  2188. [MMPLL3] = &mmpll3.clkr,
  2189. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2190. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2191. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2192. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2193. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2194. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2195. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2196. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2197. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2198. [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
  2199. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2200. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2201. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2202. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2203. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2204. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2205. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2206. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2207. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2208. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2209. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2210. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2211. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2212. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2213. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2214. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2215. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2216. [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
  2217. [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
  2218. [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
  2219. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2220. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2221. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2222. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2223. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2224. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2225. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2226. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2227. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2228. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2229. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2230. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2231. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2232. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2233. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2234. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2235. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2236. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2237. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2238. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2239. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2240. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2241. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2242. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2243. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2244. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2245. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2246. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2247. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2248. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2249. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2250. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2251. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2252. [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
  2253. [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
  2254. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  2255. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  2256. [CAMSS_JPEG_JPEG_OCMEMNOC_CLK] = &camss_jpeg_jpeg_ocmemnoc_clk.clkr,
  2257. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2258. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2259. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2260. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2261. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2262. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  2263. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  2264. [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
  2265. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2266. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  2267. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  2268. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  2269. [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
  2270. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  2271. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  2272. [CAMSS_VFE_VFE_OCMEMNOC_CLK] = &camss_vfe_vfe_ocmemnoc_clk.clkr,
  2273. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2274. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2275. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2276. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2277. [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
  2278. [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
  2279. [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
  2280. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2281. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2282. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2283. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  2284. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2285. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2286. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  2287. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2288. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2289. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2290. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  2291. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  2292. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  2293. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  2294. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  2295. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  2296. [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
  2297. [OXILI_OCMEMGX_CLK] = &oxili_ocmemgx_clk.clkr,
  2298. [OCMEMNOC_CLK] = &ocmemnoc_clk.clkr,
  2299. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  2300. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  2301. [OXILICX_AXI_CLK] = &oxilicx_axi_clk.clkr,
  2302. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  2303. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  2304. [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
  2305. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  2306. };
  2307. static const struct qcom_reset_map mmcc_msm8974_resets[] = {
  2308. [SPDM_RESET] = { 0x0200 },
  2309. [SPDM_RM_RESET] = { 0x0300 },
  2310. [VENUS0_RESET] = { 0x1020 },
  2311. [MDSS_RESET] = { 0x2300 },
  2312. [CAMSS_PHY0_RESET] = { 0x3020 },
  2313. [CAMSS_PHY1_RESET] = { 0x3050 },
  2314. [CAMSS_PHY2_RESET] = { 0x3080 },
  2315. [CAMSS_CSI0_RESET] = { 0x30b0 },
  2316. [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
  2317. [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
  2318. [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
  2319. [CAMSS_CSI1_RESET] = { 0x3120 },
  2320. [CAMSS_CSI1PHY_RESET] = { 0x3130 },
  2321. [CAMSS_CSI1RDI_RESET] = { 0x3140 },
  2322. [CAMSS_CSI1PIX_RESET] = { 0x3150 },
  2323. [CAMSS_CSI2_RESET] = { 0x3180 },
  2324. [CAMSS_CSI2PHY_RESET] = { 0x3190 },
  2325. [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
  2326. [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
  2327. [CAMSS_CSI3_RESET] = { 0x31e0 },
  2328. [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
  2329. [CAMSS_CSI3RDI_RESET] = { 0x3200 },
  2330. [CAMSS_CSI3PIX_RESET] = { 0x3210 },
  2331. [CAMSS_ISPIF_RESET] = { 0x3220 },
  2332. [CAMSS_CCI_RESET] = { 0x3340 },
  2333. [CAMSS_MCLK0_RESET] = { 0x3380 },
  2334. [CAMSS_MCLK1_RESET] = { 0x33b0 },
  2335. [CAMSS_MCLK2_RESET] = { 0x33e0 },
  2336. [CAMSS_MCLK3_RESET] = { 0x3410 },
  2337. [CAMSS_GP0_RESET] = { 0x3440 },
  2338. [CAMSS_GP1_RESET] = { 0x3470 },
  2339. [CAMSS_TOP_RESET] = { 0x3480 },
  2340. [CAMSS_MICRO_RESET] = { 0x3490 },
  2341. [CAMSS_JPEG_RESET] = { 0x35a0 },
  2342. [CAMSS_VFE_RESET] = { 0x36a0 },
  2343. [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
  2344. [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
  2345. [OXILI_RESET] = { 0x4020 },
  2346. [OXILICX_RESET] = { 0x4030 },
  2347. [OCMEMCX_RESET] = { 0x4050 },
  2348. [MMSS_RBCRP_RESET] = { 0x4080 },
  2349. [MMSSNOCAHB_RESET] = { 0x5020 },
  2350. [MMSSNOCAXI_RESET] = { 0x5060 },
  2351. [OCMEMNOC_RESET] = { 0x50b0 },
  2352. };
  2353. static const struct regmap_config mmcc_msm8974_regmap_config = {
  2354. .reg_bits = 32,
  2355. .reg_stride = 4,
  2356. .val_bits = 32,
  2357. .max_register = 0x5104,
  2358. .fast_io = true,
  2359. };
  2360. static const struct qcom_cc_desc mmcc_msm8974_desc = {
  2361. .config = &mmcc_msm8974_regmap_config,
  2362. .clks = mmcc_msm8974_clocks,
  2363. .num_clks = ARRAY_SIZE(mmcc_msm8974_clocks),
  2364. .resets = mmcc_msm8974_resets,
  2365. .num_resets = ARRAY_SIZE(mmcc_msm8974_resets),
  2366. };
  2367. static const struct of_device_id mmcc_msm8974_match_table[] = {
  2368. { .compatible = "qcom,mmcc-msm8974" },
  2369. { }
  2370. };
  2371. MODULE_DEVICE_TABLE(of, mmcc_msm8974_match_table);
  2372. static int mmcc_msm8974_probe(struct platform_device *pdev)
  2373. {
  2374. int ret;
  2375. struct regmap *regmap;
  2376. ret = qcom_cc_probe(pdev, &mmcc_msm8974_desc);
  2377. if (ret)
  2378. return ret;
  2379. regmap = dev_get_regmap(&pdev->dev, NULL);
  2380. clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
  2381. clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
  2382. return 0;
  2383. }
  2384. static int mmcc_msm8974_remove(struct platform_device *pdev)
  2385. {
  2386. qcom_cc_remove(pdev);
  2387. return 0;
  2388. }
  2389. static struct platform_driver mmcc_msm8974_driver = {
  2390. .probe = mmcc_msm8974_probe,
  2391. .remove = mmcc_msm8974_remove,
  2392. .driver = {
  2393. .name = "mmcc-msm8974",
  2394. .owner = THIS_MODULE,
  2395. .of_match_table = mmcc_msm8974_match_table,
  2396. },
  2397. };
  2398. module_platform_driver(mmcc_msm8974_driver);
  2399. MODULE_DESCRIPTION("QCOM MMCC MSM8974 Driver");
  2400. MODULE_LICENSE("GPL v2");
  2401. MODULE_ALIAS("platform:mmcc-msm8974");