gcc-msm8960.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964
  1. /*
  2. * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8960.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8960.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. static struct clk_pll pll3 = {
  32. .l_reg = 0x3164,
  33. .m_reg = 0x3168,
  34. .n_reg = 0x316c,
  35. .config_reg = 0x3174,
  36. .mode_reg = 0x3160,
  37. .status_reg = 0x3178,
  38. .status_bit = 16,
  39. .clkr.hw.init = &(struct clk_init_data){
  40. .name = "pll3",
  41. .parent_names = (const char *[]){ "pxo" },
  42. .num_parents = 1,
  43. .ops = &clk_pll_ops,
  44. },
  45. };
  46. static struct clk_pll pll8 = {
  47. .l_reg = 0x3144,
  48. .m_reg = 0x3148,
  49. .n_reg = 0x314c,
  50. .config_reg = 0x3154,
  51. .mode_reg = 0x3140,
  52. .status_reg = 0x3158,
  53. .status_bit = 16,
  54. .clkr.hw.init = &(struct clk_init_data){
  55. .name = "pll8",
  56. .parent_names = (const char *[]){ "pxo" },
  57. .num_parents = 1,
  58. .ops = &clk_pll_ops,
  59. },
  60. };
  61. static struct clk_regmap pll8_vote = {
  62. .enable_reg = 0x34c0,
  63. .enable_mask = BIT(8),
  64. .hw.init = &(struct clk_init_data){
  65. .name = "pll8_vote",
  66. .parent_names = (const char *[]){ "pll8" },
  67. .num_parents = 1,
  68. .ops = &clk_pll_vote_ops,
  69. },
  70. };
  71. static struct clk_pll pll14 = {
  72. .l_reg = 0x31c4,
  73. .m_reg = 0x31c8,
  74. .n_reg = 0x31cc,
  75. .config_reg = 0x31d4,
  76. .mode_reg = 0x31c0,
  77. .status_reg = 0x31d8,
  78. .status_bit = 16,
  79. .clkr.hw.init = &(struct clk_init_data){
  80. .name = "pll14",
  81. .parent_names = (const char *[]){ "pxo" },
  82. .num_parents = 1,
  83. .ops = &clk_pll_ops,
  84. },
  85. };
  86. static struct clk_regmap pll14_vote = {
  87. .enable_reg = 0x34c0,
  88. .enable_mask = BIT(14),
  89. .hw.init = &(struct clk_init_data){
  90. .name = "pll14_vote",
  91. .parent_names = (const char *[]){ "pll14" },
  92. .num_parents = 1,
  93. .ops = &clk_pll_vote_ops,
  94. },
  95. };
  96. #define P_PXO 0
  97. #define P_PLL8 1
  98. #define P_CXO 2
  99. static const u8 gcc_pxo_pll8_map[] = {
  100. [P_PXO] = 0,
  101. [P_PLL8] = 3,
  102. };
  103. static const char *gcc_pxo_pll8[] = {
  104. "pxo",
  105. "pll8_vote",
  106. };
  107. static const u8 gcc_pxo_pll8_cxo_map[] = {
  108. [P_PXO] = 0,
  109. [P_PLL8] = 3,
  110. [P_CXO] = 5,
  111. };
  112. static const char *gcc_pxo_pll8_cxo[] = {
  113. "pxo",
  114. "pll8_vote",
  115. "cxo",
  116. };
  117. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  118. { 1843200, P_PLL8, 2, 6, 625 },
  119. { 3686400, P_PLL8, 2, 12, 625 },
  120. { 7372800, P_PLL8, 2, 24, 625 },
  121. { 14745600, P_PLL8, 2, 48, 625 },
  122. { 16000000, P_PLL8, 4, 1, 6 },
  123. { 24000000, P_PLL8, 4, 1, 4 },
  124. { 32000000, P_PLL8, 4, 1, 3 },
  125. { 40000000, P_PLL8, 1, 5, 48 },
  126. { 46400000, P_PLL8, 1, 29, 240 },
  127. { 48000000, P_PLL8, 4, 1, 2 },
  128. { 51200000, P_PLL8, 1, 2, 15 },
  129. { 56000000, P_PLL8, 1, 7, 48 },
  130. { 58982400, P_PLL8, 1, 96, 625 },
  131. { 64000000, P_PLL8, 2, 1, 3 },
  132. { }
  133. };
  134. static struct clk_rcg gsbi1_uart_src = {
  135. .ns_reg = 0x29d4,
  136. .md_reg = 0x29d0,
  137. .mn = {
  138. .mnctr_en_bit = 8,
  139. .mnctr_reset_bit = 7,
  140. .mnctr_mode_shift = 5,
  141. .n_val_shift = 16,
  142. .m_val_shift = 16,
  143. .width = 16,
  144. },
  145. .p = {
  146. .pre_div_shift = 3,
  147. .pre_div_width = 2,
  148. },
  149. .s = {
  150. .src_sel_shift = 0,
  151. .parent_map = gcc_pxo_pll8_map,
  152. },
  153. .freq_tbl = clk_tbl_gsbi_uart,
  154. .clkr = {
  155. .enable_reg = 0x29d4,
  156. .enable_mask = BIT(11),
  157. .hw.init = &(struct clk_init_data){
  158. .name = "gsbi1_uart_src",
  159. .parent_names = gcc_pxo_pll8,
  160. .num_parents = 2,
  161. .ops = &clk_rcg_ops,
  162. .flags = CLK_SET_PARENT_GATE,
  163. },
  164. },
  165. };
  166. static struct clk_branch gsbi1_uart_clk = {
  167. .halt_reg = 0x2fcc,
  168. .halt_bit = 10,
  169. .clkr = {
  170. .enable_reg = 0x29d4,
  171. .enable_mask = BIT(9),
  172. .hw.init = &(struct clk_init_data){
  173. .name = "gsbi1_uart_clk",
  174. .parent_names = (const char *[]){
  175. "gsbi1_uart_src",
  176. },
  177. .num_parents = 1,
  178. .ops = &clk_branch_ops,
  179. .flags = CLK_SET_RATE_PARENT,
  180. },
  181. },
  182. };
  183. static struct clk_rcg gsbi2_uart_src = {
  184. .ns_reg = 0x29f4,
  185. .md_reg = 0x29f0,
  186. .mn = {
  187. .mnctr_en_bit = 8,
  188. .mnctr_reset_bit = 7,
  189. .mnctr_mode_shift = 5,
  190. .n_val_shift = 16,
  191. .m_val_shift = 16,
  192. .width = 16,
  193. },
  194. .p = {
  195. .pre_div_shift = 3,
  196. .pre_div_width = 2,
  197. },
  198. .s = {
  199. .src_sel_shift = 0,
  200. .parent_map = gcc_pxo_pll8_map,
  201. },
  202. .freq_tbl = clk_tbl_gsbi_uart,
  203. .clkr = {
  204. .enable_reg = 0x29f4,
  205. .enable_mask = BIT(11),
  206. .hw.init = &(struct clk_init_data){
  207. .name = "gsbi2_uart_src",
  208. .parent_names = gcc_pxo_pll8,
  209. .num_parents = 2,
  210. .ops = &clk_rcg_ops,
  211. .flags = CLK_SET_PARENT_GATE,
  212. },
  213. },
  214. };
  215. static struct clk_branch gsbi2_uart_clk = {
  216. .halt_reg = 0x2fcc,
  217. .halt_bit = 6,
  218. .clkr = {
  219. .enable_reg = 0x29f4,
  220. .enable_mask = BIT(9),
  221. .hw.init = &(struct clk_init_data){
  222. .name = "gsbi2_uart_clk",
  223. .parent_names = (const char *[]){
  224. "gsbi2_uart_src",
  225. },
  226. .num_parents = 1,
  227. .ops = &clk_branch_ops,
  228. .flags = CLK_SET_RATE_PARENT,
  229. },
  230. },
  231. };
  232. static struct clk_rcg gsbi3_uart_src = {
  233. .ns_reg = 0x2a14,
  234. .md_reg = 0x2a10,
  235. .mn = {
  236. .mnctr_en_bit = 8,
  237. .mnctr_reset_bit = 7,
  238. .mnctr_mode_shift = 5,
  239. .n_val_shift = 16,
  240. .m_val_shift = 16,
  241. .width = 16,
  242. },
  243. .p = {
  244. .pre_div_shift = 3,
  245. .pre_div_width = 2,
  246. },
  247. .s = {
  248. .src_sel_shift = 0,
  249. .parent_map = gcc_pxo_pll8_map,
  250. },
  251. .freq_tbl = clk_tbl_gsbi_uart,
  252. .clkr = {
  253. .enable_reg = 0x2a14,
  254. .enable_mask = BIT(11),
  255. .hw.init = &(struct clk_init_data){
  256. .name = "gsbi3_uart_src",
  257. .parent_names = gcc_pxo_pll8,
  258. .num_parents = 2,
  259. .ops = &clk_rcg_ops,
  260. .flags = CLK_SET_PARENT_GATE,
  261. },
  262. },
  263. };
  264. static struct clk_branch gsbi3_uart_clk = {
  265. .halt_reg = 0x2fcc,
  266. .halt_bit = 2,
  267. .clkr = {
  268. .enable_reg = 0x2a14,
  269. .enable_mask = BIT(9),
  270. .hw.init = &(struct clk_init_data){
  271. .name = "gsbi3_uart_clk",
  272. .parent_names = (const char *[]){
  273. "gsbi3_uart_src",
  274. },
  275. .num_parents = 1,
  276. .ops = &clk_branch_ops,
  277. .flags = CLK_SET_RATE_PARENT,
  278. },
  279. },
  280. };
  281. static struct clk_rcg gsbi4_uart_src = {
  282. .ns_reg = 0x2a34,
  283. .md_reg = 0x2a30,
  284. .mn = {
  285. .mnctr_en_bit = 8,
  286. .mnctr_reset_bit = 7,
  287. .mnctr_mode_shift = 5,
  288. .n_val_shift = 16,
  289. .m_val_shift = 16,
  290. .width = 16,
  291. },
  292. .p = {
  293. .pre_div_shift = 3,
  294. .pre_div_width = 2,
  295. },
  296. .s = {
  297. .src_sel_shift = 0,
  298. .parent_map = gcc_pxo_pll8_map,
  299. },
  300. .freq_tbl = clk_tbl_gsbi_uart,
  301. .clkr = {
  302. .enable_reg = 0x2a34,
  303. .enable_mask = BIT(11),
  304. .hw.init = &(struct clk_init_data){
  305. .name = "gsbi4_uart_src",
  306. .parent_names = gcc_pxo_pll8,
  307. .num_parents = 2,
  308. .ops = &clk_rcg_ops,
  309. .flags = CLK_SET_PARENT_GATE,
  310. },
  311. },
  312. };
  313. static struct clk_branch gsbi4_uart_clk = {
  314. .halt_reg = 0x2fd0,
  315. .halt_bit = 26,
  316. .clkr = {
  317. .enable_reg = 0x2a34,
  318. .enable_mask = BIT(9),
  319. .hw.init = &(struct clk_init_data){
  320. .name = "gsbi4_uart_clk",
  321. .parent_names = (const char *[]){
  322. "gsbi4_uart_src",
  323. },
  324. .num_parents = 1,
  325. .ops = &clk_branch_ops,
  326. .flags = CLK_SET_RATE_PARENT,
  327. },
  328. },
  329. };
  330. static struct clk_rcg gsbi5_uart_src = {
  331. .ns_reg = 0x2a54,
  332. .md_reg = 0x2a50,
  333. .mn = {
  334. .mnctr_en_bit = 8,
  335. .mnctr_reset_bit = 7,
  336. .mnctr_mode_shift = 5,
  337. .n_val_shift = 16,
  338. .m_val_shift = 16,
  339. .width = 16,
  340. },
  341. .p = {
  342. .pre_div_shift = 3,
  343. .pre_div_width = 2,
  344. },
  345. .s = {
  346. .src_sel_shift = 0,
  347. .parent_map = gcc_pxo_pll8_map,
  348. },
  349. .freq_tbl = clk_tbl_gsbi_uart,
  350. .clkr = {
  351. .enable_reg = 0x2a54,
  352. .enable_mask = BIT(11),
  353. .hw.init = &(struct clk_init_data){
  354. .name = "gsbi5_uart_src",
  355. .parent_names = gcc_pxo_pll8,
  356. .num_parents = 2,
  357. .ops = &clk_rcg_ops,
  358. .flags = CLK_SET_PARENT_GATE,
  359. },
  360. },
  361. };
  362. static struct clk_branch gsbi5_uart_clk = {
  363. .halt_reg = 0x2fd0,
  364. .halt_bit = 22,
  365. .clkr = {
  366. .enable_reg = 0x2a54,
  367. .enable_mask = BIT(9),
  368. .hw.init = &(struct clk_init_data){
  369. .name = "gsbi5_uart_clk",
  370. .parent_names = (const char *[]){
  371. "gsbi5_uart_src",
  372. },
  373. .num_parents = 1,
  374. .ops = &clk_branch_ops,
  375. .flags = CLK_SET_RATE_PARENT,
  376. },
  377. },
  378. };
  379. static struct clk_rcg gsbi6_uart_src = {
  380. .ns_reg = 0x2a74,
  381. .md_reg = 0x2a70,
  382. .mn = {
  383. .mnctr_en_bit = 8,
  384. .mnctr_reset_bit = 7,
  385. .mnctr_mode_shift = 5,
  386. .n_val_shift = 16,
  387. .m_val_shift = 16,
  388. .width = 16,
  389. },
  390. .p = {
  391. .pre_div_shift = 3,
  392. .pre_div_width = 2,
  393. },
  394. .s = {
  395. .src_sel_shift = 0,
  396. .parent_map = gcc_pxo_pll8_map,
  397. },
  398. .freq_tbl = clk_tbl_gsbi_uart,
  399. .clkr = {
  400. .enable_reg = 0x2a74,
  401. .enable_mask = BIT(11),
  402. .hw.init = &(struct clk_init_data){
  403. .name = "gsbi6_uart_src",
  404. .parent_names = gcc_pxo_pll8,
  405. .num_parents = 2,
  406. .ops = &clk_rcg_ops,
  407. .flags = CLK_SET_PARENT_GATE,
  408. },
  409. },
  410. };
  411. static struct clk_branch gsbi6_uart_clk = {
  412. .halt_reg = 0x2fd0,
  413. .halt_bit = 18,
  414. .clkr = {
  415. .enable_reg = 0x2a74,
  416. .enable_mask = BIT(9),
  417. .hw.init = &(struct clk_init_data){
  418. .name = "gsbi6_uart_clk",
  419. .parent_names = (const char *[]){
  420. "gsbi6_uart_src",
  421. },
  422. .num_parents = 1,
  423. .ops = &clk_branch_ops,
  424. .flags = CLK_SET_RATE_PARENT,
  425. },
  426. },
  427. };
  428. static struct clk_rcg gsbi7_uart_src = {
  429. .ns_reg = 0x2a94,
  430. .md_reg = 0x2a90,
  431. .mn = {
  432. .mnctr_en_bit = 8,
  433. .mnctr_reset_bit = 7,
  434. .mnctr_mode_shift = 5,
  435. .n_val_shift = 16,
  436. .m_val_shift = 16,
  437. .width = 16,
  438. },
  439. .p = {
  440. .pre_div_shift = 3,
  441. .pre_div_width = 2,
  442. },
  443. .s = {
  444. .src_sel_shift = 0,
  445. .parent_map = gcc_pxo_pll8_map,
  446. },
  447. .freq_tbl = clk_tbl_gsbi_uart,
  448. .clkr = {
  449. .enable_reg = 0x2a94,
  450. .enable_mask = BIT(11),
  451. .hw.init = &(struct clk_init_data){
  452. .name = "gsbi7_uart_src",
  453. .parent_names = gcc_pxo_pll8,
  454. .num_parents = 2,
  455. .ops = &clk_rcg_ops,
  456. .flags = CLK_SET_PARENT_GATE,
  457. },
  458. },
  459. };
  460. static struct clk_branch gsbi7_uart_clk = {
  461. .halt_reg = 0x2fd0,
  462. .halt_bit = 14,
  463. .clkr = {
  464. .enable_reg = 0x2a94,
  465. .enable_mask = BIT(9),
  466. .hw.init = &(struct clk_init_data){
  467. .name = "gsbi7_uart_clk",
  468. .parent_names = (const char *[]){
  469. "gsbi7_uart_src",
  470. },
  471. .num_parents = 1,
  472. .ops = &clk_branch_ops,
  473. .flags = CLK_SET_RATE_PARENT,
  474. },
  475. },
  476. };
  477. static struct clk_rcg gsbi8_uart_src = {
  478. .ns_reg = 0x2ab4,
  479. .md_reg = 0x2ab0,
  480. .mn = {
  481. .mnctr_en_bit = 8,
  482. .mnctr_reset_bit = 7,
  483. .mnctr_mode_shift = 5,
  484. .n_val_shift = 16,
  485. .m_val_shift = 16,
  486. .width = 16,
  487. },
  488. .p = {
  489. .pre_div_shift = 3,
  490. .pre_div_width = 2,
  491. },
  492. .s = {
  493. .src_sel_shift = 0,
  494. .parent_map = gcc_pxo_pll8_map,
  495. },
  496. .freq_tbl = clk_tbl_gsbi_uart,
  497. .clkr = {
  498. .enable_reg = 0x2ab4,
  499. .enable_mask = BIT(11),
  500. .hw.init = &(struct clk_init_data){
  501. .name = "gsbi8_uart_src",
  502. .parent_names = gcc_pxo_pll8,
  503. .num_parents = 2,
  504. .ops = &clk_rcg_ops,
  505. .flags = CLK_SET_PARENT_GATE,
  506. },
  507. },
  508. };
  509. static struct clk_branch gsbi8_uart_clk = {
  510. .halt_reg = 0x2fd0,
  511. .halt_bit = 10,
  512. .clkr = {
  513. .enable_reg = 0x2ab4,
  514. .enable_mask = BIT(9),
  515. .hw.init = &(struct clk_init_data){
  516. .name = "gsbi8_uart_clk",
  517. .parent_names = (const char *[]){ "gsbi8_uart_src" },
  518. .num_parents = 1,
  519. .ops = &clk_branch_ops,
  520. .flags = CLK_SET_RATE_PARENT,
  521. },
  522. },
  523. };
  524. static struct clk_rcg gsbi9_uart_src = {
  525. .ns_reg = 0x2ad4,
  526. .md_reg = 0x2ad0,
  527. .mn = {
  528. .mnctr_en_bit = 8,
  529. .mnctr_reset_bit = 7,
  530. .mnctr_mode_shift = 5,
  531. .n_val_shift = 16,
  532. .m_val_shift = 16,
  533. .width = 16,
  534. },
  535. .p = {
  536. .pre_div_shift = 3,
  537. .pre_div_width = 2,
  538. },
  539. .s = {
  540. .src_sel_shift = 0,
  541. .parent_map = gcc_pxo_pll8_map,
  542. },
  543. .freq_tbl = clk_tbl_gsbi_uart,
  544. .clkr = {
  545. .enable_reg = 0x2ad4,
  546. .enable_mask = BIT(11),
  547. .hw.init = &(struct clk_init_data){
  548. .name = "gsbi9_uart_src",
  549. .parent_names = gcc_pxo_pll8,
  550. .num_parents = 2,
  551. .ops = &clk_rcg_ops,
  552. .flags = CLK_SET_PARENT_GATE,
  553. },
  554. },
  555. };
  556. static struct clk_branch gsbi9_uart_clk = {
  557. .halt_reg = 0x2fd0,
  558. .halt_bit = 6,
  559. .clkr = {
  560. .enable_reg = 0x2ad4,
  561. .enable_mask = BIT(9),
  562. .hw.init = &(struct clk_init_data){
  563. .name = "gsbi9_uart_clk",
  564. .parent_names = (const char *[]){ "gsbi9_uart_src" },
  565. .num_parents = 1,
  566. .ops = &clk_branch_ops,
  567. .flags = CLK_SET_RATE_PARENT,
  568. },
  569. },
  570. };
  571. static struct clk_rcg gsbi10_uart_src = {
  572. .ns_reg = 0x2af4,
  573. .md_reg = 0x2af0,
  574. .mn = {
  575. .mnctr_en_bit = 8,
  576. .mnctr_reset_bit = 7,
  577. .mnctr_mode_shift = 5,
  578. .n_val_shift = 16,
  579. .m_val_shift = 16,
  580. .width = 16,
  581. },
  582. .p = {
  583. .pre_div_shift = 3,
  584. .pre_div_width = 2,
  585. },
  586. .s = {
  587. .src_sel_shift = 0,
  588. .parent_map = gcc_pxo_pll8_map,
  589. },
  590. .freq_tbl = clk_tbl_gsbi_uart,
  591. .clkr = {
  592. .enable_reg = 0x2af4,
  593. .enable_mask = BIT(11),
  594. .hw.init = &(struct clk_init_data){
  595. .name = "gsbi10_uart_src",
  596. .parent_names = gcc_pxo_pll8,
  597. .num_parents = 2,
  598. .ops = &clk_rcg_ops,
  599. .flags = CLK_SET_PARENT_GATE,
  600. },
  601. },
  602. };
  603. static struct clk_branch gsbi10_uart_clk = {
  604. .halt_reg = 0x2fd0,
  605. .halt_bit = 2,
  606. .clkr = {
  607. .enable_reg = 0x2af4,
  608. .enable_mask = BIT(9),
  609. .hw.init = &(struct clk_init_data){
  610. .name = "gsbi10_uart_clk",
  611. .parent_names = (const char *[]){ "gsbi10_uart_src" },
  612. .num_parents = 1,
  613. .ops = &clk_branch_ops,
  614. .flags = CLK_SET_RATE_PARENT,
  615. },
  616. },
  617. };
  618. static struct clk_rcg gsbi11_uart_src = {
  619. .ns_reg = 0x2b14,
  620. .md_reg = 0x2b10,
  621. .mn = {
  622. .mnctr_en_bit = 8,
  623. .mnctr_reset_bit = 7,
  624. .mnctr_mode_shift = 5,
  625. .n_val_shift = 16,
  626. .m_val_shift = 16,
  627. .width = 16,
  628. },
  629. .p = {
  630. .pre_div_shift = 3,
  631. .pre_div_width = 2,
  632. },
  633. .s = {
  634. .src_sel_shift = 0,
  635. .parent_map = gcc_pxo_pll8_map,
  636. },
  637. .freq_tbl = clk_tbl_gsbi_uart,
  638. .clkr = {
  639. .enable_reg = 0x2b14,
  640. .enable_mask = BIT(11),
  641. .hw.init = &(struct clk_init_data){
  642. .name = "gsbi11_uart_src",
  643. .parent_names = gcc_pxo_pll8,
  644. .num_parents = 2,
  645. .ops = &clk_rcg_ops,
  646. .flags = CLK_SET_PARENT_GATE,
  647. },
  648. },
  649. };
  650. static struct clk_branch gsbi11_uart_clk = {
  651. .halt_reg = 0x2fd4,
  652. .halt_bit = 17,
  653. .clkr = {
  654. .enable_reg = 0x2b14,
  655. .enable_mask = BIT(9),
  656. .hw.init = &(struct clk_init_data){
  657. .name = "gsbi11_uart_clk",
  658. .parent_names = (const char *[]){ "gsbi11_uart_src" },
  659. .num_parents = 1,
  660. .ops = &clk_branch_ops,
  661. .flags = CLK_SET_RATE_PARENT,
  662. },
  663. },
  664. };
  665. static struct clk_rcg gsbi12_uart_src = {
  666. .ns_reg = 0x2b34,
  667. .md_reg = 0x2b30,
  668. .mn = {
  669. .mnctr_en_bit = 8,
  670. .mnctr_reset_bit = 7,
  671. .mnctr_mode_shift = 5,
  672. .n_val_shift = 16,
  673. .m_val_shift = 16,
  674. .width = 16,
  675. },
  676. .p = {
  677. .pre_div_shift = 3,
  678. .pre_div_width = 2,
  679. },
  680. .s = {
  681. .src_sel_shift = 0,
  682. .parent_map = gcc_pxo_pll8_map,
  683. },
  684. .freq_tbl = clk_tbl_gsbi_uart,
  685. .clkr = {
  686. .enable_reg = 0x2b34,
  687. .enable_mask = BIT(11),
  688. .hw.init = &(struct clk_init_data){
  689. .name = "gsbi12_uart_src",
  690. .parent_names = gcc_pxo_pll8,
  691. .num_parents = 2,
  692. .ops = &clk_rcg_ops,
  693. .flags = CLK_SET_PARENT_GATE,
  694. },
  695. },
  696. };
  697. static struct clk_branch gsbi12_uart_clk = {
  698. .halt_reg = 0x2fd4,
  699. .halt_bit = 13,
  700. .clkr = {
  701. .enable_reg = 0x2b34,
  702. .enable_mask = BIT(9),
  703. .hw.init = &(struct clk_init_data){
  704. .name = "gsbi12_uart_clk",
  705. .parent_names = (const char *[]){ "gsbi12_uart_src" },
  706. .num_parents = 1,
  707. .ops = &clk_branch_ops,
  708. .flags = CLK_SET_RATE_PARENT,
  709. },
  710. },
  711. };
  712. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  713. { 1100000, P_PXO, 1, 2, 49 },
  714. { 5400000, P_PXO, 1, 1, 5 },
  715. { 10800000, P_PXO, 1, 2, 5 },
  716. { 15060000, P_PLL8, 1, 2, 51 },
  717. { 24000000, P_PLL8, 4, 1, 4 },
  718. { 25600000, P_PLL8, 1, 1, 15 },
  719. { 27000000, P_PXO, 1, 0, 0 },
  720. { 48000000, P_PLL8, 4, 1, 2 },
  721. { 51200000, P_PLL8, 1, 2, 15 },
  722. { }
  723. };
  724. static struct clk_rcg gsbi1_qup_src = {
  725. .ns_reg = 0x29cc,
  726. .md_reg = 0x29c8,
  727. .mn = {
  728. .mnctr_en_bit = 8,
  729. .mnctr_reset_bit = 7,
  730. .mnctr_mode_shift = 5,
  731. .n_val_shift = 16,
  732. .m_val_shift = 16,
  733. .width = 8,
  734. },
  735. .p = {
  736. .pre_div_shift = 3,
  737. .pre_div_width = 2,
  738. },
  739. .s = {
  740. .src_sel_shift = 0,
  741. .parent_map = gcc_pxo_pll8_map,
  742. },
  743. .freq_tbl = clk_tbl_gsbi_qup,
  744. .clkr = {
  745. .enable_reg = 0x29cc,
  746. .enable_mask = BIT(11),
  747. .hw.init = &(struct clk_init_data){
  748. .name = "gsbi1_qup_src",
  749. .parent_names = gcc_pxo_pll8,
  750. .num_parents = 2,
  751. .ops = &clk_rcg_ops,
  752. .flags = CLK_SET_PARENT_GATE,
  753. },
  754. },
  755. };
  756. static struct clk_branch gsbi1_qup_clk = {
  757. .halt_reg = 0x2fcc,
  758. .halt_bit = 9,
  759. .clkr = {
  760. .enable_reg = 0x29cc,
  761. .enable_mask = BIT(9),
  762. .hw.init = &(struct clk_init_data){
  763. .name = "gsbi1_qup_clk",
  764. .parent_names = (const char *[]){ "gsbi1_qup_src" },
  765. .num_parents = 1,
  766. .ops = &clk_branch_ops,
  767. .flags = CLK_SET_RATE_PARENT,
  768. },
  769. },
  770. };
  771. static struct clk_rcg gsbi2_qup_src = {
  772. .ns_reg = 0x29ec,
  773. .md_reg = 0x29e8,
  774. .mn = {
  775. .mnctr_en_bit = 8,
  776. .mnctr_reset_bit = 7,
  777. .mnctr_mode_shift = 5,
  778. .n_val_shift = 16,
  779. .m_val_shift = 16,
  780. .width = 8,
  781. },
  782. .p = {
  783. .pre_div_shift = 3,
  784. .pre_div_width = 2,
  785. },
  786. .s = {
  787. .src_sel_shift = 0,
  788. .parent_map = gcc_pxo_pll8_map,
  789. },
  790. .freq_tbl = clk_tbl_gsbi_qup,
  791. .clkr = {
  792. .enable_reg = 0x29ec,
  793. .enable_mask = BIT(11),
  794. .hw.init = &(struct clk_init_data){
  795. .name = "gsbi2_qup_src",
  796. .parent_names = gcc_pxo_pll8,
  797. .num_parents = 2,
  798. .ops = &clk_rcg_ops,
  799. .flags = CLK_SET_PARENT_GATE,
  800. },
  801. },
  802. };
  803. static struct clk_branch gsbi2_qup_clk = {
  804. .halt_reg = 0x2fcc,
  805. .halt_bit = 4,
  806. .clkr = {
  807. .enable_reg = 0x29ec,
  808. .enable_mask = BIT(9),
  809. .hw.init = &(struct clk_init_data){
  810. .name = "gsbi2_qup_clk",
  811. .parent_names = (const char *[]){ "gsbi2_qup_src" },
  812. .num_parents = 1,
  813. .ops = &clk_branch_ops,
  814. .flags = CLK_SET_RATE_PARENT,
  815. },
  816. },
  817. };
  818. static struct clk_rcg gsbi3_qup_src = {
  819. .ns_reg = 0x2a0c,
  820. .md_reg = 0x2a08,
  821. .mn = {
  822. .mnctr_en_bit = 8,
  823. .mnctr_reset_bit = 7,
  824. .mnctr_mode_shift = 5,
  825. .n_val_shift = 16,
  826. .m_val_shift = 16,
  827. .width = 8,
  828. },
  829. .p = {
  830. .pre_div_shift = 3,
  831. .pre_div_width = 2,
  832. },
  833. .s = {
  834. .src_sel_shift = 0,
  835. .parent_map = gcc_pxo_pll8_map,
  836. },
  837. .freq_tbl = clk_tbl_gsbi_qup,
  838. .clkr = {
  839. .enable_reg = 0x2a0c,
  840. .enable_mask = BIT(11),
  841. .hw.init = &(struct clk_init_data){
  842. .name = "gsbi3_qup_src",
  843. .parent_names = gcc_pxo_pll8,
  844. .num_parents = 2,
  845. .ops = &clk_rcg_ops,
  846. .flags = CLK_SET_PARENT_GATE,
  847. },
  848. },
  849. };
  850. static struct clk_branch gsbi3_qup_clk = {
  851. .halt_reg = 0x2fcc,
  852. .halt_bit = 0,
  853. .clkr = {
  854. .enable_reg = 0x2a0c,
  855. .enable_mask = BIT(9),
  856. .hw.init = &(struct clk_init_data){
  857. .name = "gsbi3_qup_clk",
  858. .parent_names = (const char *[]){ "gsbi3_qup_src" },
  859. .num_parents = 1,
  860. .ops = &clk_branch_ops,
  861. .flags = CLK_SET_RATE_PARENT,
  862. },
  863. },
  864. };
  865. static struct clk_rcg gsbi4_qup_src = {
  866. .ns_reg = 0x2a2c,
  867. .md_reg = 0x2a28,
  868. .mn = {
  869. .mnctr_en_bit = 8,
  870. .mnctr_reset_bit = 7,
  871. .mnctr_mode_shift = 5,
  872. .n_val_shift = 16,
  873. .m_val_shift = 16,
  874. .width = 8,
  875. },
  876. .p = {
  877. .pre_div_shift = 3,
  878. .pre_div_width = 2,
  879. },
  880. .s = {
  881. .src_sel_shift = 0,
  882. .parent_map = gcc_pxo_pll8_map,
  883. },
  884. .freq_tbl = clk_tbl_gsbi_qup,
  885. .clkr = {
  886. .enable_reg = 0x2a2c,
  887. .enable_mask = BIT(11),
  888. .hw.init = &(struct clk_init_data){
  889. .name = "gsbi4_qup_src",
  890. .parent_names = gcc_pxo_pll8,
  891. .num_parents = 2,
  892. .ops = &clk_rcg_ops,
  893. .flags = CLK_SET_PARENT_GATE,
  894. },
  895. },
  896. };
  897. static struct clk_branch gsbi4_qup_clk = {
  898. .halt_reg = 0x2fd0,
  899. .halt_bit = 24,
  900. .clkr = {
  901. .enable_reg = 0x2a2c,
  902. .enable_mask = BIT(9),
  903. .hw.init = &(struct clk_init_data){
  904. .name = "gsbi4_qup_clk",
  905. .parent_names = (const char *[]){ "gsbi4_qup_src" },
  906. .num_parents = 1,
  907. .ops = &clk_branch_ops,
  908. .flags = CLK_SET_RATE_PARENT,
  909. },
  910. },
  911. };
  912. static struct clk_rcg gsbi5_qup_src = {
  913. .ns_reg = 0x2a4c,
  914. .md_reg = 0x2a48,
  915. .mn = {
  916. .mnctr_en_bit = 8,
  917. .mnctr_reset_bit = 7,
  918. .mnctr_mode_shift = 5,
  919. .n_val_shift = 16,
  920. .m_val_shift = 16,
  921. .width = 8,
  922. },
  923. .p = {
  924. .pre_div_shift = 3,
  925. .pre_div_width = 2,
  926. },
  927. .s = {
  928. .src_sel_shift = 0,
  929. .parent_map = gcc_pxo_pll8_map,
  930. },
  931. .freq_tbl = clk_tbl_gsbi_qup,
  932. .clkr = {
  933. .enable_reg = 0x2a4c,
  934. .enable_mask = BIT(11),
  935. .hw.init = &(struct clk_init_data){
  936. .name = "gsbi5_qup_src",
  937. .parent_names = gcc_pxo_pll8,
  938. .num_parents = 2,
  939. .ops = &clk_rcg_ops,
  940. .flags = CLK_SET_PARENT_GATE,
  941. },
  942. },
  943. };
  944. static struct clk_branch gsbi5_qup_clk = {
  945. .halt_reg = 0x2fd0,
  946. .halt_bit = 20,
  947. .clkr = {
  948. .enable_reg = 0x2a4c,
  949. .enable_mask = BIT(9),
  950. .hw.init = &(struct clk_init_data){
  951. .name = "gsbi5_qup_clk",
  952. .parent_names = (const char *[]){ "gsbi5_qup_src" },
  953. .num_parents = 1,
  954. .ops = &clk_branch_ops,
  955. .flags = CLK_SET_RATE_PARENT,
  956. },
  957. },
  958. };
  959. static struct clk_rcg gsbi6_qup_src = {
  960. .ns_reg = 0x2a6c,
  961. .md_reg = 0x2a68,
  962. .mn = {
  963. .mnctr_en_bit = 8,
  964. .mnctr_reset_bit = 7,
  965. .mnctr_mode_shift = 5,
  966. .n_val_shift = 16,
  967. .m_val_shift = 16,
  968. .width = 8,
  969. },
  970. .p = {
  971. .pre_div_shift = 3,
  972. .pre_div_width = 2,
  973. },
  974. .s = {
  975. .src_sel_shift = 0,
  976. .parent_map = gcc_pxo_pll8_map,
  977. },
  978. .freq_tbl = clk_tbl_gsbi_qup,
  979. .clkr = {
  980. .enable_reg = 0x2a6c,
  981. .enable_mask = BIT(11),
  982. .hw.init = &(struct clk_init_data){
  983. .name = "gsbi6_qup_src",
  984. .parent_names = gcc_pxo_pll8,
  985. .num_parents = 2,
  986. .ops = &clk_rcg_ops,
  987. .flags = CLK_SET_PARENT_GATE,
  988. },
  989. },
  990. };
  991. static struct clk_branch gsbi6_qup_clk = {
  992. .halt_reg = 0x2fd0,
  993. .halt_bit = 16,
  994. .clkr = {
  995. .enable_reg = 0x2a6c,
  996. .enable_mask = BIT(9),
  997. .hw.init = &(struct clk_init_data){
  998. .name = "gsbi6_qup_clk",
  999. .parent_names = (const char *[]){ "gsbi6_qup_src" },
  1000. .num_parents = 1,
  1001. .ops = &clk_branch_ops,
  1002. .flags = CLK_SET_RATE_PARENT,
  1003. },
  1004. },
  1005. };
  1006. static struct clk_rcg gsbi7_qup_src = {
  1007. .ns_reg = 0x2a8c,
  1008. .md_reg = 0x2a88,
  1009. .mn = {
  1010. .mnctr_en_bit = 8,
  1011. .mnctr_reset_bit = 7,
  1012. .mnctr_mode_shift = 5,
  1013. .n_val_shift = 16,
  1014. .m_val_shift = 16,
  1015. .width = 8,
  1016. },
  1017. .p = {
  1018. .pre_div_shift = 3,
  1019. .pre_div_width = 2,
  1020. },
  1021. .s = {
  1022. .src_sel_shift = 0,
  1023. .parent_map = gcc_pxo_pll8_map,
  1024. },
  1025. .freq_tbl = clk_tbl_gsbi_qup,
  1026. .clkr = {
  1027. .enable_reg = 0x2a8c,
  1028. .enable_mask = BIT(11),
  1029. .hw.init = &(struct clk_init_data){
  1030. .name = "gsbi7_qup_src",
  1031. .parent_names = gcc_pxo_pll8,
  1032. .num_parents = 2,
  1033. .ops = &clk_rcg_ops,
  1034. .flags = CLK_SET_PARENT_GATE,
  1035. },
  1036. },
  1037. };
  1038. static struct clk_branch gsbi7_qup_clk = {
  1039. .halt_reg = 0x2fd0,
  1040. .halt_bit = 12,
  1041. .clkr = {
  1042. .enable_reg = 0x2a8c,
  1043. .enable_mask = BIT(9),
  1044. .hw.init = &(struct clk_init_data){
  1045. .name = "gsbi7_qup_clk",
  1046. .parent_names = (const char *[]){ "gsbi7_qup_src" },
  1047. .num_parents = 1,
  1048. .ops = &clk_branch_ops,
  1049. .flags = CLK_SET_RATE_PARENT,
  1050. },
  1051. },
  1052. };
  1053. static struct clk_rcg gsbi8_qup_src = {
  1054. .ns_reg = 0x2aac,
  1055. .md_reg = 0x2aa8,
  1056. .mn = {
  1057. .mnctr_en_bit = 8,
  1058. .mnctr_reset_bit = 7,
  1059. .mnctr_mode_shift = 5,
  1060. .n_val_shift = 16,
  1061. .m_val_shift = 16,
  1062. .width = 8,
  1063. },
  1064. .p = {
  1065. .pre_div_shift = 3,
  1066. .pre_div_width = 2,
  1067. },
  1068. .s = {
  1069. .src_sel_shift = 0,
  1070. .parent_map = gcc_pxo_pll8_map,
  1071. },
  1072. .freq_tbl = clk_tbl_gsbi_qup,
  1073. .clkr = {
  1074. .enable_reg = 0x2aac,
  1075. .enable_mask = BIT(11),
  1076. .hw.init = &(struct clk_init_data){
  1077. .name = "gsbi8_qup_src",
  1078. .parent_names = gcc_pxo_pll8,
  1079. .num_parents = 2,
  1080. .ops = &clk_rcg_ops,
  1081. .flags = CLK_SET_PARENT_GATE,
  1082. },
  1083. },
  1084. };
  1085. static struct clk_branch gsbi8_qup_clk = {
  1086. .halt_reg = 0x2fd0,
  1087. .halt_bit = 8,
  1088. .clkr = {
  1089. .enable_reg = 0x2aac,
  1090. .enable_mask = BIT(9),
  1091. .hw.init = &(struct clk_init_data){
  1092. .name = "gsbi8_qup_clk",
  1093. .parent_names = (const char *[]){ "gsbi8_qup_src" },
  1094. .num_parents = 1,
  1095. .ops = &clk_branch_ops,
  1096. .flags = CLK_SET_RATE_PARENT,
  1097. },
  1098. },
  1099. };
  1100. static struct clk_rcg gsbi9_qup_src = {
  1101. .ns_reg = 0x2acc,
  1102. .md_reg = 0x2ac8,
  1103. .mn = {
  1104. .mnctr_en_bit = 8,
  1105. .mnctr_reset_bit = 7,
  1106. .mnctr_mode_shift = 5,
  1107. .n_val_shift = 16,
  1108. .m_val_shift = 16,
  1109. .width = 8,
  1110. },
  1111. .p = {
  1112. .pre_div_shift = 3,
  1113. .pre_div_width = 2,
  1114. },
  1115. .s = {
  1116. .src_sel_shift = 0,
  1117. .parent_map = gcc_pxo_pll8_map,
  1118. },
  1119. .freq_tbl = clk_tbl_gsbi_qup,
  1120. .clkr = {
  1121. .enable_reg = 0x2acc,
  1122. .enable_mask = BIT(11),
  1123. .hw.init = &(struct clk_init_data){
  1124. .name = "gsbi9_qup_src",
  1125. .parent_names = gcc_pxo_pll8,
  1126. .num_parents = 2,
  1127. .ops = &clk_rcg_ops,
  1128. .flags = CLK_SET_PARENT_GATE,
  1129. },
  1130. },
  1131. };
  1132. static struct clk_branch gsbi9_qup_clk = {
  1133. .halt_reg = 0x2fd0,
  1134. .halt_bit = 4,
  1135. .clkr = {
  1136. .enable_reg = 0x2acc,
  1137. .enable_mask = BIT(9),
  1138. .hw.init = &(struct clk_init_data){
  1139. .name = "gsbi9_qup_clk",
  1140. .parent_names = (const char *[]){ "gsbi9_qup_src" },
  1141. .num_parents = 1,
  1142. .ops = &clk_branch_ops,
  1143. .flags = CLK_SET_RATE_PARENT,
  1144. },
  1145. },
  1146. };
  1147. static struct clk_rcg gsbi10_qup_src = {
  1148. .ns_reg = 0x2aec,
  1149. .md_reg = 0x2ae8,
  1150. .mn = {
  1151. .mnctr_en_bit = 8,
  1152. .mnctr_reset_bit = 7,
  1153. .mnctr_mode_shift = 5,
  1154. .n_val_shift = 16,
  1155. .m_val_shift = 16,
  1156. .width = 8,
  1157. },
  1158. .p = {
  1159. .pre_div_shift = 3,
  1160. .pre_div_width = 2,
  1161. },
  1162. .s = {
  1163. .src_sel_shift = 0,
  1164. .parent_map = gcc_pxo_pll8_map,
  1165. },
  1166. .freq_tbl = clk_tbl_gsbi_qup,
  1167. .clkr = {
  1168. .enable_reg = 0x2aec,
  1169. .enable_mask = BIT(11),
  1170. .hw.init = &(struct clk_init_data){
  1171. .name = "gsbi10_qup_src",
  1172. .parent_names = gcc_pxo_pll8,
  1173. .num_parents = 2,
  1174. .ops = &clk_rcg_ops,
  1175. .flags = CLK_SET_PARENT_GATE,
  1176. },
  1177. },
  1178. };
  1179. static struct clk_branch gsbi10_qup_clk = {
  1180. .halt_reg = 0x2fd0,
  1181. .halt_bit = 0,
  1182. .clkr = {
  1183. .enable_reg = 0x2aec,
  1184. .enable_mask = BIT(9),
  1185. .hw.init = &(struct clk_init_data){
  1186. .name = "gsbi10_qup_clk",
  1187. .parent_names = (const char *[]){ "gsbi10_qup_src" },
  1188. .num_parents = 1,
  1189. .ops = &clk_branch_ops,
  1190. .flags = CLK_SET_RATE_PARENT,
  1191. },
  1192. },
  1193. };
  1194. static struct clk_rcg gsbi11_qup_src = {
  1195. .ns_reg = 0x2b0c,
  1196. .md_reg = 0x2b08,
  1197. .mn = {
  1198. .mnctr_en_bit = 8,
  1199. .mnctr_reset_bit = 7,
  1200. .mnctr_mode_shift = 5,
  1201. .n_val_shift = 16,
  1202. .m_val_shift = 16,
  1203. .width = 8,
  1204. },
  1205. .p = {
  1206. .pre_div_shift = 3,
  1207. .pre_div_width = 2,
  1208. },
  1209. .s = {
  1210. .src_sel_shift = 0,
  1211. .parent_map = gcc_pxo_pll8_map,
  1212. },
  1213. .freq_tbl = clk_tbl_gsbi_qup,
  1214. .clkr = {
  1215. .enable_reg = 0x2b0c,
  1216. .enable_mask = BIT(11),
  1217. .hw.init = &(struct clk_init_data){
  1218. .name = "gsbi11_qup_src",
  1219. .parent_names = gcc_pxo_pll8,
  1220. .num_parents = 2,
  1221. .ops = &clk_rcg_ops,
  1222. .flags = CLK_SET_PARENT_GATE,
  1223. },
  1224. },
  1225. };
  1226. static struct clk_branch gsbi11_qup_clk = {
  1227. .halt_reg = 0x2fd4,
  1228. .halt_bit = 15,
  1229. .clkr = {
  1230. .enable_reg = 0x2b0c,
  1231. .enable_mask = BIT(9),
  1232. .hw.init = &(struct clk_init_data){
  1233. .name = "gsbi11_qup_clk",
  1234. .parent_names = (const char *[]){ "gsbi11_qup_src" },
  1235. .num_parents = 1,
  1236. .ops = &clk_branch_ops,
  1237. .flags = CLK_SET_RATE_PARENT,
  1238. },
  1239. },
  1240. };
  1241. static struct clk_rcg gsbi12_qup_src = {
  1242. .ns_reg = 0x2b2c,
  1243. .md_reg = 0x2b28,
  1244. .mn = {
  1245. .mnctr_en_bit = 8,
  1246. .mnctr_reset_bit = 7,
  1247. .mnctr_mode_shift = 5,
  1248. .n_val_shift = 16,
  1249. .m_val_shift = 16,
  1250. .width = 8,
  1251. },
  1252. .p = {
  1253. .pre_div_shift = 3,
  1254. .pre_div_width = 2,
  1255. },
  1256. .s = {
  1257. .src_sel_shift = 0,
  1258. .parent_map = gcc_pxo_pll8_map,
  1259. },
  1260. .freq_tbl = clk_tbl_gsbi_qup,
  1261. .clkr = {
  1262. .enable_reg = 0x2b2c,
  1263. .enable_mask = BIT(11),
  1264. .hw.init = &(struct clk_init_data){
  1265. .name = "gsbi12_qup_src",
  1266. .parent_names = gcc_pxo_pll8,
  1267. .num_parents = 2,
  1268. .ops = &clk_rcg_ops,
  1269. .flags = CLK_SET_PARENT_GATE,
  1270. },
  1271. },
  1272. };
  1273. static struct clk_branch gsbi12_qup_clk = {
  1274. .halt_reg = 0x2fd4,
  1275. .halt_bit = 11,
  1276. .clkr = {
  1277. .enable_reg = 0x2b2c,
  1278. .enable_mask = BIT(9),
  1279. .hw.init = &(struct clk_init_data){
  1280. .name = "gsbi12_qup_clk",
  1281. .parent_names = (const char *[]){ "gsbi12_qup_src" },
  1282. .num_parents = 1,
  1283. .ops = &clk_branch_ops,
  1284. .flags = CLK_SET_RATE_PARENT,
  1285. },
  1286. },
  1287. };
  1288. static const struct freq_tbl clk_tbl_gp[] = {
  1289. { 9600000, P_CXO, 2, 0, 0 },
  1290. { 13500000, P_PXO, 2, 0, 0 },
  1291. { 19200000, P_CXO, 1, 0, 0 },
  1292. { 27000000, P_PXO, 1, 0, 0 },
  1293. { 64000000, P_PLL8, 2, 1, 3 },
  1294. { 76800000, P_PLL8, 1, 1, 5 },
  1295. { 96000000, P_PLL8, 4, 0, 0 },
  1296. { 128000000, P_PLL8, 3, 0, 0 },
  1297. { 192000000, P_PLL8, 2, 0, 0 },
  1298. { }
  1299. };
  1300. static struct clk_rcg gp0_src = {
  1301. .ns_reg = 0x2d24,
  1302. .md_reg = 0x2d00,
  1303. .mn = {
  1304. .mnctr_en_bit = 8,
  1305. .mnctr_reset_bit = 7,
  1306. .mnctr_mode_shift = 5,
  1307. .n_val_shift = 16,
  1308. .m_val_shift = 16,
  1309. .width = 8,
  1310. },
  1311. .p = {
  1312. .pre_div_shift = 3,
  1313. .pre_div_width = 2,
  1314. },
  1315. .s = {
  1316. .src_sel_shift = 0,
  1317. .parent_map = gcc_pxo_pll8_cxo_map,
  1318. },
  1319. .freq_tbl = clk_tbl_gp,
  1320. .clkr = {
  1321. .enable_reg = 0x2d24,
  1322. .enable_mask = BIT(11),
  1323. .hw.init = &(struct clk_init_data){
  1324. .name = "gp0_src",
  1325. .parent_names = gcc_pxo_pll8_cxo,
  1326. .num_parents = 3,
  1327. .ops = &clk_rcg_ops,
  1328. .flags = CLK_SET_PARENT_GATE,
  1329. },
  1330. }
  1331. };
  1332. static struct clk_branch gp0_clk = {
  1333. .halt_reg = 0x2fd8,
  1334. .halt_bit = 7,
  1335. .clkr = {
  1336. .enable_reg = 0x2d24,
  1337. .enable_mask = BIT(9),
  1338. .hw.init = &(struct clk_init_data){
  1339. .name = "gp0_clk",
  1340. .parent_names = (const char *[]){ "gp0_src" },
  1341. .num_parents = 1,
  1342. .ops = &clk_branch_ops,
  1343. .flags = CLK_SET_RATE_PARENT,
  1344. },
  1345. },
  1346. };
  1347. static struct clk_rcg gp1_src = {
  1348. .ns_reg = 0x2d44,
  1349. .md_reg = 0x2d40,
  1350. .mn = {
  1351. .mnctr_en_bit = 8,
  1352. .mnctr_reset_bit = 7,
  1353. .mnctr_mode_shift = 5,
  1354. .n_val_shift = 16,
  1355. .m_val_shift = 16,
  1356. .width = 8,
  1357. },
  1358. .p = {
  1359. .pre_div_shift = 3,
  1360. .pre_div_width = 2,
  1361. },
  1362. .s = {
  1363. .src_sel_shift = 0,
  1364. .parent_map = gcc_pxo_pll8_cxo_map,
  1365. },
  1366. .freq_tbl = clk_tbl_gp,
  1367. .clkr = {
  1368. .enable_reg = 0x2d44,
  1369. .enable_mask = BIT(11),
  1370. .hw.init = &(struct clk_init_data){
  1371. .name = "gp1_src",
  1372. .parent_names = gcc_pxo_pll8_cxo,
  1373. .num_parents = 3,
  1374. .ops = &clk_rcg_ops,
  1375. .flags = CLK_SET_RATE_GATE,
  1376. },
  1377. }
  1378. };
  1379. static struct clk_branch gp1_clk = {
  1380. .halt_reg = 0x2fd8,
  1381. .halt_bit = 6,
  1382. .clkr = {
  1383. .enable_reg = 0x2d44,
  1384. .enable_mask = BIT(9),
  1385. .hw.init = &(struct clk_init_data){
  1386. .name = "gp1_clk",
  1387. .parent_names = (const char *[]){ "gp1_src" },
  1388. .num_parents = 1,
  1389. .ops = &clk_branch_ops,
  1390. .flags = CLK_SET_RATE_PARENT,
  1391. },
  1392. },
  1393. };
  1394. static struct clk_rcg gp2_src = {
  1395. .ns_reg = 0x2d64,
  1396. .md_reg = 0x2d60,
  1397. .mn = {
  1398. .mnctr_en_bit = 8,
  1399. .mnctr_reset_bit = 7,
  1400. .mnctr_mode_shift = 5,
  1401. .n_val_shift = 16,
  1402. .m_val_shift = 16,
  1403. .width = 8,
  1404. },
  1405. .p = {
  1406. .pre_div_shift = 3,
  1407. .pre_div_width = 2,
  1408. },
  1409. .s = {
  1410. .src_sel_shift = 0,
  1411. .parent_map = gcc_pxo_pll8_cxo_map,
  1412. },
  1413. .freq_tbl = clk_tbl_gp,
  1414. .clkr = {
  1415. .enable_reg = 0x2d64,
  1416. .enable_mask = BIT(11),
  1417. .hw.init = &(struct clk_init_data){
  1418. .name = "gp2_src",
  1419. .parent_names = gcc_pxo_pll8_cxo,
  1420. .num_parents = 3,
  1421. .ops = &clk_rcg_ops,
  1422. .flags = CLK_SET_RATE_GATE,
  1423. },
  1424. }
  1425. };
  1426. static struct clk_branch gp2_clk = {
  1427. .halt_reg = 0x2fd8,
  1428. .halt_bit = 5,
  1429. .clkr = {
  1430. .enable_reg = 0x2d64,
  1431. .enable_mask = BIT(9),
  1432. .hw.init = &(struct clk_init_data){
  1433. .name = "gp2_clk",
  1434. .parent_names = (const char *[]){ "gp2_src" },
  1435. .num_parents = 1,
  1436. .ops = &clk_branch_ops,
  1437. .flags = CLK_SET_RATE_PARENT,
  1438. },
  1439. },
  1440. };
  1441. static struct clk_branch pmem_clk = {
  1442. .hwcg_reg = 0x25a0,
  1443. .hwcg_bit = 6,
  1444. .halt_reg = 0x2fc8,
  1445. .halt_bit = 20,
  1446. .clkr = {
  1447. .enable_reg = 0x25a0,
  1448. .enable_mask = BIT(4),
  1449. .hw.init = &(struct clk_init_data){
  1450. .name = "pmem_clk",
  1451. .ops = &clk_branch_ops,
  1452. .flags = CLK_IS_ROOT,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_rcg prng_src = {
  1457. .ns_reg = 0x2e80,
  1458. .p = {
  1459. .pre_div_shift = 3,
  1460. .pre_div_width = 4,
  1461. },
  1462. .s = {
  1463. .src_sel_shift = 0,
  1464. .parent_map = gcc_pxo_pll8_map,
  1465. },
  1466. .clkr = {
  1467. .hw.init = &(struct clk_init_data){
  1468. .name = "prng_src",
  1469. .parent_names = gcc_pxo_pll8,
  1470. .num_parents = 2,
  1471. .ops = &clk_rcg_ops,
  1472. },
  1473. },
  1474. };
  1475. static struct clk_branch prng_clk = {
  1476. .halt_reg = 0x2fd8,
  1477. .halt_check = BRANCH_HALT_VOTED,
  1478. .halt_bit = 10,
  1479. .clkr = {
  1480. .enable_reg = 0x3080,
  1481. .enable_mask = BIT(10),
  1482. .hw.init = &(struct clk_init_data){
  1483. .name = "prng_clk",
  1484. .parent_names = (const char *[]){ "prng_src" },
  1485. .num_parents = 1,
  1486. .ops = &clk_branch_ops,
  1487. },
  1488. },
  1489. };
  1490. static const struct freq_tbl clk_tbl_sdc[] = {
  1491. { 144000, P_PXO, 3, 2, 125 },
  1492. { 400000, P_PLL8, 4, 1, 240 },
  1493. { 16000000, P_PLL8, 4, 1, 6 },
  1494. { 17070000, P_PLL8, 1, 2, 45 },
  1495. { 20210000, P_PLL8, 1, 1, 19 },
  1496. { 24000000, P_PLL8, 4, 1, 4 },
  1497. { 48000000, P_PLL8, 4, 1, 2 },
  1498. { 64000000, P_PLL8, 3, 1, 2 },
  1499. { 96000000, P_PLL8, 4, 0, 0 },
  1500. { 192000000, P_PLL8, 2, 0, 0 },
  1501. { }
  1502. };
  1503. static struct clk_rcg sdc1_src = {
  1504. .ns_reg = 0x282c,
  1505. .md_reg = 0x2828,
  1506. .mn = {
  1507. .mnctr_en_bit = 8,
  1508. .mnctr_reset_bit = 7,
  1509. .mnctr_mode_shift = 5,
  1510. .n_val_shift = 16,
  1511. .m_val_shift = 16,
  1512. .width = 8,
  1513. },
  1514. .p = {
  1515. .pre_div_shift = 3,
  1516. .pre_div_width = 2,
  1517. },
  1518. .s = {
  1519. .src_sel_shift = 0,
  1520. .parent_map = gcc_pxo_pll8_map,
  1521. },
  1522. .freq_tbl = clk_tbl_sdc,
  1523. .clkr = {
  1524. .enable_reg = 0x282c,
  1525. .enable_mask = BIT(11),
  1526. .hw.init = &(struct clk_init_data){
  1527. .name = "sdc1_src",
  1528. .parent_names = gcc_pxo_pll8,
  1529. .num_parents = 2,
  1530. .ops = &clk_rcg_ops,
  1531. .flags = CLK_SET_RATE_GATE,
  1532. },
  1533. }
  1534. };
  1535. static struct clk_branch sdc1_clk = {
  1536. .halt_reg = 0x2fc8,
  1537. .halt_bit = 6,
  1538. .clkr = {
  1539. .enable_reg = 0x282c,
  1540. .enable_mask = BIT(9),
  1541. .hw.init = &(struct clk_init_data){
  1542. .name = "sdc1_clk",
  1543. .parent_names = (const char *[]){ "sdc1_src" },
  1544. .num_parents = 1,
  1545. .ops = &clk_branch_ops,
  1546. .flags = CLK_SET_RATE_PARENT,
  1547. },
  1548. },
  1549. };
  1550. static struct clk_rcg sdc2_src = {
  1551. .ns_reg = 0x284c,
  1552. .md_reg = 0x2848,
  1553. .mn = {
  1554. .mnctr_en_bit = 8,
  1555. .mnctr_reset_bit = 7,
  1556. .mnctr_mode_shift = 5,
  1557. .n_val_shift = 16,
  1558. .m_val_shift = 16,
  1559. .width = 8,
  1560. },
  1561. .p = {
  1562. .pre_div_shift = 3,
  1563. .pre_div_width = 2,
  1564. },
  1565. .s = {
  1566. .src_sel_shift = 0,
  1567. .parent_map = gcc_pxo_pll8_map,
  1568. },
  1569. .freq_tbl = clk_tbl_sdc,
  1570. .clkr = {
  1571. .enable_reg = 0x284c,
  1572. .enable_mask = BIT(11),
  1573. .hw.init = &(struct clk_init_data){
  1574. .name = "sdc2_src",
  1575. .parent_names = gcc_pxo_pll8,
  1576. .num_parents = 2,
  1577. .ops = &clk_rcg_ops,
  1578. .flags = CLK_SET_RATE_GATE,
  1579. },
  1580. }
  1581. };
  1582. static struct clk_branch sdc2_clk = {
  1583. .halt_reg = 0x2fc8,
  1584. .halt_bit = 5,
  1585. .clkr = {
  1586. .enable_reg = 0x284c,
  1587. .enable_mask = BIT(9),
  1588. .hw.init = &(struct clk_init_data){
  1589. .name = "sdc2_clk",
  1590. .parent_names = (const char *[]){ "sdc2_src" },
  1591. .num_parents = 1,
  1592. .ops = &clk_branch_ops,
  1593. .flags = CLK_SET_RATE_PARENT,
  1594. },
  1595. },
  1596. };
  1597. static struct clk_rcg sdc3_src = {
  1598. .ns_reg = 0x286c,
  1599. .md_reg = 0x2868,
  1600. .mn = {
  1601. .mnctr_en_bit = 8,
  1602. .mnctr_reset_bit = 7,
  1603. .mnctr_mode_shift = 5,
  1604. .n_val_shift = 16,
  1605. .m_val_shift = 16,
  1606. .width = 8,
  1607. },
  1608. .p = {
  1609. .pre_div_shift = 3,
  1610. .pre_div_width = 2,
  1611. },
  1612. .s = {
  1613. .src_sel_shift = 0,
  1614. .parent_map = gcc_pxo_pll8_map,
  1615. },
  1616. .freq_tbl = clk_tbl_sdc,
  1617. .clkr = {
  1618. .enable_reg = 0x286c,
  1619. .enable_mask = BIT(11),
  1620. .hw.init = &(struct clk_init_data){
  1621. .name = "sdc3_src",
  1622. .parent_names = gcc_pxo_pll8,
  1623. .num_parents = 2,
  1624. .ops = &clk_rcg_ops,
  1625. .flags = CLK_SET_RATE_GATE,
  1626. },
  1627. }
  1628. };
  1629. static struct clk_branch sdc3_clk = {
  1630. .halt_reg = 0x2fc8,
  1631. .halt_bit = 4,
  1632. .clkr = {
  1633. .enable_reg = 0x286c,
  1634. .enable_mask = BIT(9),
  1635. .hw.init = &(struct clk_init_data){
  1636. .name = "sdc3_clk",
  1637. .parent_names = (const char *[]){ "sdc3_src" },
  1638. .num_parents = 1,
  1639. .ops = &clk_branch_ops,
  1640. .flags = CLK_SET_RATE_PARENT,
  1641. },
  1642. },
  1643. };
  1644. static struct clk_rcg sdc4_src = {
  1645. .ns_reg = 0x288c,
  1646. .md_reg = 0x2888,
  1647. .mn = {
  1648. .mnctr_en_bit = 8,
  1649. .mnctr_reset_bit = 7,
  1650. .mnctr_mode_shift = 5,
  1651. .n_val_shift = 16,
  1652. .m_val_shift = 16,
  1653. .width = 8,
  1654. },
  1655. .p = {
  1656. .pre_div_shift = 3,
  1657. .pre_div_width = 2,
  1658. },
  1659. .s = {
  1660. .src_sel_shift = 0,
  1661. .parent_map = gcc_pxo_pll8_map,
  1662. },
  1663. .freq_tbl = clk_tbl_sdc,
  1664. .clkr = {
  1665. .enable_reg = 0x288c,
  1666. .enable_mask = BIT(11),
  1667. .hw.init = &(struct clk_init_data){
  1668. .name = "sdc4_src",
  1669. .parent_names = gcc_pxo_pll8,
  1670. .num_parents = 2,
  1671. .ops = &clk_rcg_ops,
  1672. .flags = CLK_SET_RATE_GATE,
  1673. },
  1674. }
  1675. };
  1676. static struct clk_branch sdc4_clk = {
  1677. .halt_reg = 0x2fc8,
  1678. .halt_bit = 3,
  1679. .clkr = {
  1680. .enable_reg = 0x288c,
  1681. .enable_mask = BIT(9),
  1682. .hw.init = &(struct clk_init_data){
  1683. .name = "sdc4_clk",
  1684. .parent_names = (const char *[]){ "sdc4_src" },
  1685. .num_parents = 1,
  1686. .ops = &clk_branch_ops,
  1687. .flags = CLK_SET_RATE_PARENT,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_rcg sdc5_src = {
  1692. .ns_reg = 0x28ac,
  1693. .md_reg = 0x28a8,
  1694. .mn = {
  1695. .mnctr_en_bit = 8,
  1696. .mnctr_reset_bit = 7,
  1697. .mnctr_mode_shift = 5,
  1698. .n_val_shift = 16,
  1699. .m_val_shift = 16,
  1700. .width = 8,
  1701. },
  1702. .p = {
  1703. .pre_div_shift = 3,
  1704. .pre_div_width = 2,
  1705. },
  1706. .s = {
  1707. .src_sel_shift = 0,
  1708. .parent_map = gcc_pxo_pll8_map,
  1709. },
  1710. .freq_tbl = clk_tbl_sdc,
  1711. .clkr = {
  1712. .enable_reg = 0x28ac,
  1713. .enable_mask = BIT(11),
  1714. .hw.init = &(struct clk_init_data){
  1715. .name = "sdc5_src",
  1716. .parent_names = gcc_pxo_pll8,
  1717. .num_parents = 2,
  1718. .ops = &clk_rcg_ops,
  1719. .flags = CLK_SET_RATE_GATE,
  1720. },
  1721. }
  1722. };
  1723. static struct clk_branch sdc5_clk = {
  1724. .halt_reg = 0x2fc8,
  1725. .halt_bit = 2,
  1726. .clkr = {
  1727. .enable_reg = 0x28ac,
  1728. .enable_mask = BIT(9),
  1729. .hw.init = &(struct clk_init_data){
  1730. .name = "sdc5_clk",
  1731. .parent_names = (const char *[]){ "sdc5_src" },
  1732. .num_parents = 1,
  1733. .ops = &clk_branch_ops,
  1734. .flags = CLK_SET_RATE_PARENT,
  1735. },
  1736. },
  1737. };
  1738. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1739. { 105000, P_PXO, 1, 1, 256 },
  1740. { }
  1741. };
  1742. static struct clk_rcg tsif_ref_src = {
  1743. .ns_reg = 0x2710,
  1744. .md_reg = 0x270c,
  1745. .mn = {
  1746. .mnctr_en_bit = 8,
  1747. .mnctr_reset_bit = 7,
  1748. .mnctr_mode_shift = 5,
  1749. .n_val_shift = 16,
  1750. .m_val_shift = 16,
  1751. .width = 16,
  1752. },
  1753. .p = {
  1754. .pre_div_shift = 3,
  1755. .pre_div_width = 2,
  1756. },
  1757. .s = {
  1758. .src_sel_shift = 0,
  1759. .parent_map = gcc_pxo_pll8_map,
  1760. },
  1761. .freq_tbl = clk_tbl_tsif_ref,
  1762. .clkr = {
  1763. .enable_reg = 0x2710,
  1764. .enable_mask = BIT(11),
  1765. .hw.init = &(struct clk_init_data){
  1766. .name = "tsif_ref_src",
  1767. .parent_names = gcc_pxo_pll8,
  1768. .num_parents = 2,
  1769. .ops = &clk_rcg_ops,
  1770. .flags = CLK_SET_RATE_GATE,
  1771. },
  1772. }
  1773. };
  1774. static struct clk_branch tsif_ref_clk = {
  1775. .halt_reg = 0x2fd4,
  1776. .halt_bit = 5,
  1777. .clkr = {
  1778. .enable_reg = 0x2710,
  1779. .enable_mask = BIT(9),
  1780. .hw.init = &(struct clk_init_data){
  1781. .name = "tsif_ref_clk",
  1782. .parent_names = (const char *[]){ "tsif_ref_src" },
  1783. .num_parents = 1,
  1784. .ops = &clk_branch_ops,
  1785. .flags = CLK_SET_RATE_PARENT,
  1786. },
  1787. },
  1788. };
  1789. static const struct freq_tbl clk_tbl_usb[] = {
  1790. { 60000000, P_PLL8, 1, 5, 32 },
  1791. { }
  1792. };
  1793. static struct clk_rcg usb_hs1_xcvr_src = {
  1794. .ns_reg = 0x290c,
  1795. .md_reg = 0x2908,
  1796. .mn = {
  1797. .mnctr_en_bit = 8,
  1798. .mnctr_reset_bit = 7,
  1799. .mnctr_mode_shift = 5,
  1800. .n_val_shift = 16,
  1801. .m_val_shift = 16,
  1802. .width = 8,
  1803. },
  1804. .p = {
  1805. .pre_div_shift = 3,
  1806. .pre_div_width = 2,
  1807. },
  1808. .s = {
  1809. .src_sel_shift = 0,
  1810. .parent_map = gcc_pxo_pll8_map,
  1811. },
  1812. .freq_tbl = clk_tbl_usb,
  1813. .clkr = {
  1814. .enable_reg = 0x290c,
  1815. .enable_mask = BIT(11),
  1816. .hw.init = &(struct clk_init_data){
  1817. .name = "usb_hs1_xcvr_src",
  1818. .parent_names = gcc_pxo_pll8,
  1819. .num_parents = 2,
  1820. .ops = &clk_rcg_ops,
  1821. .flags = CLK_SET_RATE_GATE,
  1822. },
  1823. }
  1824. };
  1825. static struct clk_branch usb_hs1_xcvr_clk = {
  1826. .halt_reg = 0x2fc8,
  1827. .halt_bit = 0,
  1828. .clkr = {
  1829. .enable_reg = 0x290c,
  1830. .enable_mask = BIT(9),
  1831. .hw.init = &(struct clk_init_data){
  1832. .name = "usb_hs1_xcvr_clk",
  1833. .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
  1834. .num_parents = 1,
  1835. .ops = &clk_branch_ops,
  1836. .flags = CLK_SET_RATE_PARENT,
  1837. },
  1838. },
  1839. };
  1840. static struct clk_rcg usb_hsic_xcvr_fs_src = {
  1841. .ns_reg = 0x2928,
  1842. .md_reg = 0x2924,
  1843. .mn = {
  1844. .mnctr_en_bit = 8,
  1845. .mnctr_reset_bit = 7,
  1846. .mnctr_mode_shift = 5,
  1847. .n_val_shift = 16,
  1848. .m_val_shift = 16,
  1849. .width = 8,
  1850. },
  1851. .p = {
  1852. .pre_div_shift = 3,
  1853. .pre_div_width = 2,
  1854. },
  1855. .s = {
  1856. .src_sel_shift = 0,
  1857. .parent_map = gcc_pxo_pll8_map,
  1858. },
  1859. .freq_tbl = clk_tbl_usb,
  1860. .clkr = {
  1861. .enable_reg = 0x2928,
  1862. .enable_mask = BIT(11),
  1863. .hw.init = &(struct clk_init_data){
  1864. .name = "usb_hsic_xcvr_fs_src",
  1865. .parent_names = gcc_pxo_pll8,
  1866. .num_parents = 2,
  1867. .ops = &clk_rcg_ops,
  1868. .flags = CLK_SET_RATE_GATE,
  1869. },
  1870. }
  1871. };
  1872. static const char *usb_hsic_xcvr_fs_src_p[] = { "usb_hsic_xcvr_fs_src" };
  1873. static struct clk_branch usb_hsic_xcvr_fs_clk = {
  1874. .halt_reg = 0x2fc8,
  1875. .halt_bit = 2,
  1876. .clkr = {
  1877. .enable_reg = 0x2928,
  1878. .enable_mask = BIT(9),
  1879. .hw.init = &(struct clk_init_data){
  1880. .name = "usb_hsic_xcvr_fs_clk",
  1881. .parent_names = usb_hsic_xcvr_fs_src_p,
  1882. .num_parents = 1,
  1883. .ops = &clk_branch_ops,
  1884. .flags = CLK_SET_RATE_PARENT,
  1885. },
  1886. },
  1887. };
  1888. static struct clk_branch usb_hsic_system_clk = {
  1889. .halt_reg = 0x2fcc,
  1890. .halt_bit = 24,
  1891. .clkr = {
  1892. .enable_reg = 0x292c,
  1893. .enable_mask = BIT(4),
  1894. .hw.init = &(struct clk_init_data){
  1895. .parent_names = usb_hsic_xcvr_fs_src_p,
  1896. .num_parents = 1,
  1897. .name = "usb_hsic_system_clk",
  1898. .ops = &clk_branch_ops,
  1899. .flags = CLK_SET_RATE_PARENT,
  1900. },
  1901. },
  1902. };
  1903. static struct clk_branch usb_hsic_hsic_clk = {
  1904. .halt_reg = 0x2fcc,
  1905. .halt_bit = 19,
  1906. .clkr = {
  1907. .enable_reg = 0x2b44,
  1908. .enable_mask = BIT(0),
  1909. .hw.init = &(struct clk_init_data){
  1910. .parent_names = (const char *[]){ "pll14_vote" },
  1911. .num_parents = 1,
  1912. .name = "usb_hsic_hsic_clk",
  1913. .ops = &clk_branch_ops,
  1914. },
  1915. },
  1916. };
  1917. static struct clk_branch usb_hsic_hsio_cal_clk = {
  1918. .halt_reg = 0x2fcc,
  1919. .halt_bit = 23,
  1920. .clkr = {
  1921. .enable_reg = 0x2b48,
  1922. .enable_mask = BIT(0),
  1923. .hw.init = &(struct clk_init_data){
  1924. .name = "usb_hsic_hsio_cal_clk",
  1925. .ops = &clk_branch_ops,
  1926. .flags = CLK_IS_ROOT,
  1927. },
  1928. },
  1929. };
  1930. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  1931. .ns_reg = 0x2968,
  1932. .md_reg = 0x2964,
  1933. .mn = {
  1934. .mnctr_en_bit = 8,
  1935. .mnctr_reset_bit = 7,
  1936. .mnctr_mode_shift = 5,
  1937. .n_val_shift = 16,
  1938. .m_val_shift = 16,
  1939. .width = 8,
  1940. },
  1941. .p = {
  1942. .pre_div_shift = 3,
  1943. .pre_div_width = 2,
  1944. },
  1945. .s = {
  1946. .src_sel_shift = 0,
  1947. .parent_map = gcc_pxo_pll8_map,
  1948. },
  1949. .freq_tbl = clk_tbl_usb,
  1950. .clkr = {
  1951. .enable_reg = 0x2968,
  1952. .enable_mask = BIT(11),
  1953. .hw.init = &(struct clk_init_data){
  1954. .name = "usb_fs1_xcvr_fs_src",
  1955. .parent_names = gcc_pxo_pll8,
  1956. .num_parents = 2,
  1957. .ops = &clk_rcg_ops,
  1958. .flags = CLK_SET_RATE_GATE,
  1959. },
  1960. }
  1961. };
  1962. static const char *usb_fs1_xcvr_fs_src_p[] = { "usb_fs1_xcvr_fs_src" };
  1963. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  1964. .halt_reg = 0x2fcc,
  1965. .halt_bit = 15,
  1966. .clkr = {
  1967. .enable_reg = 0x2968,
  1968. .enable_mask = BIT(9),
  1969. .hw.init = &(struct clk_init_data){
  1970. .name = "usb_fs1_xcvr_fs_clk",
  1971. .parent_names = usb_fs1_xcvr_fs_src_p,
  1972. .num_parents = 1,
  1973. .ops = &clk_branch_ops,
  1974. .flags = CLK_SET_RATE_PARENT,
  1975. },
  1976. },
  1977. };
  1978. static struct clk_branch usb_fs1_system_clk = {
  1979. .halt_reg = 0x2fcc,
  1980. .halt_bit = 16,
  1981. .clkr = {
  1982. .enable_reg = 0x296c,
  1983. .enable_mask = BIT(4),
  1984. .hw.init = &(struct clk_init_data){
  1985. .parent_names = usb_fs1_xcvr_fs_src_p,
  1986. .num_parents = 1,
  1987. .name = "usb_fs1_system_clk",
  1988. .ops = &clk_branch_ops,
  1989. .flags = CLK_SET_RATE_PARENT,
  1990. },
  1991. },
  1992. };
  1993. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  1994. .ns_reg = 0x2988,
  1995. .md_reg = 0x2984,
  1996. .mn = {
  1997. .mnctr_en_bit = 8,
  1998. .mnctr_reset_bit = 7,
  1999. .mnctr_mode_shift = 5,
  2000. .n_val_shift = 16,
  2001. .m_val_shift = 16,
  2002. .width = 8,
  2003. },
  2004. .p = {
  2005. .pre_div_shift = 3,
  2006. .pre_div_width = 2,
  2007. },
  2008. .s = {
  2009. .src_sel_shift = 0,
  2010. .parent_map = gcc_pxo_pll8_map,
  2011. },
  2012. .freq_tbl = clk_tbl_usb,
  2013. .clkr = {
  2014. .enable_reg = 0x2988,
  2015. .enable_mask = BIT(11),
  2016. .hw.init = &(struct clk_init_data){
  2017. .name = "usb_fs2_xcvr_fs_src",
  2018. .parent_names = gcc_pxo_pll8,
  2019. .num_parents = 2,
  2020. .ops = &clk_rcg_ops,
  2021. .flags = CLK_SET_RATE_GATE,
  2022. },
  2023. }
  2024. };
  2025. static const char *usb_fs2_xcvr_fs_src_p[] = { "usb_fs2_xcvr_fs_src" };
  2026. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  2027. .halt_reg = 0x2fcc,
  2028. .halt_bit = 12,
  2029. .clkr = {
  2030. .enable_reg = 0x2988,
  2031. .enable_mask = BIT(9),
  2032. .hw.init = &(struct clk_init_data){
  2033. .name = "usb_fs2_xcvr_fs_clk",
  2034. .parent_names = usb_fs2_xcvr_fs_src_p,
  2035. .num_parents = 1,
  2036. .ops = &clk_branch_ops,
  2037. .flags = CLK_SET_RATE_PARENT,
  2038. },
  2039. },
  2040. };
  2041. static struct clk_branch usb_fs2_system_clk = {
  2042. .halt_reg = 0x2fcc,
  2043. .halt_bit = 13,
  2044. .clkr = {
  2045. .enable_reg = 0x298c,
  2046. .enable_mask = BIT(4),
  2047. .hw.init = &(struct clk_init_data){
  2048. .name = "usb_fs2_system_clk",
  2049. .parent_names = usb_fs2_xcvr_fs_src_p,
  2050. .num_parents = 1,
  2051. .ops = &clk_branch_ops,
  2052. .flags = CLK_SET_RATE_PARENT,
  2053. },
  2054. },
  2055. };
  2056. static struct clk_branch ce1_core_clk = {
  2057. .hwcg_reg = 0x2724,
  2058. .hwcg_bit = 6,
  2059. .halt_reg = 0x2fd4,
  2060. .halt_bit = 27,
  2061. .clkr = {
  2062. .enable_reg = 0x2724,
  2063. .enable_mask = BIT(4),
  2064. .hw.init = &(struct clk_init_data){
  2065. .name = "ce1_core_clk",
  2066. .ops = &clk_branch_ops,
  2067. .flags = CLK_IS_ROOT,
  2068. },
  2069. },
  2070. };
  2071. static struct clk_branch ce1_h_clk = {
  2072. .halt_reg = 0x2fd4,
  2073. .halt_bit = 1,
  2074. .clkr = {
  2075. .enable_reg = 0x2720,
  2076. .enable_mask = BIT(4),
  2077. .hw.init = &(struct clk_init_data){
  2078. .name = "ce1_h_clk",
  2079. .ops = &clk_branch_ops,
  2080. .flags = CLK_IS_ROOT,
  2081. },
  2082. },
  2083. };
  2084. static struct clk_branch dma_bam_h_clk = {
  2085. .hwcg_reg = 0x25c0,
  2086. .hwcg_bit = 6,
  2087. .halt_reg = 0x2fc8,
  2088. .halt_bit = 12,
  2089. .clkr = {
  2090. .enable_reg = 0x25c0,
  2091. .enable_mask = BIT(4),
  2092. .hw.init = &(struct clk_init_data){
  2093. .name = "dma_bam_h_clk",
  2094. .ops = &clk_branch_ops,
  2095. .flags = CLK_IS_ROOT,
  2096. },
  2097. },
  2098. };
  2099. static struct clk_branch gsbi1_h_clk = {
  2100. .hwcg_reg = 0x29c0,
  2101. .hwcg_bit = 6,
  2102. .halt_reg = 0x2fcc,
  2103. .halt_bit = 11,
  2104. .clkr = {
  2105. .enable_reg = 0x29c0,
  2106. .enable_mask = BIT(4),
  2107. .hw.init = &(struct clk_init_data){
  2108. .name = "gsbi1_h_clk",
  2109. .ops = &clk_branch_ops,
  2110. .flags = CLK_IS_ROOT,
  2111. },
  2112. },
  2113. };
  2114. static struct clk_branch gsbi2_h_clk = {
  2115. .hwcg_reg = 0x29e0,
  2116. .hwcg_bit = 6,
  2117. .halt_reg = 0x2fcc,
  2118. .halt_bit = 7,
  2119. .clkr = {
  2120. .enable_reg = 0x29e0,
  2121. .enable_mask = BIT(4),
  2122. .hw.init = &(struct clk_init_data){
  2123. .name = "gsbi2_h_clk",
  2124. .ops = &clk_branch_ops,
  2125. .flags = CLK_IS_ROOT,
  2126. },
  2127. },
  2128. };
  2129. static struct clk_branch gsbi3_h_clk = {
  2130. .hwcg_reg = 0x2a00,
  2131. .hwcg_bit = 6,
  2132. .halt_reg = 0x2fcc,
  2133. .halt_bit = 3,
  2134. .clkr = {
  2135. .enable_reg = 0x2a00,
  2136. .enable_mask = BIT(4),
  2137. .hw.init = &(struct clk_init_data){
  2138. .name = "gsbi3_h_clk",
  2139. .ops = &clk_branch_ops,
  2140. .flags = CLK_IS_ROOT,
  2141. },
  2142. },
  2143. };
  2144. static struct clk_branch gsbi4_h_clk = {
  2145. .hwcg_reg = 0x2a20,
  2146. .hwcg_bit = 6,
  2147. .halt_reg = 0x2fd0,
  2148. .halt_bit = 27,
  2149. .clkr = {
  2150. .enable_reg = 0x2a20,
  2151. .enable_mask = BIT(4),
  2152. .hw.init = &(struct clk_init_data){
  2153. .name = "gsbi4_h_clk",
  2154. .ops = &clk_branch_ops,
  2155. .flags = CLK_IS_ROOT,
  2156. },
  2157. },
  2158. };
  2159. static struct clk_branch gsbi5_h_clk = {
  2160. .hwcg_reg = 0x2a40,
  2161. .hwcg_bit = 6,
  2162. .halt_reg = 0x2fd0,
  2163. .halt_bit = 23,
  2164. .clkr = {
  2165. .enable_reg = 0x2a40,
  2166. .enable_mask = BIT(4),
  2167. .hw.init = &(struct clk_init_data){
  2168. .name = "gsbi5_h_clk",
  2169. .ops = &clk_branch_ops,
  2170. .flags = CLK_IS_ROOT,
  2171. },
  2172. },
  2173. };
  2174. static struct clk_branch gsbi6_h_clk = {
  2175. .hwcg_reg = 0x2a60,
  2176. .hwcg_bit = 6,
  2177. .halt_reg = 0x2fd0,
  2178. .halt_bit = 19,
  2179. .clkr = {
  2180. .enable_reg = 0x2a60,
  2181. .enable_mask = BIT(4),
  2182. .hw.init = &(struct clk_init_data){
  2183. .name = "gsbi6_h_clk",
  2184. .ops = &clk_branch_ops,
  2185. .flags = CLK_IS_ROOT,
  2186. },
  2187. },
  2188. };
  2189. static struct clk_branch gsbi7_h_clk = {
  2190. .hwcg_reg = 0x2a80,
  2191. .hwcg_bit = 6,
  2192. .halt_reg = 0x2fd0,
  2193. .halt_bit = 15,
  2194. .clkr = {
  2195. .enable_reg = 0x2a80,
  2196. .enable_mask = BIT(4),
  2197. .hw.init = &(struct clk_init_data){
  2198. .name = "gsbi7_h_clk",
  2199. .ops = &clk_branch_ops,
  2200. .flags = CLK_IS_ROOT,
  2201. },
  2202. },
  2203. };
  2204. static struct clk_branch gsbi8_h_clk = {
  2205. .hwcg_reg = 0x2aa0,
  2206. .hwcg_bit = 6,
  2207. .halt_reg = 0x2fd0,
  2208. .halt_bit = 11,
  2209. .clkr = {
  2210. .enable_reg = 0x2aa0,
  2211. .enable_mask = BIT(4),
  2212. .hw.init = &(struct clk_init_data){
  2213. .name = "gsbi8_h_clk",
  2214. .ops = &clk_branch_ops,
  2215. .flags = CLK_IS_ROOT,
  2216. },
  2217. },
  2218. };
  2219. static struct clk_branch gsbi9_h_clk = {
  2220. .hwcg_reg = 0x2ac0,
  2221. .hwcg_bit = 6,
  2222. .halt_reg = 0x2fd0,
  2223. .halt_bit = 7,
  2224. .clkr = {
  2225. .enable_reg = 0x2ac0,
  2226. .enable_mask = BIT(4),
  2227. .hw.init = &(struct clk_init_data){
  2228. .name = "gsbi9_h_clk",
  2229. .ops = &clk_branch_ops,
  2230. .flags = CLK_IS_ROOT,
  2231. },
  2232. },
  2233. };
  2234. static struct clk_branch gsbi10_h_clk = {
  2235. .hwcg_reg = 0x2ae0,
  2236. .hwcg_bit = 6,
  2237. .halt_reg = 0x2fd0,
  2238. .halt_bit = 3,
  2239. .clkr = {
  2240. .enable_reg = 0x2ae0,
  2241. .enable_mask = BIT(4),
  2242. .hw.init = &(struct clk_init_data){
  2243. .name = "gsbi10_h_clk",
  2244. .ops = &clk_branch_ops,
  2245. .flags = CLK_IS_ROOT,
  2246. },
  2247. },
  2248. };
  2249. static struct clk_branch gsbi11_h_clk = {
  2250. .hwcg_reg = 0x2b00,
  2251. .hwcg_bit = 6,
  2252. .halt_reg = 0x2fd4,
  2253. .halt_bit = 18,
  2254. .clkr = {
  2255. .enable_reg = 0x2b00,
  2256. .enable_mask = BIT(4),
  2257. .hw.init = &(struct clk_init_data){
  2258. .name = "gsbi11_h_clk",
  2259. .ops = &clk_branch_ops,
  2260. .flags = CLK_IS_ROOT,
  2261. },
  2262. },
  2263. };
  2264. static struct clk_branch gsbi12_h_clk = {
  2265. .hwcg_reg = 0x2b20,
  2266. .hwcg_bit = 6,
  2267. .halt_reg = 0x2fd4,
  2268. .halt_bit = 14,
  2269. .clkr = {
  2270. .enable_reg = 0x2b20,
  2271. .enable_mask = BIT(4),
  2272. .hw.init = &(struct clk_init_data){
  2273. .name = "gsbi12_h_clk",
  2274. .ops = &clk_branch_ops,
  2275. .flags = CLK_IS_ROOT,
  2276. },
  2277. },
  2278. };
  2279. static struct clk_branch tsif_h_clk = {
  2280. .hwcg_reg = 0x2700,
  2281. .hwcg_bit = 6,
  2282. .halt_reg = 0x2fd4,
  2283. .halt_bit = 7,
  2284. .clkr = {
  2285. .enable_reg = 0x2700,
  2286. .enable_mask = BIT(4),
  2287. .hw.init = &(struct clk_init_data){
  2288. .name = "tsif_h_clk",
  2289. .ops = &clk_branch_ops,
  2290. .flags = CLK_IS_ROOT,
  2291. },
  2292. },
  2293. };
  2294. static struct clk_branch usb_fs1_h_clk = {
  2295. .halt_reg = 0x2fcc,
  2296. .halt_bit = 17,
  2297. .clkr = {
  2298. .enable_reg = 0x2960,
  2299. .enable_mask = BIT(4),
  2300. .hw.init = &(struct clk_init_data){
  2301. .name = "usb_fs1_h_clk",
  2302. .ops = &clk_branch_ops,
  2303. .flags = CLK_IS_ROOT,
  2304. },
  2305. },
  2306. };
  2307. static struct clk_branch usb_fs2_h_clk = {
  2308. .halt_reg = 0x2fcc,
  2309. .halt_bit = 14,
  2310. .clkr = {
  2311. .enable_reg = 0x2980,
  2312. .enable_mask = BIT(4),
  2313. .hw.init = &(struct clk_init_data){
  2314. .name = "usb_fs2_h_clk",
  2315. .ops = &clk_branch_ops,
  2316. .flags = CLK_IS_ROOT,
  2317. },
  2318. },
  2319. };
  2320. static struct clk_branch usb_hs1_h_clk = {
  2321. .hwcg_reg = 0x2900,
  2322. .hwcg_bit = 6,
  2323. .halt_reg = 0x2fc8,
  2324. .halt_bit = 1,
  2325. .clkr = {
  2326. .enable_reg = 0x2900,
  2327. .enable_mask = BIT(4),
  2328. .hw.init = &(struct clk_init_data){
  2329. .name = "usb_hs1_h_clk",
  2330. .ops = &clk_branch_ops,
  2331. .flags = CLK_IS_ROOT,
  2332. },
  2333. },
  2334. };
  2335. static struct clk_branch usb_hsic_h_clk = {
  2336. .halt_reg = 0x2fcc,
  2337. .halt_bit = 28,
  2338. .clkr = {
  2339. .enable_reg = 0x2920,
  2340. .enable_mask = BIT(4),
  2341. .hw.init = &(struct clk_init_data){
  2342. .name = "usb_hsic_h_clk",
  2343. .ops = &clk_branch_ops,
  2344. .flags = CLK_IS_ROOT,
  2345. },
  2346. },
  2347. };
  2348. static struct clk_branch sdc1_h_clk = {
  2349. .hwcg_reg = 0x2820,
  2350. .hwcg_bit = 6,
  2351. .halt_reg = 0x2fc8,
  2352. .halt_bit = 11,
  2353. .clkr = {
  2354. .enable_reg = 0x2820,
  2355. .enable_mask = BIT(4),
  2356. .hw.init = &(struct clk_init_data){
  2357. .name = "sdc1_h_clk",
  2358. .ops = &clk_branch_ops,
  2359. .flags = CLK_IS_ROOT,
  2360. },
  2361. },
  2362. };
  2363. static struct clk_branch sdc2_h_clk = {
  2364. .hwcg_reg = 0x2840,
  2365. .hwcg_bit = 6,
  2366. .halt_reg = 0x2fc8,
  2367. .halt_bit = 10,
  2368. .clkr = {
  2369. .enable_reg = 0x2840,
  2370. .enable_mask = BIT(4),
  2371. .hw.init = &(struct clk_init_data){
  2372. .name = "sdc2_h_clk",
  2373. .ops = &clk_branch_ops,
  2374. .flags = CLK_IS_ROOT,
  2375. },
  2376. },
  2377. };
  2378. static struct clk_branch sdc3_h_clk = {
  2379. .hwcg_reg = 0x2860,
  2380. .hwcg_bit = 6,
  2381. .halt_reg = 0x2fc8,
  2382. .halt_bit = 9,
  2383. .clkr = {
  2384. .enable_reg = 0x2860,
  2385. .enable_mask = BIT(4),
  2386. .hw.init = &(struct clk_init_data){
  2387. .name = "sdc3_h_clk",
  2388. .ops = &clk_branch_ops,
  2389. .flags = CLK_IS_ROOT,
  2390. },
  2391. },
  2392. };
  2393. static struct clk_branch sdc4_h_clk = {
  2394. .hwcg_reg = 0x2880,
  2395. .hwcg_bit = 6,
  2396. .halt_reg = 0x2fc8,
  2397. .halt_bit = 8,
  2398. .clkr = {
  2399. .enable_reg = 0x2880,
  2400. .enable_mask = BIT(4),
  2401. .hw.init = &(struct clk_init_data){
  2402. .name = "sdc4_h_clk",
  2403. .ops = &clk_branch_ops,
  2404. .flags = CLK_IS_ROOT,
  2405. },
  2406. },
  2407. };
  2408. static struct clk_branch sdc5_h_clk = {
  2409. .hwcg_reg = 0x28a0,
  2410. .hwcg_bit = 6,
  2411. .halt_reg = 0x2fc8,
  2412. .halt_bit = 7,
  2413. .clkr = {
  2414. .enable_reg = 0x28a0,
  2415. .enable_mask = BIT(4),
  2416. .hw.init = &(struct clk_init_data){
  2417. .name = "sdc5_h_clk",
  2418. .ops = &clk_branch_ops,
  2419. .flags = CLK_IS_ROOT,
  2420. },
  2421. },
  2422. };
  2423. static struct clk_branch adm0_clk = {
  2424. .halt_reg = 0x2fdc,
  2425. .halt_check = BRANCH_HALT_VOTED,
  2426. .halt_bit = 14,
  2427. .clkr = {
  2428. .enable_reg = 0x3080,
  2429. .enable_mask = BIT(2),
  2430. .hw.init = &(struct clk_init_data){
  2431. .name = "adm0_clk",
  2432. .ops = &clk_branch_ops,
  2433. .flags = CLK_IS_ROOT,
  2434. },
  2435. },
  2436. };
  2437. static struct clk_branch adm0_pbus_clk = {
  2438. .hwcg_reg = 0x2208,
  2439. .hwcg_bit = 6,
  2440. .halt_reg = 0x2fdc,
  2441. .halt_check = BRANCH_HALT_VOTED,
  2442. .halt_bit = 13,
  2443. .clkr = {
  2444. .enable_reg = 0x3080,
  2445. .enable_mask = BIT(3),
  2446. .hw.init = &(struct clk_init_data){
  2447. .name = "adm0_pbus_clk",
  2448. .ops = &clk_branch_ops,
  2449. .flags = CLK_IS_ROOT,
  2450. },
  2451. },
  2452. };
  2453. static struct clk_branch pmic_arb0_h_clk = {
  2454. .halt_reg = 0x2fd8,
  2455. .halt_check = BRANCH_HALT_VOTED,
  2456. .halt_bit = 22,
  2457. .clkr = {
  2458. .enable_reg = 0x3080,
  2459. .enable_mask = BIT(8),
  2460. .hw.init = &(struct clk_init_data){
  2461. .name = "pmic_arb0_h_clk",
  2462. .ops = &clk_branch_ops,
  2463. .flags = CLK_IS_ROOT,
  2464. },
  2465. },
  2466. };
  2467. static struct clk_branch pmic_arb1_h_clk = {
  2468. .halt_reg = 0x2fd8,
  2469. .halt_check = BRANCH_HALT_VOTED,
  2470. .halt_bit = 21,
  2471. .clkr = {
  2472. .enable_reg = 0x3080,
  2473. .enable_mask = BIT(9),
  2474. .hw.init = &(struct clk_init_data){
  2475. .name = "pmic_arb1_h_clk",
  2476. .ops = &clk_branch_ops,
  2477. .flags = CLK_IS_ROOT,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch pmic_ssbi2_clk = {
  2482. .halt_reg = 0x2fd8,
  2483. .halt_check = BRANCH_HALT_VOTED,
  2484. .halt_bit = 23,
  2485. .clkr = {
  2486. .enable_reg = 0x3080,
  2487. .enable_mask = BIT(7),
  2488. .hw.init = &(struct clk_init_data){
  2489. .name = "pmic_ssbi2_clk",
  2490. .ops = &clk_branch_ops,
  2491. .flags = CLK_IS_ROOT,
  2492. },
  2493. },
  2494. };
  2495. static struct clk_branch rpm_msg_ram_h_clk = {
  2496. .hwcg_reg = 0x27e0,
  2497. .hwcg_bit = 6,
  2498. .halt_reg = 0x2fd8,
  2499. .halt_check = BRANCH_HALT_VOTED,
  2500. .halt_bit = 12,
  2501. .clkr = {
  2502. .enable_reg = 0x3080,
  2503. .enable_mask = BIT(6),
  2504. .hw.init = &(struct clk_init_data){
  2505. .name = "rpm_msg_ram_h_clk",
  2506. .ops = &clk_branch_ops,
  2507. .flags = CLK_IS_ROOT,
  2508. },
  2509. },
  2510. };
  2511. static struct clk_regmap *gcc_msm8960_clks[] = {
  2512. [PLL3] = &pll3.clkr,
  2513. [PLL8] = &pll8.clkr,
  2514. [PLL8_VOTE] = &pll8_vote,
  2515. [PLL14] = &pll14.clkr,
  2516. [PLL14_VOTE] = &pll14_vote,
  2517. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2518. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2519. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2520. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2521. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  2522. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  2523. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2524. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2525. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2526. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2527. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2528. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2529. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2530. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2531. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  2532. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  2533. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  2534. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  2535. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  2536. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  2537. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  2538. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  2539. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  2540. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  2541. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2542. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2543. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2544. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2545. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  2546. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  2547. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2548. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2549. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2550. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2551. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2552. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2553. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2554. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2555. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  2556. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  2557. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  2558. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  2559. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  2560. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  2561. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  2562. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  2563. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  2564. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  2565. [GP0_SRC] = &gp0_src.clkr,
  2566. [GP0_CLK] = &gp0_clk.clkr,
  2567. [GP1_SRC] = &gp1_src.clkr,
  2568. [GP1_CLK] = &gp1_clk.clkr,
  2569. [GP2_SRC] = &gp2_src.clkr,
  2570. [GP2_CLK] = &gp2_clk.clkr,
  2571. [PMEM_A_CLK] = &pmem_clk.clkr,
  2572. [PRNG_SRC] = &prng_src.clkr,
  2573. [PRNG_CLK] = &prng_clk.clkr,
  2574. [SDC1_SRC] = &sdc1_src.clkr,
  2575. [SDC1_CLK] = &sdc1_clk.clkr,
  2576. [SDC2_SRC] = &sdc2_src.clkr,
  2577. [SDC2_CLK] = &sdc2_clk.clkr,
  2578. [SDC3_SRC] = &sdc3_src.clkr,
  2579. [SDC3_CLK] = &sdc3_clk.clkr,
  2580. [SDC4_SRC] = &sdc4_src.clkr,
  2581. [SDC4_CLK] = &sdc4_clk.clkr,
  2582. [SDC5_SRC] = &sdc5_src.clkr,
  2583. [SDC5_CLK] = &sdc5_clk.clkr,
  2584. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2585. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2586. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  2587. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2588. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  2589. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  2590. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  2591. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  2592. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  2593. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  2594. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  2595. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  2596. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  2597. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  2598. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  2599. [CE1_CORE_CLK] = &ce1_core_clk.clkr,
  2600. [CE1_H_CLK] = &ce1_h_clk.clkr,
  2601. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  2602. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2603. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2604. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  2605. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2606. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2607. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2608. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2609. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  2610. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  2611. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  2612. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  2613. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  2614. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2615. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2616. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  2617. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2618. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  2619. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2620. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  2621. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2622. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  2623. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  2624. [ADM0_CLK] = &adm0_clk.clkr,
  2625. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2626. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2627. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2628. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2629. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2630. };
  2631. static const struct qcom_reset_map gcc_msm8960_resets[] = {
  2632. [SFAB_MSS_Q6_SW_RESET] = { 0x2040, 7 },
  2633. [SFAB_MSS_Q6_FW_RESET] = { 0x2044, 7 },
  2634. [QDSS_STM_RESET] = { 0x2060, 6 },
  2635. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  2636. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  2637. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  2638. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  2639. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  2640. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  2641. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  2642. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  2643. [ADM0_C2_RESET] = { 0x220c, 4},
  2644. [ADM0_C1_RESET] = { 0x220c, 3},
  2645. [ADM0_C0_RESET] = { 0x220c, 2},
  2646. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  2647. [ADM0_RESET] = { 0x220c },
  2648. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  2649. [QDSS_POR_RESET] = { 0x2260, 4 },
  2650. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  2651. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  2652. [QDSS_AXI_RESET] = { 0x2260, 1 },
  2653. [QDSS_DBG_RESET] = { 0x2260 },
  2654. [PCIE_A_RESET] = { 0x22c0, 7 },
  2655. [PCIE_AUX_RESET] = { 0x22c8, 7 },
  2656. [PCIE_H_RESET] = { 0x22d0, 7 },
  2657. [SFAB_PCIE_M_RESET] = { 0x22d4, 1 },
  2658. [SFAB_PCIE_S_RESET] = { 0x22d4 },
  2659. [SFAB_MSS_M_RESET] = { 0x2340, 7 },
  2660. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  2661. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  2662. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  2663. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  2664. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  2665. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  2666. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  2667. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  2668. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  2669. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  2670. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  2671. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  2672. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  2673. [PPSS_PROC_RESET] = { 0x2594, 1 },
  2674. [PPSS_RESET] = { 0x2594},
  2675. [DMA_BAM_RESET] = { 0x25c0, 7 },
  2676. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  2677. [SLIMBUS_H_RESET] = { 0x2620, 7 },
  2678. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  2679. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  2680. [TSIF_H_RESET] = { 0x2700, 7 },
  2681. [CE1_H_RESET] = { 0x2720, 7 },
  2682. [CE1_CORE_RESET] = { 0x2724, 7 },
  2683. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  2684. [CE2_H_RESET] = { 0x2740, 7 },
  2685. [CE2_CORE_RESET] = { 0x2744, 7 },
  2686. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  2687. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  2688. [RPM_PROC_RESET] = { 0x27c0, 7 },
  2689. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  2690. [SDC1_RESET] = { 0x2830 },
  2691. [SDC2_RESET] = { 0x2850 },
  2692. [SDC3_RESET] = { 0x2870 },
  2693. [SDC4_RESET] = { 0x2890 },
  2694. [SDC5_RESET] = { 0x28b0 },
  2695. [DFAB_A2_RESET] = { 0x28c0, 7 },
  2696. [USB_HS1_RESET] = { 0x2910 },
  2697. [USB_HSIC_RESET] = { 0x2934 },
  2698. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  2699. [USB_FS1_RESET] = { 0x2974 },
  2700. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  2701. [USB_FS2_RESET] = { 0x2994 },
  2702. [GSBI1_RESET] = { 0x29dc },
  2703. [GSBI2_RESET] = { 0x29fc },
  2704. [GSBI3_RESET] = { 0x2a1c },
  2705. [GSBI4_RESET] = { 0x2a3c },
  2706. [GSBI5_RESET] = { 0x2a5c },
  2707. [GSBI6_RESET] = { 0x2a7c },
  2708. [GSBI7_RESET] = { 0x2a9c },
  2709. [GSBI8_RESET] = { 0x2abc },
  2710. [GSBI9_RESET] = { 0x2adc },
  2711. [GSBI10_RESET] = { 0x2afc },
  2712. [GSBI11_RESET] = { 0x2b1c },
  2713. [GSBI12_RESET] = { 0x2b3c },
  2714. [SPDM_RESET] = { 0x2b6c },
  2715. [TLMM_H_RESET] = { 0x2ba0, 7 },
  2716. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  2717. [MSS_SLP_RESET] = { 0x2c60, 7 },
  2718. [MSS_Q6SW_JTAG_RESET] = { 0x2c68, 7 },
  2719. [MSS_Q6FW_JTAG_RESET] = { 0x2c6c, 7 },
  2720. [MSS_RESET] = { 0x2c64 },
  2721. [SATA_H_RESET] = { 0x2c80, 7 },
  2722. [SATA_RXOOB_RESE] = { 0x2c8c, 7 },
  2723. [SATA_PMALIVE_RESET] = { 0x2c90, 7 },
  2724. [SATA_SFAB_M_RESET] = { 0x2c98, 7 },
  2725. [TSSC_RESET] = { 0x2ca0, 7 },
  2726. [PDM_RESET] = { 0x2cc0, 12 },
  2727. [MPM_H_RESET] = { 0x2da0, 7 },
  2728. [MPM_RESET] = { 0x2da4 },
  2729. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  2730. [PRNG_RESET] = { 0x2e80, 12 },
  2731. [RIVA_RESET] = { 0x35e0 },
  2732. };
  2733. static struct clk_regmap *gcc_apq8064_clks[] = {
  2734. [PLL8] = &pll8.clkr,
  2735. [PLL8_VOTE] = &pll8_vote,
  2736. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2737. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2738. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2739. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2740. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2741. };
  2742. static const struct regmap_config gcc_msm8960_regmap_config = {
  2743. .reg_bits = 32,
  2744. .reg_stride = 4,
  2745. .val_bits = 32,
  2746. .max_register = 0x3660,
  2747. .fast_io = true,
  2748. };
  2749. static const struct qcom_cc_desc gcc_msm8960_desc = {
  2750. .config = &gcc_msm8960_regmap_config,
  2751. .clks = gcc_msm8960_clks,
  2752. .num_clks = ARRAY_SIZE(gcc_msm8960_clks),
  2753. .resets = gcc_msm8960_resets,
  2754. .num_resets = ARRAY_SIZE(gcc_msm8960_resets),
  2755. };
  2756. static const struct qcom_cc_desc gcc_apq8064_desc = {
  2757. .config = &gcc_msm8960_regmap_config,
  2758. .clks = gcc_apq8064_clks,
  2759. .num_clks = ARRAY_SIZE(gcc_apq8064_clks),
  2760. .resets = gcc_msm8960_resets,
  2761. .num_resets = ARRAY_SIZE(gcc_msm8960_resets),
  2762. };
  2763. static const struct of_device_id gcc_msm8960_match_table[] = {
  2764. { .compatible = "qcom,gcc-msm8960", .data = &gcc_msm8960_desc },
  2765. { .compatible = "qcom,gcc-apq8064", .data = &gcc_apq8064_desc },
  2766. { }
  2767. };
  2768. MODULE_DEVICE_TABLE(of, gcc_msm8960_match_table);
  2769. static int gcc_msm8960_probe(struct platform_device *pdev)
  2770. {
  2771. struct clk *clk;
  2772. struct device *dev = &pdev->dev;
  2773. const struct of_device_id *match;
  2774. match = of_match_device(gcc_msm8960_match_table, &pdev->dev);
  2775. if (!match)
  2776. return -EINVAL;
  2777. /* Temporary until RPM clocks supported */
  2778. clk = clk_register_fixed_rate(dev, "cxo", NULL, CLK_IS_ROOT, 19200000);
  2779. if (IS_ERR(clk))
  2780. return PTR_ERR(clk);
  2781. clk = clk_register_fixed_rate(dev, "pxo", NULL, CLK_IS_ROOT, 27000000);
  2782. if (IS_ERR(clk))
  2783. return PTR_ERR(clk);
  2784. return qcom_cc_probe(pdev, match->data);
  2785. }
  2786. static int gcc_msm8960_remove(struct platform_device *pdev)
  2787. {
  2788. qcom_cc_remove(pdev);
  2789. return 0;
  2790. }
  2791. static struct platform_driver gcc_msm8960_driver = {
  2792. .probe = gcc_msm8960_probe,
  2793. .remove = gcc_msm8960_remove,
  2794. .driver = {
  2795. .name = "gcc-msm8960",
  2796. .owner = THIS_MODULE,
  2797. .of_match_table = gcc_msm8960_match_table,
  2798. },
  2799. };
  2800. static int __init gcc_msm8960_init(void)
  2801. {
  2802. return platform_driver_register(&gcc_msm8960_driver);
  2803. }
  2804. core_initcall(gcc_msm8960_init);
  2805. static void __exit gcc_msm8960_exit(void)
  2806. {
  2807. platform_driver_unregister(&gcc_msm8960_driver);
  2808. }
  2809. module_exit(gcc_msm8960_exit);
  2810. MODULE_DESCRIPTION("QCOM GCC MSM8960 Driver");
  2811. MODULE_LICENSE("GPL v2");
  2812. MODULE_ALIAS("platform:gcc-msm8960");