clk-rcg2.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/bug.h>
  17. #include <linux/export.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/delay.h>
  20. #include <linux/regmap.h>
  21. #include <linux/math64.h>
  22. #include <asm/div64.h>
  23. #include "clk-rcg.h"
  24. #define CMD_REG 0x0
  25. #define CMD_UPDATE BIT(0)
  26. #define CMD_ROOT_EN BIT(1)
  27. #define CMD_DIRTY_CFG BIT(4)
  28. #define CMD_DIRTY_N BIT(5)
  29. #define CMD_DIRTY_M BIT(6)
  30. #define CMD_DIRTY_D BIT(7)
  31. #define CMD_ROOT_OFF BIT(31)
  32. #define CFG_REG 0x4
  33. #define CFG_SRC_DIV_SHIFT 0
  34. #define CFG_SRC_SEL_SHIFT 8
  35. #define CFG_SRC_SEL_MASK (0x7 << CFG_SRC_SEL_SHIFT)
  36. #define CFG_MODE_SHIFT 12
  37. #define CFG_MODE_MASK (0x3 << CFG_MODE_SHIFT)
  38. #define CFG_MODE_DUAL_EDGE (0x2 << CFG_MODE_SHIFT)
  39. #define M_REG 0x8
  40. #define N_REG 0xc
  41. #define D_REG 0x10
  42. static int clk_rcg2_is_enabled(struct clk_hw *hw)
  43. {
  44. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  45. u32 cmd;
  46. int ret;
  47. ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG, &cmd);
  48. if (ret)
  49. return ret;
  50. return (cmd & CMD_ROOT_OFF) == 0;
  51. }
  52. static u8 clk_rcg2_get_parent(struct clk_hw *hw)
  53. {
  54. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  55. int num_parents = __clk_get_num_parents(hw->clk);
  56. u32 cfg;
  57. int i, ret;
  58. ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, &cfg);
  59. if (ret)
  60. return ret;
  61. cfg &= CFG_SRC_SEL_MASK;
  62. cfg >>= CFG_SRC_SEL_SHIFT;
  63. for (i = 0; i < num_parents; i++)
  64. if (cfg == rcg->parent_map[i])
  65. return i;
  66. return -EINVAL;
  67. }
  68. static int update_config(struct clk_rcg2 *rcg)
  69. {
  70. int count, ret;
  71. u32 cmd;
  72. struct clk_hw *hw = &rcg->clkr.hw;
  73. const char *name = __clk_get_name(hw->clk);
  74. ret = regmap_update_bits(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG,
  75. CMD_UPDATE, CMD_UPDATE);
  76. if (ret)
  77. return ret;
  78. /* Wait for update to take effect */
  79. for (count = 500; count > 0; count--) {
  80. ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG, &cmd);
  81. if (ret)
  82. return ret;
  83. if (!(cmd & CMD_UPDATE))
  84. return 0;
  85. udelay(1);
  86. }
  87. WARN(1, "%s: rcg didn't update its configuration.", name);
  88. return 0;
  89. }
  90. static int clk_rcg2_set_parent(struct clk_hw *hw, u8 index)
  91. {
  92. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  93. int ret;
  94. ret = regmap_update_bits(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  95. CFG_SRC_SEL_MASK,
  96. rcg->parent_map[index] << CFG_SRC_SEL_SHIFT);
  97. if (ret)
  98. return ret;
  99. return update_config(rcg);
  100. }
  101. /*
  102. * Calculate m/n:d rate
  103. *
  104. * parent_rate m
  105. * rate = ----------- x ---
  106. * hid_div n
  107. */
  108. static unsigned long
  109. calc_rate(unsigned long rate, u32 m, u32 n, u32 mode, u32 hid_div)
  110. {
  111. if (hid_div) {
  112. rate *= 2;
  113. rate /= hid_div + 1;
  114. }
  115. if (mode) {
  116. u64 tmp = rate;
  117. tmp *= m;
  118. do_div(tmp, n);
  119. rate = tmp;
  120. }
  121. return rate;
  122. }
  123. static unsigned long
  124. clk_rcg2_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
  125. {
  126. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  127. u32 cfg, hid_div, m = 0, n = 0, mode = 0, mask;
  128. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, &cfg);
  129. if (rcg->mnd_width) {
  130. mask = BIT(rcg->mnd_width) - 1;
  131. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + M_REG, &m);
  132. m &= mask;
  133. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + N_REG, &n);
  134. n = ~n;
  135. n &= mask;
  136. n += m;
  137. mode = cfg & CFG_MODE_MASK;
  138. mode >>= CFG_MODE_SHIFT;
  139. }
  140. mask = BIT(rcg->hid_width) - 1;
  141. hid_div = cfg >> CFG_SRC_DIV_SHIFT;
  142. hid_div &= mask;
  143. return calc_rate(parent_rate, m, n, mode, hid_div);
  144. }
  145. static const
  146. struct freq_tbl *find_freq(const struct freq_tbl *f, unsigned long rate)
  147. {
  148. if (!f)
  149. return NULL;
  150. for (; f->freq; f++)
  151. if (rate <= f->freq)
  152. return f;
  153. /* Default to our fastest rate */
  154. return f - 1;
  155. }
  156. static long _freq_tbl_determine_rate(struct clk_hw *hw,
  157. const struct freq_tbl *f, unsigned long rate,
  158. unsigned long *p_rate, struct clk **p)
  159. {
  160. unsigned long clk_flags;
  161. f = find_freq(f, rate);
  162. if (!f)
  163. return -EINVAL;
  164. clk_flags = __clk_get_flags(hw->clk);
  165. *p = clk_get_parent_by_index(hw->clk, f->src);
  166. if (clk_flags & CLK_SET_RATE_PARENT) {
  167. if (f->pre_div) {
  168. rate /= 2;
  169. rate *= f->pre_div + 1;
  170. }
  171. if (f->n) {
  172. u64 tmp = rate;
  173. tmp = tmp * f->n;
  174. do_div(tmp, f->m);
  175. rate = tmp;
  176. }
  177. } else {
  178. rate = __clk_get_rate(*p);
  179. }
  180. *p_rate = rate;
  181. return f->freq;
  182. }
  183. static long clk_rcg2_determine_rate(struct clk_hw *hw, unsigned long rate,
  184. unsigned long *p_rate, struct clk **p)
  185. {
  186. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  187. return _freq_tbl_determine_rate(hw, rcg->freq_tbl, rate, p_rate, p);
  188. }
  189. static int clk_rcg2_configure(struct clk_rcg2 *rcg, const struct freq_tbl *f)
  190. {
  191. u32 cfg, mask;
  192. int ret;
  193. if (rcg->mnd_width && f->n) {
  194. mask = BIT(rcg->mnd_width) - 1;
  195. ret = regmap_update_bits(rcg->clkr.regmap,
  196. rcg->cmd_rcgr + M_REG, mask, f->m);
  197. if (ret)
  198. return ret;
  199. ret = regmap_update_bits(rcg->clkr.regmap,
  200. rcg->cmd_rcgr + N_REG, mask, ~(f->n - f->m));
  201. if (ret)
  202. return ret;
  203. ret = regmap_update_bits(rcg->clkr.regmap,
  204. rcg->cmd_rcgr + D_REG, mask, ~f->n);
  205. if (ret)
  206. return ret;
  207. }
  208. mask = BIT(rcg->hid_width) - 1;
  209. mask |= CFG_SRC_SEL_MASK | CFG_MODE_MASK;
  210. cfg = f->pre_div << CFG_SRC_DIV_SHIFT;
  211. cfg |= rcg->parent_map[f->src] << CFG_SRC_SEL_SHIFT;
  212. if (rcg->mnd_width && f->n)
  213. cfg |= CFG_MODE_DUAL_EDGE;
  214. ret = regmap_update_bits(rcg->clkr.regmap,
  215. rcg->cmd_rcgr + CFG_REG, mask, cfg);
  216. if (ret)
  217. return ret;
  218. return update_config(rcg);
  219. }
  220. static int __clk_rcg2_set_rate(struct clk_hw *hw, unsigned long rate)
  221. {
  222. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  223. const struct freq_tbl *f;
  224. f = find_freq(rcg->freq_tbl, rate);
  225. if (!f)
  226. return -EINVAL;
  227. return clk_rcg2_configure(rcg, f);
  228. }
  229. static int clk_rcg2_set_rate(struct clk_hw *hw, unsigned long rate,
  230. unsigned long parent_rate)
  231. {
  232. return __clk_rcg2_set_rate(hw, rate);
  233. }
  234. static int clk_rcg2_set_rate_and_parent(struct clk_hw *hw,
  235. unsigned long rate, unsigned long parent_rate, u8 index)
  236. {
  237. return __clk_rcg2_set_rate(hw, rate);
  238. }
  239. const struct clk_ops clk_rcg2_ops = {
  240. .is_enabled = clk_rcg2_is_enabled,
  241. .get_parent = clk_rcg2_get_parent,
  242. .set_parent = clk_rcg2_set_parent,
  243. .recalc_rate = clk_rcg2_recalc_rate,
  244. .determine_rate = clk_rcg2_determine_rate,
  245. .set_rate = clk_rcg2_set_rate,
  246. .set_rate_and_parent = clk_rcg2_set_rate_and_parent,
  247. };
  248. EXPORT_SYMBOL_GPL(clk_rcg2_ops);
  249. struct frac_entry {
  250. int num;
  251. int den;
  252. };
  253. static const struct frac_entry frac_table_675m[] = { /* link rate of 270M */
  254. { 52, 295 }, /* 119 M */
  255. { 11, 57 }, /* 130.25 M */
  256. { 63, 307 }, /* 138.50 M */
  257. { 11, 50 }, /* 148.50 M */
  258. { 47, 206 }, /* 154 M */
  259. { 31, 100 }, /* 205.25 M */
  260. { 107, 269 }, /* 268.50 M */
  261. { },
  262. };
  263. static struct frac_entry frac_table_810m[] = { /* Link rate of 162M */
  264. { 31, 211 }, /* 119 M */
  265. { 32, 199 }, /* 130.25 M */
  266. { 63, 307 }, /* 138.50 M */
  267. { 11, 60 }, /* 148.50 M */
  268. { 50, 263 }, /* 154 M */
  269. { 31, 120 }, /* 205.25 M */
  270. { 119, 359 }, /* 268.50 M */
  271. { },
  272. };
  273. static int clk_edp_pixel_set_rate(struct clk_hw *hw, unsigned long rate,
  274. unsigned long parent_rate)
  275. {
  276. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  277. struct freq_tbl f = *rcg->freq_tbl;
  278. const struct frac_entry *frac;
  279. int delta = 100000;
  280. s64 src_rate = parent_rate;
  281. s64 request;
  282. u32 mask = BIT(rcg->hid_width) - 1;
  283. u32 hid_div;
  284. if (src_rate == 810000000)
  285. frac = frac_table_810m;
  286. else
  287. frac = frac_table_675m;
  288. for (; frac->num; frac++) {
  289. request = rate;
  290. request *= frac->den;
  291. request = div_s64(request, frac->num);
  292. if ((src_rate < (request - delta)) ||
  293. (src_rate > (request + delta)))
  294. continue;
  295. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  296. &hid_div);
  297. f.pre_div = hid_div;
  298. f.pre_div >>= CFG_SRC_DIV_SHIFT;
  299. f.pre_div &= mask;
  300. f.m = frac->num;
  301. f.n = frac->den;
  302. return clk_rcg2_configure(rcg, &f);
  303. }
  304. return -EINVAL;
  305. }
  306. static int clk_edp_pixel_set_rate_and_parent(struct clk_hw *hw,
  307. unsigned long rate, unsigned long parent_rate, u8 index)
  308. {
  309. /* Parent index is set statically in frequency table */
  310. return clk_edp_pixel_set_rate(hw, rate, parent_rate);
  311. }
  312. static long clk_edp_pixel_determine_rate(struct clk_hw *hw, unsigned long rate,
  313. unsigned long *p_rate, struct clk **p)
  314. {
  315. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  316. const struct freq_tbl *f = rcg->freq_tbl;
  317. const struct frac_entry *frac;
  318. int delta = 100000;
  319. s64 src_rate = *p_rate;
  320. s64 request;
  321. u32 mask = BIT(rcg->hid_width) - 1;
  322. u32 hid_div;
  323. /* Force the correct parent */
  324. *p = clk_get_parent_by_index(hw->clk, f->src);
  325. if (src_rate == 810000000)
  326. frac = frac_table_810m;
  327. else
  328. frac = frac_table_675m;
  329. for (; frac->num; frac++) {
  330. request = rate;
  331. request *= frac->den;
  332. request = div_s64(request, frac->num);
  333. if ((src_rate < (request - delta)) ||
  334. (src_rate > (request + delta)))
  335. continue;
  336. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  337. &hid_div);
  338. hid_div >>= CFG_SRC_DIV_SHIFT;
  339. hid_div &= mask;
  340. return calc_rate(src_rate, frac->num, frac->den, !!frac->den,
  341. hid_div);
  342. }
  343. return -EINVAL;
  344. }
  345. const struct clk_ops clk_edp_pixel_ops = {
  346. .is_enabled = clk_rcg2_is_enabled,
  347. .get_parent = clk_rcg2_get_parent,
  348. .set_parent = clk_rcg2_set_parent,
  349. .recalc_rate = clk_rcg2_recalc_rate,
  350. .set_rate = clk_edp_pixel_set_rate,
  351. .set_rate_and_parent = clk_edp_pixel_set_rate_and_parent,
  352. .determine_rate = clk_edp_pixel_determine_rate,
  353. };
  354. EXPORT_SYMBOL_GPL(clk_edp_pixel_ops);
  355. static long clk_byte_determine_rate(struct clk_hw *hw, unsigned long rate,
  356. unsigned long *p_rate, struct clk **p)
  357. {
  358. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  359. const struct freq_tbl *f = rcg->freq_tbl;
  360. unsigned long parent_rate, div;
  361. u32 mask = BIT(rcg->hid_width) - 1;
  362. if (rate == 0)
  363. return -EINVAL;
  364. *p = clk_get_parent_by_index(hw->clk, f->src);
  365. *p_rate = parent_rate = __clk_round_rate(*p, rate);
  366. div = DIV_ROUND_UP((2 * parent_rate), rate) - 1;
  367. div = min_t(u32, div, mask);
  368. return calc_rate(parent_rate, 0, 0, 0, div);
  369. }
  370. static int clk_byte_set_rate(struct clk_hw *hw, unsigned long rate,
  371. unsigned long parent_rate)
  372. {
  373. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  374. struct freq_tbl f = *rcg->freq_tbl;
  375. unsigned long div;
  376. u32 mask = BIT(rcg->hid_width) - 1;
  377. div = DIV_ROUND_UP((2 * parent_rate), rate) - 1;
  378. div = min_t(u32, div, mask);
  379. f.pre_div = div;
  380. return clk_rcg2_configure(rcg, &f);
  381. }
  382. static int clk_byte_set_rate_and_parent(struct clk_hw *hw,
  383. unsigned long rate, unsigned long parent_rate, u8 index)
  384. {
  385. /* Parent index is set statically in frequency table */
  386. return clk_byte_set_rate(hw, rate, parent_rate);
  387. }
  388. const struct clk_ops clk_byte_ops = {
  389. .is_enabled = clk_rcg2_is_enabled,
  390. .get_parent = clk_rcg2_get_parent,
  391. .set_parent = clk_rcg2_set_parent,
  392. .recalc_rate = clk_rcg2_recalc_rate,
  393. .set_rate = clk_byte_set_rate,
  394. .set_rate_and_parent = clk_byte_set_rate_and_parent,
  395. .determine_rate = clk_byte_determine_rate,
  396. };
  397. EXPORT_SYMBOL_GPL(clk_byte_ops);
  398. static const struct frac_entry frac_table_pixel[] = {
  399. { 3, 8 },
  400. { 2, 9 },
  401. { 4, 9 },
  402. { 1, 1 },
  403. { }
  404. };
  405. static long clk_pixel_determine_rate(struct clk_hw *hw, unsigned long rate,
  406. unsigned long *p_rate, struct clk **p)
  407. {
  408. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  409. unsigned long request, src_rate;
  410. int delta = 100000;
  411. const struct freq_tbl *f = rcg->freq_tbl;
  412. const struct frac_entry *frac = frac_table_pixel;
  413. struct clk *parent = *p = clk_get_parent_by_index(hw->clk, f->src);
  414. for (; frac->num; frac++) {
  415. request = (rate * frac->den) / frac->num;
  416. src_rate = __clk_round_rate(parent, request);
  417. if ((src_rate < (request - delta)) ||
  418. (src_rate > (request + delta)))
  419. continue;
  420. *p_rate = src_rate;
  421. return (src_rate * frac->num) / frac->den;
  422. }
  423. return -EINVAL;
  424. }
  425. static int clk_pixel_set_rate(struct clk_hw *hw, unsigned long rate,
  426. unsigned long parent_rate)
  427. {
  428. struct clk_rcg2 *rcg = to_clk_rcg2(hw);
  429. struct freq_tbl f = *rcg->freq_tbl;
  430. const struct frac_entry *frac = frac_table_pixel;
  431. unsigned long request, src_rate;
  432. int delta = 100000;
  433. u32 mask = BIT(rcg->hid_width) - 1;
  434. u32 hid_div;
  435. struct clk *parent = clk_get_parent_by_index(hw->clk, f.src);
  436. for (; frac->num; frac++) {
  437. request = (rate * frac->den) / frac->num;
  438. src_rate = __clk_round_rate(parent, request);
  439. if ((src_rate < (request - delta)) ||
  440. (src_rate > (request + delta)))
  441. continue;
  442. regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
  443. &hid_div);
  444. f.pre_div = hid_div;
  445. f.pre_div >>= CFG_SRC_DIV_SHIFT;
  446. f.pre_div &= mask;
  447. f.m = frac->num;
  448. f.n = frac->den;
  449. return clk_rcg2_configure(rcg, &f);
  450. }
  451. return -EINVAL;
  452. }
  453. static int clk_pixel_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
  454. unsigned long parent_rate, u8 index)
  455. {
  456. /* Parent index is set statically in frequency table */
  457. return clk_pixel_set_rate(hw, rate, parent_rate);
  458. }
  459. const struct clk_ops clk_pixel_ops = {
  460. .is_enabled = clk_rcg2_is_enabled,
  461. .get_parent = clk_rcg2_get_parent,
  462. .set_parent = clk_rcg2_set_parent,
  463. .recalc_rate = clk_rcg2_recalc_rate,
  464. .set_rate = clk_pixel_set_rate,
  465. .set_rate_and_parent = clk_pixel_set_rate_and_parent,
  466. .determine_rate = clk_pixel_determine_rate,
  467. };
  468. EXPORT_SYMBOL_GPL(clk_pixel_ops);