acpi_lpss.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738
  1. /*
  2. * ACPI support for Intel Lynxpoint LPSS.
  3. *
  4. * Copyright (C) 2013, Intel Corporation
  5. * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
  6. * Rafael J. Wysocki <rafael.j.wysocki@intel.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/acpi.h>
  13. #include <linux/clk.h>
  14. #include <linux/clkdev.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/platform_data/clk-lpss.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/delay.h>
  22. #include "internal.h"
  23. ACPI_MODULE_NAME("acpi_lpss");
  24. #ifdef CONFIG_X86_INTEL_LPSS
  25. #define LPSS_ADDR(desc) ((unsigned long)&desc)
  26. #define LPSS_CLK_SIZE 0x04
  27. #define LPSS_LTR_SIZE 0x18
  28. /* Offsets relative to LPSS_PRIVATE_OFFSET */
  29. #define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16))
  30. #define LPSS_RESETS 0x04
  31. #define LPSS_RESETS_RESET_FUNC BIT(0)
  32. #define LPSS_RESETS_RESET_APB BIT(1)
  33. #define LPSS_GENERAL 0x08
  34. #define LPSS_GENERAL_LTR_MODE_SW BIT(2)
  35. #define LPSS_GENERAL_UART_RTS_OVRD BIT(3)
  36. #define LPSS_SW_LTR 0x10
  37. #define LPSS_AUTO_LTR 0x14
  38. #define LPSS_LTR_SNOOP_REQ BIT(15)
  39. #define LPSS_LTR_SNOOP_MASK 0x0000FFFF
  40. #define LPSS_LTR_SNOOP_LAT_1US 0x800
  41. #define LPSS_LTR_SNOOP_LAT_32US 0xC00
  42. #define LPSS_LTR_SNOOP_LAT_SHIFT 5
  43. #define LPSS_LTR_SNOOP_LAT_CUTOFF 3000
  44. #define LPSS_LTR_MAX_VAL 0x3FF
  45. #define LPSS_TX_INT 0x20
  46. #define LPSS_TX_INT_MASK BIT(1)
  47. #define LPSS_PRV_REG_COUNT 9
  48. struct lpss_shared_clock {
  49. const char *name;
  50. unsigned long rate;
  51. struct clk *clk;
  52. };
  53. struct lpss_private_data;
  54. struct lpss_device_desc {
  55. bool clk_required;
  56. const char *clkdev_name;
  57. bool ltr_required;
  58. unsigned int prv_offset;
  59. size_t prv_size_override;
  60. bool clk_divider;
  61. bool clk_gate;
  62. bool save_ctx;
  63. struct lpss_shared_clock *shared_clock;
  64. void (*setup)(struct lpss_private_data *pdata);
  65. };
  66. static struct lpss_device_desc lpss_dma_desc = {
  67. .clk_required = true,
  68. .clkdev_name = "hclk",
  69. };
  70. struct lpss_private_data {
  71. void __iomem *mmio_base;
  72. resource_size_t mmio_size;
  73. struct clk *clk;
  74. const struct lpss_device_desc *dev_desc;
  75. u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
  76. };
  77. static void lpss_uart_setup(struct lpss_private_data *pdata)
  78. {
  79. unsigned int offset;
  80. u32 reg;
  81. offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
  82. reg = readl(pdata->mmio_base + offset);
  83. writel(reg | LPSS_TX_INT_MASK, pdata->mmio_base + offset);
  84. offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
  85. reg = readl(pdata->mmio_base + offset);
  86. writel(reg | LPSS_GENERAL_UART_RTS_OVRD, pdata->mmio_base + offset);
  87. }
  88. static void lpss_i2c_setup(struct lpss_private_data *pdata)
  89. {
  90. unsigned int offset;
  91. u32 val;
  92. offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
  93. val = readl(pdata->mmio_base + offset);
  94. val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
  95. writel(val, pdata->mmio_base + offset);
  96. }
  97. static struct lpss_device_desc lpt_dev_desc = {
  98. .clk_required = true,
  99. .prv_offset = 0x800,
  100. .ltr_required = true,
  101. .clk_divider = true,
  102. .clk_gate = true,
  103. };
  104. static struct lpss_device_desc lpt_i2c_dev_desc = {
  105. .clk_required = true,
  106. .prv_offset = 0x800,
  107. .ltr_required = true,
  108. .clk_gate = true,
  109. };
  110. static struct lpss_device_desc lpt_uart_dev_desc = {
  111. .clk_required = true,
  112. .prv_offset = 0x800,
  113. .ltr_required = true,
  114. .clk_divider = true,
  115. .clk_gate = true,
  116. .setup = lpss_uart_setup,
  117. };
  118. static struct lpss_device_desc lpt_sdio_dev_desc = {
  119. .prv_offset = 0x1000,
  120. .prv_size_override = 0x1018,
  121. .ltr_required = true,
  122. };
  123. static struct lpss_shared_clock pwm_clock = {
  124. .name = "pwm_clk",
  125. .rate = 25000000,
  126. };
  127. static struct lpss_device_desc byt_pwm_dev_desc = {
  128. .clk_required = true,
  129. .save_ctx = true,
  130. .shared_clock = &pwm_clock,
  131. };
  132. static struct lpss_device_desc byt_uart_dev_desc = {
  133. .clk_required = true,
  134. .prv_offset = 0x800,
  135. .clk_divider = true,
  136. .clk_gate = true,
  137. .save_ctx = true,
  138. .setup = lpss_uart_setup,
  139. };
  140. static struct lpss_device_desc byt_spi_dev_desc = {
  141. .clk_required = true,
  142. .prv_offset = 0x400,
  143. .clk_divider = true,
  144. .clk_gate = true,
  145. .save_ctx = true,
  146. };
  147. static struct lpss_device_desc byt_sdio_dev_desc = {
  148. .clk_required = true,
  149. };
  150. static struct lpss_shared_clock i2c_clock = {
  151. .name = "i2c_clk",
  152. .rate = 100000000,
  153. };
  154. static struct lpss_device_desc byt_i2c_dev_desc = {
  155. .clk_required = true,
  156. .prv_offset = 0x800,
  157. .save_ctx = true,
  158. .shared_clock = &i2c_clock,
  159. .setup = lpss_i2c_setup,
  160. };
  161. #else
  162. #define LPSS_ADDR(desc) (0UL)
  163. #endif /* CONFIG_X86_INTEL_LPSS */
  164. static const struct acpi_device_id acpi_lpss_device_ids[] = {
  165. /* Generic LPSS devices */
  166. { "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
  167. /* Lynxpoint LPSS devices */
  168. { "INT33C0", LPSS_ADDR(lpt_dev_desc) },
  169. { "INT33C1", LPSS_ADDR(lpt_dev_desc) },
  170. { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
  171. { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
  172. { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
  173. { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
  174. { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
  175. { "INT33C7", },
  176. /* BayTrail LPSS devices */
  177. { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
  178. { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
  179. { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
  180. { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
  181. { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
  182. { "INT33B2", },
  183. { "INT33FC", },
  184. { "INT3430", LPSS_ADDR(lpt_dev_desc) },
  185. { "INT3431", LPSS_ADDR(lpt_dev_desc) },
  186. { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
  187. { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
  188. { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
  189. { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
  190. { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
  191. { "INT3437", },
  192. { }
  193. };
  194. #ifdef CONFIG_X86_INTEL_LPSS
  195. static int is_memory(struct acpi_resource *res, void *not_used)
  196. {
  197. struct resource r;
  198. return !acpi_dev_resource_memory(res, &r);
  199. }
  200. /* LPSS main clock device. */
  201. static struct platform_device *lpss_clk_dev;
  202. static inline void lpt_register_clock_device(void)
  203. {
  204. lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
  205. }
  206. static int register_device_clock(struct acpi_device *adev,
  207. struct lpss_private_data *pdata)
  208. {
  209. const struct lpss_device_desc *dev_desc = pdata->dev_desc;
  210. struct lpss_shared_clock *shared_clock = dev_desc->shared_clock;
  211. const char *devname = dev_name(&adev->dev);
  212. struct clk *clk = ERR_PTR(-ENODEV);
  213. struct lpss_clk_data *clk_data;
  214. const char *parent, *clk_name;
  215. void __iomem *prv_base;
  216. if (!lpss_clk_dev)
  217. lpt_register_clock_device();
  218. clk_data = platform_get_drvdata(lpss_clk_dev);
  219. if (!clk_data)
  220. return -ENODEV;
  221. if (dev_desc->clkdev_name) {
  222. clk_register_clkdev(clk_data->clk, dev_desc->clkdev_name,
  223. devname);
  224. return 0;
  225. }
  226. if (!pdata->mmio_base
  227. || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
  228. return -ENODATA;
  229. parent = clk_data->name;
  230. prv_base = pdata->mmio_base + dev_desc->prv_offset;
  231. if (shared_clock) {
  232. clk = shared_clock->clk;
  233. if (!clk) {
  234. clk = clk_register_fixed_rate(NULL, shared_clock->name,
  235. "lpss_clk", 0,
  236. shared_clock->rate);
  237. shared_clock->clk = clk;
  238. }
  239. parent = shared_clock->name;
  240. }
  241. if (dev_desc->clk_gate) {
  242. clk = clk_register_gate(NULL, devname, parent, 0,
  243. prv_base, 0, 0, NULL);
  244. parent = devname;
  245. }
  246. if (dev_desc->clk_divider) {
  247. /* Prevent division by zero */
  248. if (!readl(prv_base))
  249. writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);
  250. clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
  251. if (!clk_name)
  252. return -ENOMEM;
  253. clk = clk_register_fractional_divider(NULL, clk_name, parent,
  254. 0, prv_base,
  255. 1, 15, 16, 15, 0, NULL);
  256. parent = clk_name;
  257. clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
  258. if (!clk_name) {
  259. kfree(parent);
  260. return -ENOMEM;
  261. }
  262. clk = clk_register_gate(NULL, clk_name, parent,
  263. CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
  264. prv_base, 31, 0, NULL);
  265. kfree(parent);
  266. kfree(clk_name);
  267. }
  268. if (IS_ERR(clk))
  269. return PTR_ERR(clk);
  270. pdata->clk = clk;
  271. clk_register_clkdev(clk, NULL, devname);
  272. return 0;
  273. }
  274. static int acpi_lpss_create_device(struct acpi_device *adev,
  275. const struct acpi_device_id *id)
  276. {
  277. struct lpss_device_desc *dev_desc;
  278. struct lpss_private_data *pdata;
  279. struct resource_list_entry *rentry;
  280. struct list_head resource_list;
  281. struct platform_device *pdev;
  282. int ret;
  283. dev_desc = (struct lpss_device_desc *)id->driver_data;
  284. if (!dev_desc) {
  285. pdev = acpi_create_platform_device(adev);
  286. return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
  287. }
  288. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  289. if (!pdata)
  290. return -ENOMEM;
  291. INIT_LIST_HEAD(&resource_list);
  292. ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
  293. if (ret < 0)
  294. goto err_out;
  295. list_for_each_entry(rentry, &resource_list, node)
  296. if (resource_type(&rentry->res) == IORESOURCE_MEM) {
  297. if (dev_desc->prv_size_override)
  298. pdata->mmio_size = dev_desc->prv_size_override;
  299. else
  300. pdata->mmio_size = resource_size(&rentry->res);
  301. pdata->mmio_base = ioremap(rentry->res.start,
  302. pdata->mmio_size);
  303. break;
  304. }
  305. acpi_dev_free_resource_list(&resource_list);
  306. pdata->dev_desc = dev_desc;
  307. if (dev_desc->clk_required) {
  308. ret = register_device_clock(adev, pdata);
  309. if (ret) {
  310. /* Skip the device, but continue the namespace scan. */
  311. ret = 0;
  312. goto err_out;
  313. }
  314. }
  315. /*
  316. * This works around a known issue in ACPI tables where LPSS devices
  317. * have _PS0 and _PS3 without _PSC (and no power resources), so
  318. * acpi_bus_init_power() will assume that the BIOS has put them into D0.
  319. */
  320. ret = acpi_device_fix_up_power(adev);
  321. if (ret) {
  322. /* Skip the device, but continue the namespace scan. */
  323. ret = 0;
  324. goto err_out;
  325. }
  326. if (dev_desc->setup)
  327. dev_desc->setup(pdata);
  328. adev->driver_data = pdata;
  329. pdev = acpi_create_platform_device(adev);
  330. if (!IS_ERR_OR_NULL(pdev)) {
  331. device_enable_async_suspend(&pdev->dev);
  332. return 1;
  333. }
  334. ret = PTR_ERR(pdev);
  335. adev->driver_data = NULL;
  336. err_out:
  337. kfree(pdata);
  338. return ret;
  339. }
  340. static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
  341. {
  342. return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
  343. }
  344. static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
  345. unsigned int reg)
  346. {
  347. writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
  348. }
  349. static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
  350. {
  351. struct acpi_device *adev;
  352. struct lpss_private_data *pdata;
  353. unsigned long flags;
  354. int ret;
  355. ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
  356. if (WARN_ON(ret))
  357. return ret;
  358. spin_lock_irqsave(&dev->power.lock, flags);
  359. if (pm_runtime_suspended(dev)) {
  360. ret = -EAGAIN;
  361. goto out;
  362. }
  363. pdata = acpi_driver_data(adev);
  364. if (WARN_ON(!pdata || !pdata->mmio_base)) {
  365. ret = -ENODEV;
  366. goto out;
  367. }
  368. *val = __lpss_reg_read(pdata, reg);
  369. out:
  370. spin_unlock_irqrestore(&dev->power.lock, flags);
  371. return ret;
  372. }
  373. static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
  374. char *buf)
  375. {
  376. u32 ltr_value = 0;
  377. unsigned int reg;
  378. int ret;
  379. reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
  380. ret = lpss_reg_read(dev, reg, &ltr_value);
  381. if (ret)
  382. return ret;
  383. return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
  384. }
  385. static ssize_t lpss_ltr_mode_show(struct device *dev,
  386. struct device_attribute *attr, char *buf)
  387. {
  388. u32 ltr_mode = 0;
  389. char *outstr;
  390. int ret;
  391. ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
  392. if (ret)
  393. return ret;
  394. outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
  395. return sprintf(buf, "%s\n", outstr);
  396. }
  397. static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
  398. static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
  399. static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);
  400. static struct attribute *lpss_attrs[] = {
  401. &dev_attr_auto_ltr.attr,
  402. &dev_attr_sw_ltr.attr,
  403. &dev_attr_ltr_mode.attr,
  404. NULL,
  405. };
  406. static struct attribute_group lpss_attr_group = {
  407. .attrs = lpss_attrs,
  408. .name = "lpss_ltr",
  409. };
  410. static void acpi_lpss_set_ltr(struct device *dev, s32 val)
  411. {
  412. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  413. u32 ltr_mode, ltr_val;
  414. ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
  415. if (val < 0) {
  416. if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
  417. ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
  418. __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
  419. }
  420. return;
  421. }
  422. ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
  423. if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
  424. ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
  425. val = LPSS_LTR_MAX_VAL;
  426. } else if (val > LPSS_LTR_MAX_VAL) {
  427. ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
  428. val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
  429. } else {
  430. ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
  431. }
  432. ltr_val |= val;
  433. __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
  434. if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
  435. ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
  436. __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
  437. }
  438. }
  439. #ifdef CONFIG_PM
  440. /**
  441. * acpi_lpss_save_ctx() - Save the private registers of LPSS device
  442. * @dev: LPSS device
  443. *
  444. * Most LPSS devices have private registers which may loose their context when
  445. * the device is powered down. acpi_lpss_save_ctx() saves those registers into
  446. * prv_reg_ctx array.
  447. */
  448. static void acpi_lpss_save_ctx(struct device *dev)
  449. {
  450. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  451. unsigned int i;
  452. for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
  453. unsigned long offset = i * sizeof(u32);
  454. pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
  455. dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
  456. pdata->prv_reg_ctx[i], offset);
  457. }
  458. }
  459. /**
  460. * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
  461. * @dev: LPSS device
  462. *
  463. * Restores the registers that were previously stored with acpi_lpss_save_ctx().
  464. */
  465. static void acpi_lpss_restore_ctx(struct device *dev)
  466. {
  467. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  468. unsigned int i;
  469. /*
  470. * The following delay is needed or the subsequent write operations may
  471. * fail. The LPSS devices are actually PCI devices and the PCI spec
  472. * expects 10ms delay before the device can be accessed after D3 to D0
  473. * transition.
  474. */
  475. msleep(10);
  476. for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
  477. unsigned long offset = i * sizeof(u32);
  478. __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
  479. dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
  480. pdata->prv_reg_ctx[i], offset);
  481. }
  482. }
  483. #ifdef CONFIG_PM_SLEEP
  484. static int acpi_lpss_suspend_late(struct device *dev)
  485. {
  486. int ret = pm_generic_suspend_late(dev);
  487. if (ret)
  488. return ret;
  489. acpi_lpss_save_ctx(dev);
  490. return acpi_dev_suspend_late(dev);
  491. }
  492. static int acpi_lpss_restore_early(struct device *dev)
  493. {
  494. int ret = acpi_dev_resume_early(dev);
  495. if (ret)
  496. return ret;
  497. acpi_lpss_restore_ctx(dev);
  498. return pm_generic_resume_early(dev);
  499. }
  500. #endif /* CONFIG_PM_SLEEP */
  501. #ifdef CONFIG_PM_RUNTIME
  502. static int acpi_lpss_runtime_suspend(struct device *dev)
  503. {
  504. int ret = pm_generic_runtime_suspend(dev);
  505. if (ret)
  506. return ret;
  507. acpi_lpss_save_ctx(dev);
  508. return acpi_dev_runtime_suspend(dev);
  509. }
  510. static int acpi_lpss_runtime_resume(struct device *dev)
  511. {
  512. int ret = acpi_dev_runtime_resume(dev);
  513. if (ret)
  514. return ret;
  515. acpi_lpss_restore_ctx(dev);
  516. return pm_generic_runtime_resume(dev);
  517. }
  518. #endif /* CONFIG_PM_RUNTIME */
  519. #endif /* CONFIG_PM */
  520. static struct dev_pm_domain acpi_lpss_pm_domain = {
  521. .ops = {
  522. #ifdef CONFIG_PM_SLEEP
  523. .suspend_late = acpi_lpss_suspend_late,
  524. .restore_early = acpi_lpss_restore_early,
  525. .prepare = acpi_subsys_prepare,
  526. .complete = acpi_subsys_complete,
  527. .suspend = acpi_subsys_suspend,
  528. .resume_early = acpi_subsys_resume_early,
  529. .freeze = acpi_subsys_freeze,
  530. .poweroff = acpi_subsys_suspend,
  531. .poweroff_late = acpi_subsys_suspend_late,
  532. #endif
  533. #ifdef CONFIG_PM_RUNTIME
  534. .runtime_suspend = acpi_lpss_runtime_suspend,
  535. .runtime_resume = acpi_lpss_runtime_resume,
  536. #endif
  537. },
  538. };
  539. static int acpi_lpss_platform_notify(struct notifier_block *nb,
  540. unsigned long action, void *data)
  541. {
  542. struct platform_device *pdev = to_platform_device(data);
  543. struct lpss_private_data *pdata;
  544. struct acpi_device *adev;
  545. const struct acpi_device_id *id;
  546. id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
  547. if (!id || !id->driver_data)
  548. return 0;
  549. if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
  550. return 0;
  551. pdata = acpi_driver_data(adev);
  552. if (!pdata || !pdata->mmio_base)
  553. return 0;
  554. if (pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
  555. dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
  556. return 0;
  557. }
  558. switch (action) {
  559. case BUS_NOTIFY_BOUND_DRIVER:
  560. if (pdata->dev_desc->save_ctx)
  561. pdev->dev.pm_domain = &acpi_lpss_pm_domain;
  562. break;
  563. case BUS_NOTIFY_UNBOUND_DRIVER:
  564. if (pdata->dev_desc->save_ctx)
  565. pdev->dev.pm_domain = NULL;
  566. break;
  567. case BUS_NOTIFY_ADD_DEVICE:
  568. if (pdata->dev_desc->ltr_required)
  569. return sysfs_create_group(&pdev->dev.kobj,
  570. &lpss_attr_group);
  571. case BUS_NOTIFY_DEL_DEVICE:
  572. if (pdata->dev_desc->ltr_required)
  573. sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
  574. default:
  575. break;
  576. }
  577. return 0;
  578. }
  579. static struct notifier_block acpi_lpss_nb = {
  580. .notifier_call = acpi_lpss_platform_notify,
  581. };
  582. static void acpi_lpss_bind(struct device *dev)
  583. {
  584. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  585. if (!pdata || !pdata->mmio_base || !pdata->dev_desc->ltr_required)
  586. return;
  587. if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
  588. dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
  589. else
  590. dev_err(dev, "MMIO size insufficient to access LTR\n");
  591. }
  592. static void acpi_lpss_unbind(struct device *dev)
  593. {
  594. dev->power.set_latency_tolerance = NULL;
  595. }
  596. static struct acpi_scan_handler lpss_handler = {
  597. .ids = acpi_lpss_device_ids,
  598. .attach = acpi_lpss_create_device,
  599. .bind = acpi_lpss_bind,
  600. .unbind = acpi_lpss_unbind,
  601. };
  602. void __init acpi_lpss_init(void)
  603. {
  604. if (!lpt_clk_init()) {
  605. bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
  606. acpi_scan_add_handler(&lpss_handler);
  607. }
  608. }
  609. #else
  610. static struct acpi_scan_handler lpss_handler = {
  611. .ids = acpi_lpss_device_ids,
  612. };
  613. void __init acpi_lpss_init(void)
  614. {
  615. acpi_scan_add_handler(&lpss_handler);
  616. }
  617. #endif /* CONFIG_X86_INTEL_LPSS */