intel-mid.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217
  1. /*
  2. * intel-mid.c: Intel MID platform setup code
  3. *
  4. * (C) Copyright 2008, 2012 Intel Corporation
  5. * Author: Jacob Pan (jacob.jun.pan@intel.com)
  6. * Author: Sathyanarayanan Kuppuswamy <sathyanarayanan.kuppuswamy@intel.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; version 2
  11. * of the License.
  12. */
  13. #define pr_fmt(fmt) "intel_mid: " fmt
  14. #include <linux/init.h>
  15. #include <linux/kernel.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/scatterlist.h>
  18. #include <linux/sfi.h>
  19. #include <linux/irq.h>
  20. #include <linux/module.h>
  21. #include <linux/notifier.h>
  22. #include <asm/setup.h>
  23. #include <asm/mpspec_def.h>
  24. #include <asm/hw_irq.h>
  25. #include <asm/apic.h>
  26. #include <asm/io_apic.h>
  27. #include <asm/intel-mid.h>
  28. #include <asm/intel_mid_vrtc.h>
  29. #include <asm/io.h>
  30. #include <asm/i8259.h>
  31. #include <asm/intel_scu_ipc.h>
  32. #include <asm/apb_timer.h>
  33. #include <asm/reboot.h>
  34. #include "intel_mid_weak_decls.h"
  35. /*
  36. * the clockevent devices on Moorestown/Medfield can be APBT or LAPIC clock,
  37. * cmdline option x86_intel_mid_timer can be used to override the configuration
  38. * to prefer one or the other.
  39. * at runtime, there are basically three timer configurations:
  40. * 1. per cpu apbt clock only
  41. * 2. per cpu always-on lapic clocks only, this is Penwell/Medfield only
  42. * 3. per cpu lapic clock (C3STOP) and one apbt clock, with broadcast.
  43. *
  44. * by default (without cmdline option), platform code first detects cpu type
  45. * to see if we are on lincroft or penwell, then set up both lapic or apbt
  46. * clocks accordingly.
  47. * i.e. by default, medfield uses configuration #2, moorestown uses #1.
  48. * config #3 is supported but not recommended on medfield.
  49. *
  50. * rating and feature summary:
  51. * lapic (with C3STOP) --------- 100
  52. * apbt (always-on) ------------ 110
  53. * lapic (always-on,ARAT) ------ 150
  54. */
  55. enum intel_mid_timer_options intel_mid_timer_options;
  56. /* intel_mid_ops to store sub arch ops */
  57. struct intel_mid_ops *intel_mid_ops;
  58. /* getter function for sub arch ops*/
  59. static void *(*get_intel_mid_ops[])(void) = INTEL_MID_OPS_INIT;
  60. enum intel_mid_cpu_type __intel_mid_cpu_chip;
  61. EXPORT_SYMBOL_GPL(__intel_mid_cpu_chip);
  62. static void intel_mid_power_off(void)
  63. {
  64. };
  65. static void intel_mid_reboot(void)
  66. {
  67. intel_scu_ipc_simple_command(IPCMSG_COLD_BOOT, 0);
  68. }
  69. static unsigned long __init intel_mid_calibrate_tsc(void)
  70. {
  71. return 0;
  72. }
  73. static void __init intel_mid_time_init(void)
  74. {
  75. sfi_table_parse(SFI_SIG_MTMR, NULL, NULL, sfi_parse_mtmr);
  76. switch (intel_mid_timer_options) {
  77. case INTEL_MID_TIMER_APBT_ONLY:
  78. break;
  79. case INTEL_MID_TIMER_LAPIC_APBT:
  80. x86_init.timers.setup_percpu_clockev = setup_boot_APIC_clock;
  81. x86_cpuinit.setup_percpu_clockev = setup_secondary_APIC_clock;
  82. break;
  83. default:
  84. if (!boot_cpu_has(X86_FEATURE_ARAT))
  85. break;
  86. x86_init.timers.setup_percpu_clockev = setup_boot_APIC_clock;
  87. x86_cpuinit.setup_percpu_clockev = setup_secondary_APIC_clock;
  88. return;
  89. }
  90. /* we need at least one APB timer */
  91. pre_init_apic_IRQ0();
  92. apbt_time_init();
  93. }
  94. static void intel_mid_arch_setup(void)
  95. {
  96. if (boot_cpu_data.x86 != 6) {
  97. pr_err("Unknown Intel MID CPU (%d:%d), default to Penwell\n",
  98. boot_cpu_data.x86, boot_cpu_data.x86_model);
  99. __intel_mid_cpu_chip = INTEL_MID_CPU_CHIP_PENWELL;
  100. goto out;
  101. }
  102. switch (boot_cpu_data.x86_model) {
  103. case 0x35:
  104. __intel_mid_cpu_chip = INTEL_MID_CPU_CHIP_CLOVERVIEW;
  105. break;
  106. case 0x3C:
  107. case 0x4A:
  108. __intel_mid_cpu_chip = INTEL_MID_CPU_CHIP_TANGIER;
  109. break;
  110. case 0x27:
  111. default:
  112. __intel_mid_cpu_chip = INTEL_MID_CPU_CHIP_PENWELL;
  113. break;
  114. }
  115. if (__intel_mid_cpu_chip < MAX_CPU_OPS(get_intel_mid_ops))
  116. intel_mid_ops = get_intel_mid_ops[__intel_mid_cpu_chip]();
  117. else {
  118. intel_mid_ops = get_intel_mid_ops[INTEL_MID_CPU_CHIP_PENWELL]();
  119. pr_info("ARCH: Uknown SoC, assuming PENWELL!\n");
  120. }
  121. out:
  122. if (intel_mid_ops->arch_setup)
  123. intel_mid_ops->arch_setup();
  124. }
  125. /* MID systems don't have i8042 controller */
  126. static int intel_mid_i8042_detect(void)
  127. {
  128. return 0;
  129. }
  130. /*
  131. * Moorestown does not have external NMI source nor port 0x61 to report
  132. * NMI status. The possible NMI sources are from pmu as a result of NMI
  133. * watchdog or lock debug. Reading io port 0x61 results in 0xff which
  134. * misled NMI handler.
  135. */
  136. static unsigned char intel_mid_get_nmi_reason(void)
  137. {
  138. return 0;
  139. }
  140. /*
  141. * Moorestown specific x86_init function overrides and early setup
  142. * calls.
  143. */
  144. void __init x86_intel_mid_early_setup(void)
  145. {
  146. x86_init.resources.probe_roms = x86_init_noop;
  147. x86_init.resources.reserve_resources = x86_init_noop;
  148. x86_init.timers.timer_init = intel_mid_time_init;
  149. x86_init.timers.setup_percpu_clockev = x86_init_noop;
  150. x86_init.irqs.pre_vector_init = x86_init_noop;
  151. x86_init.oem.arch_setup = intel_mid_arch_setup;
  152. x86_cpuinit.setup_percpu_clockev = apbt_setup_secondary_clock;
  153. x86_platform.calibrate_tsc = intel_mid_calibrate_tsc;
  154. x86_platform.i8042_detect = intel_mid_i8042_detect;
  155. x86_init.timers.wallclock_init = intel_mid_rtc_init;
  156. x86_platform.get_nmi_reason = intel_mid_get_nmi_reason;
  157. x86_init.pci.init = intel_mid_pci_init;
  158. x86_init.pci.fixup_irqs = x86_init_noop;
  159. legacy_pic = &null_legacy_pic;
  160. pm_power_off = intel_mid_power_off;
  161. machine_ops.emergency_restart = intel_mid_reboot;
  162. /* Avoid searching for BIOS MP tables */
  163. x86_init.mpparse.find_smp_config = x86_init_noop;
  164. x86_init.mpparse.get_smp_config = x86_init_uint_noop;
  165. set_bit(MP_BUS_ISA, mp_bus_not_pci);
  166. }
  167. /*
  168. * if user does not want to use per CPU apb timer, just give it a lower rating
  169. * than local apic timer and skip the late per cpu timer init.
  170. */
  171. static inline int __init setup_x86_intel_mid_timer(char *arg)
  172. {
  173. if (!arg)
  174. return -EINVAL;
  175. if (strcmp("apbt_only", arg) == 0)
  176. intel_mid_timer_options = INTEL_MID_TIMER_APBT_ONLY;
  177. else if (strcmp("lapic_and_apbt", arg) == 0)
  178. intel_mid_timer_options = INTEL_MID_TIMER_LAPIC_APBT;
  179. else {
  180. pr_warn("X86 INTEL_MID timer option %s not recognised"
  181. " use x86_intel_mid_timer=apbt_only or lapic_and_apbt\n",
  182. arg);
  183. return -EINVAL;
  184. }
  185. return 0;
  186. }
  187. __setup("x86_intel_mid_timer=", setup_x86_intel_mid_timer);