xen.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * Xen PCI - handle PCI (INTx) and MSI infrastructure calls for PV, HVM and
  3. * initial domain support. We also handle the DSDT _PRT callbacks for GSI's
  4. * used in HVM and initial domain mode (PV does not parse ACPI, so it has no
  5. * concept of GSIs). Under PV we hook under the pnbbios API for IRQs and
  6. * 0xcf8 PCI configuration read/write.
  7. *
  8. * Author: Ryan Wilson <hap9@epoch.ncsc.mil>
  9. * Konrad Rzeszutek Wilk <konrad.wilk@oracle.com>
  10. * Stefano Stabellini <stefano.stabellini@eu.citrix.com>
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/acpi.h>
  16. #include <linux/io.h>
  17. #include <asm/io_apic.h>
  18. #include <asm/pci_x86.h>
  19. #include <asm/xen/hypervisor.h>
  20. #include <xen/features.h>
  21. #include <xen/events.h>
  22. #include <asm/xen/pci.h>
  23. static int xen_pcifront_enable_irq(struct pci_dev *dev)
  24. {
  25. int rc;
  26. int share = 1;
  27. int pirq;
  28. u8 gsi;
  29. rc = pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &gsi);
  30. if (rc < 0) {
  31. dev_warn(&dev->dev, "Xen PCI: failed to read interrupt line: %d\n",
  32. rc);
  33. return rc;
  34. }
  35. /* In PV DomU the Xen PCI backend puts the PIRQ in the interrupt line.*/
  36. pirq = gsi;
  37. if (gsi < NR_IRQS_LEGACY)
  38. share = 0;
  39. rc = xen_bind_pirq_gsi_to_irq(gsi, pirq, share, "pcifront");
  40. if (rc < 0) {
  41. dev_warn(&dev->dev, "Xen PCI: failed to bind GSI%d (PIRQ%d) to IRQ: %d\n",
  42. gsi, pirq, rc);
  43. return rc;
  44. }
  45. dev->irq = rc;
  46. dev_info(&dev->dev, "Xen PCI mapped GSI%d to IRQ%d\n", gsi, dev->irq);
  47. return 0;
  48. }
  49. #ifdef CONFIG_ACPI
  50. static int xen_register_pirq(u32 gsi, int gsi_override, int triggering,
  51. bool set_pirq)
  52. {
  53. int rc, pirq = -1, irq = -1;
  54. struct physdev_map_pirq map_irq;
  55. int shareable = 0;
  56. char *name;
  57. irq = xen_irq_from_gsi(gsi);
  58. if (irq > 0)
  59. return irq;
  60. if (set_pirq)
  61. pirq = gsi;
  62. map_irq.domid = DOMID_SELF;
  63. map_irq.type = MAP_PIRQ_TYPE_GSI;
  64. map_irq.index = gsi;
  65. map_irq.pirq = pirq;
  66. rc = HYPERVISOR_physdev_op(PHYSDEVOP_map_pirq, &map_irq);
  67. if (rc) {
  68. printk(KERN_WARNING "xen map irq failed %d\n", rc);
  69. return -1;
  70. }
  71. if (triggering == ACPI_EDGE_SENSITIVE) {
  72. shareable = 0;
  73. name = "ioapic-edge";
  74. } else {
  75. shareable = 1;
  76. name = "ioapic-level";
  77. }
  78. if (gsi_override >= 0)
  79. gsi = gsi_override;
  80. irq = xen_bind_pirq_gsi_to_irq(gsi, map_irq.pirq, shareable, name);
  81. if (irq < 0)
  82. goto out;
  83. printk(KERN_DEBUG "xen: --> pirq=%d -> irq=%d (gsi=%d)\n", map_irq.pirq, irq, gsi);
  84. out:
  85. return irq;
  86. }
  87. static int acpi_register_gsi_xen_hvm(struct device *dev, u32 gsi,
  88. int trigger, int polarity)
  89. {
  90. if (!xen_hvm_domain())
  91. return -1;
  92. return xen_register_pirq(gsi, -1 /* no GSI override */, trigger,
  93. false /* no mapping of GSI to PIRQ */);
  94. }
  95. #ifdef CONFIG_XEN_DOM0
  96. static int xen_register_gsi(u32 gsi, int gsi_override, int triggering, int polarity)
  97. {
  98. int rc, irq;
  99. struct physdev_setup_gsi setup_gsi;
  100. if (!xen_pv_domain())
  101. return -1;
  102. printk(KERN_DEBUG "xen: registering gsi %u triggering %d polarity %d\n",
  103. gsi, triggering, polarity);
  104. irq = xen_register_pirq(gsi, gsi_override, triggering, true);
  105. setup_gsi.gsi = gsi;
  106. setup_gsi.triggering = (triggering == ACPI_EDGE_SENSITIVE ? 0 : 1);
  107. setup_gsi.polarity = (polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  108. rc = HYPERVISOR_physdev_op(PHYSDEVOP_setup_gsi, &setup_gsi);
  109. if (rc == -EEXIST)
  110. printk(KERN_INFO "Already setup the GSI :%d\n", gsi);
  111. else if (rc) {
  112. printk(KERN_ERR "Failed to setup GSI :%d, err_code:%d\n",
  113. gsi, rc);
  114. }
  115. return irq;
  116. }
  117. static int acpi_register_gsi_xen(struct device *dev, u32 gsi,
  118. int trigger, int polarity)
  119. {
  120. return xen_register_gsi(gsi, -1 /* no GSI override */, trigger, polarity);
  121. }
  122. #endif
  123. #endif
  124. #if defined(CONFIG_PCI_MSI)
  125. #include <linux/msi.h>
  126. #include <asm/msidef.h>
  127. struct xen_pci_frontend_ops *xen_pci_frontend;
  128. EXPORT_SYMBOL_GPL(xen_pci_frontend);
  129. static int xen_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  130. {
  131. int irq, ret, i;
  132. struct msi_desc *msidesc;
  133. int *v;
  134. if (type == PCI_CAP_ID_MSI && nvec > 1)
  135. return 1;
  136. v = kzalloc(sizeof(int) * max(1, nvec), GFP_KERNEL);
  137. if (!v)
  138. return -ENOMEM;
  139. if (type == PCI_CAP_ID_MSIX)
  140. ret = xen_pci_frontend_enable_msix(dev, v, nvec);
  141. else
  142. ret = xen_pci_frontend_enable_msi(dev, v);
  143. if (ret)
  144. goto error;
  145. i = 0;
  146. list_for_each_entry(msidesc, &dev->msi_list, list) {
  147. irq = xen_bind_pirq_msi_to_irq(dev, msidesc, v[i],
  148. (type == PCI_CAP_ID_MSI) ? nvec : 1,
  149. (type == PCI_CAP_ID_MSIX) ?
  150. "pcifront-msi-x" :
  151. "pcifront-msi",
  152. DOMID_SELF);
  153. if (irq < 0) {
  154. ret = irq;
  155. goto free;
  156. }
  157. i++;
  158. }
  159. kfree(v);
  160. return 0;
  161. error:
  162. dev_err(&dev->dev, "Xen PCI frontend has not registered MSI/MSI-X support!\n");
  163. free:
  164. kfree(v);
  165. return ret;
  166. }
  167. #define XEN_PIRQ_MSI_DATA (MSI_DATA_TRIGGER_EDGE | \
  168. MSI_DATA_LEVEL_ASSERT | (3 << 8) | MSI_DATA_VECTOR(0))
  169. static void xen_msi_compose_msg(struct pci_dev *pdev, unsigned int pirq,
  170. struct msi_msg *msg)
  171. {
  172. /* We set vector == 0 to tell the hypervisor we don't care about it,
  173. * but we want a pirq setup instead.
  174. * We use the dest_id field to pass the pirq that we want. */
  175. msg->address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(pirq);
  176. msg->address_lo =
  177. MSI_ADDR_BASE_LO |
  178. MSI_ADDR_DEST_MODE_PHYSICAL |
  179. MSI_ADDR_REDIRECTION_CPU |
  180. MSI_ADDR_DEST_ID(pirq);
  181. msg->data = XEN_PIRQ_MSI_DATA;
  182. }
  183. static int xen_hvm_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  184. {
  185. int irq, pirq;
  186. struct msi_desc *msidesc;
  187. struct msi_msg msg;
  188. if (type == PCI_CAP_ID_MSI && nvec > 1)
  189. return 1;
  190. list_for_each_entry(msidesc, &dev->msi_list, list) {
  191. __read_msi_msg(msidesc, &msg);
  192. pirq = MSI_ADDR_EXT_DEST_ID(msg.address_hi) |
  193. ((msg.address_lo >> MSI_ADDR_DEST_ID_SHIFT) & 0xff);
  194. if (msg.data != XEN_PIRQ_MSI_DATA ||
  195. xen_irq_from_pirq(pirq) < 0) {
  196. pirq = xen_allocate_pirq_msi(dev, msidesc);
  197. if (pirq < 0) {
  198. irq = -ENODEV;
  199. goto error;
  200. }
  201. xen_msi_compose_msg(dev, pirq, &msg);
  202. __write_msi_msg(msidesc, &msg);
  203. dev_dbg(&dev->dev, "xen: msi bound to pirq=%d\n", pirq);
  204. } else {
  205. dev_dbg(&dev->dev,
  206. "xen: msi already bound to pirq=%d\n", pirq);
  207. }
  208. irq = xen_bind_pirq_msi_to_irq(dev, msidesc, pirq,
  209. (type == PCI_CAP_ID_MSI) ? nvec : 1,
  210. (type == PCI_CAP_ID_MSIX) ?
  211. "msi-x" : "msi",
  212. DOMID_SELF);
  213. if (irq < 0)
  214. goto error;
  215. dev_dbg(&dev->dev,
  216. "xen: msi --> pirq=%d --> irq=%d\n", pirq, irq);
  217. }
  218. return 0;
  219. error:
  220. dev_err(&dev->dev,
  221. "Xen PCI frontend has not registered MSI/MSI-X support!\n");
  222. return irq;
  223. }
  224. #ifdef CONFIG_XEN_DOM0
  225. static bool __read_mostly pci_seg_supported = true;
  226. static int xen_initdom_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  227. {
  228. int ret = 0;
  229. struct msi_desc *msidesc;
  230. list_for_each_entry(msidesc, &dev->msi_list, list) {
  231. struct physdev_map_pirq map_irq;
  232. domid_t domid;
  233. domid = ret = xen_find_device_domain_owner(dev);
  234. /* N.B. Casting int's -ENODEV to uint16_t results in 0xFFED,
  235. * hence check ret value for < 0. */
  236. if (ret < 0)
  237. domid = DOMID_SELF;
  238. memset(&map_irq, 0, sizeof(map_irq));
  239. map_irq.domid = domid;
  240. map_irq.type = MAP_PIRQ_TYPE_MSI_SEG;
  241. map_irq.index = -1;
  242. map_irq.pirq = -1;
  243. map_irq.bus = dev->bus->number |
  244. (pci_domain_nr(dev->bus) << 16);
  245. map_irq.devfn = dev->devfn;
  246. if (type == PCI_CAP_ID_MSI && nvec > 1) {
  247. map_irq.type = MAP_PIRQ_TYPE_MULTI_MSI;
  248. map_irq.entry_nr = nvec;
  249. } else if (type == PCI_CAP_ID_MSIX) {
  250. int pos;
  251. u32 table_offset, bir;
  252. pos = dev->msix_cap;
  253. pci_read_config_dword(dev, pos + PCI_MSIX_TABLE,
  254. &table_offset);
  255. bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
  256. map_irq.table_base = pci_resource_start(dev, bir);
  257. map_irq.entry_nr = msidesc->msi_attrib.entry_nr;
  258. }
  259. ret = -EINVAL;
  260. if (pci_seg_supported)
  261. ret = HYPERVISOR_physdev_op(PHYSDEVOP_map_pirq,
  262. &map_irq);
  263. if (type == PCI_CAP_ID_MSI && nvec > 1 && ret) {
  264. /*
  265. * If MAP_PIRQ_TYPE_MULTI_MSI is not available
  266. * there's nothing else we can do in this case.
  267. * Just set ret > 0 so driver can retry with
  268. * single MSI.
  269. */
  270. ret = 1;
  271. goto out;
  272. }
  273. if (ret == -EINVAL && !pci_domain_nr(dev->bus)) {
  274. map_irq.type = MAP_PIRQ_TYPE_MSI;
  275. map_irq.index = -1;
  276. map_irq.pirq = -1;
  277. map_irq.bus = dev->bus->number;
  278. ret = HYPERVISOR_physdev_op(PHYSDEVOP_map_pirq,
  279. &map_irq);
  280. if (ret != -EINVAL)
  281. pci_seg_supported = false;
  282. }
  283. if (ret) {
  284. dev_warn(&dev->dev, "xen map irq failed %d for %d domain\n",
  285. ret, domid);
  286. goto out;
  287. }
  288. ret = xen_bind_pirq_msi_to_irq(dev, msidesc, map_irq.pirq,
  289. (type == PCI_CAP_ID_MSI) ? nvec : 1,
  290. (type == PCI_CAP_ID_MSIX) ? "msi-x" : "msi",
  291. domid);
  292. if (ret < 0)
  293. goto out;
  294. }
  295. ret = 0;
  296. out:
  297. return ret;
  298. }
  299. static void xen_initdom_restore_msi_irqs(struct pci_dev *dev)
  300. {
  301. int ret = 0;
  302. if (pci_seg_supported) {
  303. struct physdev_pci_device restore_ext;
  304. restore_ext.seg = pci_domain_nr(dev->bus);
  305. restore_ext.bus = dev->bus->number;
  306. restore_ext.devfn = dev->devfn;
  307. ret = HYPERVISOR_physdev_op(PHYSDEVOP_restore_msi_ext,
  308. &restore_ext);
  309. if (ret == -ENOSYS)
  310. pci_seg_supported = false;
  311. WARN(ret && ret != -ENOSYS, "restore_msi_ext -> %d\n", ret);
  312. }
  313. if (!pci_seg_supported) {
  314. struct physdev_restore_msi restore;
  315. restore.bus = dev->bus->number;
  316. restore.devfn = dev->devfn;
  317. ret = HYPERVISOR_physdev_op(PHYSDEVOP_restore_msi, &restore);
  318. WARN(ret && ret != -ENOSYS, "restore_msi -> %d\n", ret);
  319. }
  320. }
  321. #endif
  322. static void xen_teardown_msi_irqs(struct pci_dev *dev)
  323. {
  324. struct msi_desc *msidesc;
  325. msidesc = list_entry(dev->msi_list.next, struct msi_desc, list);
  326. if (msidesc->msi_attrib.is_msix)
  327. xen_pci_frontend_disable_msix(dev);
  328. else
  329. xen_pci_frontend_disable_msi(dev);
  330. /* Free the IRQ's and the msidesc using the generic code. */
  331. default_teardown_msi_irqs(dev);
  332. }
  333. static void xen_teardown_msi_irq(unsigned int irq)
  334. {
  335. xen_destroy_irq(irq);
  336. }
  337. static u32 xen_nop_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
  338. {
  339. return 0;
  340. }
  341. static u32 xen_nop_msix_mask_irq(struct msi_desc *desc, u32 flag)
  342. {
  343. return 0;
  344. }
  345. #endif
  346. int __init pci_xen_init(void)
  347. {
  348. if (!xen_pv_domain() || xen_initial_domain())
  349. return -ENODEV;
  350. printk(KERN_INFO "PCI: setting up Xen PCI frontend stub\n");
  351. pcibios_set_cache_line_size();
  352. pcibios_enable_irq = xen_pcifront_enable_irq;
  353. pcibios_disable_irq = NULL;
  354. #ifdef CONFIG_ACPI
  355. /* Keep ACPI out of the picture */
  356. acpi_noirq = 1;
  357. #endif
  358. #ifdef CONFIG_PCI_MSI
  359. x86_msi.setup_msi_irqs = xen_setup_msi_irqs;
  360. x86_msi.teardown_msi_irq = xen_teardown_msi_irq;
  361. x86_msi.teardown_msi_irqs = xen_teardown_msi_irqs;
  362. x86_msi.msi_mask_irq = xen_nop_msi_mask_irq;
  363. x86_msi.msix_mask_irq = xen_nop_msix_mask_irq;
  364. #endif
  365. return 0;
  366. }
  367. int __init pci_xen_hvm_init(void)
  368. {
  369. if (!xen_have_vector_callback || !xen_feature(XENFEAT_hvm_pirqs))
  370. return 0;
  371. #ifdef CONFIG_ACPI
  372. /*
  373. * We don't want to change the actual ACPI delivery model,
  374. * just how GSIs get registered.
  375. */
  376. __acpi_register_gsi = acpi_register_gsi_xen_hvm;
  377. #endif
  378. #ifdef CONFIG_PCI_MSI
  379. x86_msi.setup_msi_irqs = xen_hvm_setup_msi_irqs;
  380. x86_msi.teardown_msi_irq = xen_teardown_msi_irq;
  381. #endif
  382. return 0;
  383. }
  384. #ifdef CONFIG_XEN_DOM0
  385. static __init void xen_setup_acpi_sci(void)
  386. {
  387. int rc;
  388. int trigger, polarity;
  389. int gsi = acpi_sci_override_gsi;
  390. int irq = -1;
  391. int gsi_override = -1;
  392. if (!gsi)
  393. return;
  394. rc = acpi_get_override_irq(gsi, &trigger, &polarity);
  395. if (rc) {
  396. printk(KERN_WARNING "xen: acpi_get_override_irq failed for acpi"
  397. " sci, rc=%d\n", rc);
  398. return;
  399. }
  400. trigger = trigger ? ACPI_LEVEL_SENSITIVE : ACPI_EDGE_SENSITIVE;
  401. polarity = polarity ? ACPI_ACTIVE_LOW : ACPI_ACTIVE_HIGH;
  402. printk(KERN_INFO "xen: sci override: global_irq=%d trigger=%d "
  403. "polarity=%d\n", gsi, trigger, polarity);
  404. /* Before we bind the GSI to a Linux IRQ, check whether
  405. * we need to override it with bus_irq (IRQ) value. Usually for
  406. * IRQs below IRQ_LEGACY_IRQ this holds IRQ == GSI, as so:
  407. * ACPI: INT_SRC_OVR (bus 0 bus_irq 9 global_irq 9 low level)
  408. * but there are oddballs where the IRQ != GSI:
  409. * ACPI: INT_SRC_OVR (bus 0 bus_irq 9 global_irq 20 low level)
  410. * which ends up being: gsi_to_irq[9] == 20
  411. * (which is what acpi_gsi_to_irq ends up calling when starting the
  412. * the ACPI interpreter and keels over since IRQ 9 has not been
  413. * setup as we had setup IRQ 20 for it).
  414. */
  415. if (acpi_gsi_to_irq(gsi, &irq) == 0) {
  416. /* Use the provided value if it's valid. */
  417. if (irq >= 0)
  418. gsi_override = irq;
  419. }
  420. gsi = xen_register_gsi(gsi, gsi_override, trigger, polarity);
  421. printk(KERN_INFO "xen: acpi sci %d\n", gsi);
  422. return;
  423. }
  424. int __init pci_xen_initial_domain(void)
  425. {
  426. int irq;
  427. #ifdef CONFIG_PCI_MSI
  428. x86_msi.setup_msi_irqs = xen_initdom_setup_msi_irqs;
  429. x86_msi.teardown_msi_irq = xen_teardown_msi_irq;
  430. x86_msi.restore_msi_irqs = xen_initdom_restore_msi_irqs;
  431. x86_msi.msi_mask_irq = xen_nop_msi_mask_irq;
  432. x86_msi.msix_mask_irq = xen_nop_msix_mask_irq;
  433. #endif
  434. xen_setup_acpi_sci();
  435. __acpi_register_gsi = acpi_register_gsi_xen;
  436. /* Pre-allocate legacy irqs */
  437. for (irq = 0; irq < NR_IRQS_LEGACY; irq++) {
  438. int trigger, polarity;
  439. if (acpi_get_override_irq(irq, &trigger, &polarity) == -1)
  440. continue;
  441. xen_register_pirq(irq, -1 /* no GSI override */,
  442. trigger ? ACPI_LEVEL_SENSITIVE : ACPI_EDGE_SENSITIVE,
  443. true /* Map GSI to PIRQ */);
  444. }
  445. if (0 == nr_ioapics) {
  446. for (irq = 0; irq < NR_IRQS_LEGACY; irq++)
  447. xen_bind_pirq_gsi_to_irq(irq, irq, 0, "xt-pic");
  448. }
  449. return 0;
  450. }
  451. struct xen_device_domain_owner {
  452. domid_t domain;
  453. struct pci_dev *dev;
  454. struct list_head list;
  455. };
  456. static DEFINE_SPINLOCK(dev_domain_list_spinlock);
  457. static struct list_head dev_domain_list = LIST_HEAD_INIT(dev_domain_list);
  458. static struct xen_device_domain_owner *find_device(struct pci_dev *dev)
  459. {
  460. struct xen_device_domain_owner *owner;
  461. list_for_each_entry(owner, &dev_domain_list, list) {
  462. if (owner->dev == dev)
  463. return owner;
  464. }
  465. return NULL;
  466. }
  467. int xen_find_device_domain_owner(struct pci_dev *dev)
  468. {
  469. struct xen_device_domain_owner *owner;
  470. int domain = -ENODEV;
  471. spin_lock(&dev_domain_list_spinlock);
  472. owner = find_device(dev);
  473. if (owner)
  474. domain = owner->domain;
  475. spin_unlock(&dev_domain_list_spinlock);
  476. return domain;
  477. }
  478. EXPORT_SYMBOL_GPL(xen_find_device_domain_owner);
  479. int xen_register_device_domain_owner(struct pci_dev *dev, uint16_t domain)
  480. {
  481. struct xen_device_domain_owner *owner;
  482. owner = kzalloc(sizeof(struct xen_device_domain_owner), GFP_KERNEL);
  483. if (!owner)
  484. return -ENODEV;
  485. spin_lock(&dev_domain_list_spinlock);
  486. if (find_device(dev)) {
  487. spin_unlock(&dev_domain_list_spinlock);
  488. kfree(owner);
  489. return -EEXIST;
  490. }
  491. owner->domain = domain;
  492. owner->dev = dev;
  493. list_add_tail(&owner->list, &dev_domain_list);
  494. spin_unlock(&dev_domain_list_spinlock);
  495. return 0;
  496. }
  497. EXPORT_SYMBOL_GPL(xen_register_device_domain_owner);
  498. int xen_unregister_device_domain_owner(struct pci_dev *dev)
  499. {
  500. struct xen_device_domain_owner *owner;
  501. spin_lock(&dev_domain_list_spinlock);
  502. owner = find_device(dev);
  503. if (!owner) {
  504. spin_unlock(&dev_domain_list_spinlock);
  505. return -ENODEV;
  506. }
  507. list_del(&owner->list);
  508. spin_unlock(&dev_domain_list_spinlock);
  509. kfree(owner);
  510. return 0;
  511. }
  512. EXPORT_SYMBOL_GPL(xen_unregister_device_domain_owner);
  513. #endif