irq.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256
  1. /*
  2. * Low-Level PCI Support for PC -- Routing of Interrupts
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/types.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pci.h>
  9. #include <linux/init.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/dmi.h>
  12. #include <linux/io.h>
  13. #include <linux/smp.h>
  14. #include <asm/io_apic.h>
  15. #include <linux/irq.h>
  16. #include <linux/acpi.h>
  17. #include <asm/pci_x86.h>
  18. #define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
  19. #define PIRQ_VERSION 0x0100
  20. static int broken_hp_bios_irq9;
  21. static int acer_tm360_irqrouting;
  22. static struct irq_routing_table *pirq_table;
  23. static int pirq_enable_irq(struct pci_dev *dev);
  24. /*
  25. * Never use: 0, 1, 2 (timer, keyboard, and cascade)
  26. * Avoid using: 13, 14 and 15 (FP error and IDE).
  27. * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
  28. */
  29. unsigned int pcibios_irq_mask = 0xfff8;
  30. static int pirq_penalty[16] = {
  31. 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
  32. 0, 0, 0, 0, 1000, 100000, 100000, 100000
  33. };
  34. struct irq_router {
  35. char *name;
  36. u16 vendor, device;
  37. int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
  38. int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq,
  39. int new);
  40. };
  41. struct irq_router_handler {
  42. u16 vendor;
  43. int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
  44. };
  45. int (*pcibios_enable_irq)(struct pci_dev *dev) = pirq_enable_irq;
  46. void (*pcibios_disable_irq)(struct pci_dev *dev) = NULL;
  47. /*
  48. * Check passed address for the PCI IRQ Routing Table signature
  49. * and perform checksum verification.
  50. */
  51. static inline struct irq_routing_table *pirq_check_routing_table(u8 *addr)
  52. {
  53. struct irq_routing_table *rt;
  54. int i;
  55. u8 sum;
  56. rt = (struct irq_routing_table *) addr;
  57. if (rt->signature != PIRQ_SIGNATURE ||
  58. rt->version != PIRQ_VERSION ||
  59. rt->size % 16 ||
  60. rt->size < sizeof(struct irq_routing_table))
  61. return NULL;
  62. sum = 0;
  63. for (i = 0; i < rt->size; i++)
  64. sum += addr[i];
  65. if (!sum) {
  66. DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%p\n",
  67. rt);
  68. return rt;
  69. }
  70. return NULL;
  71. }
  72. /*
  73. * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
  74. */
  75. static struct irq_routing_table * __init pirq_find_routing_table(void)
  76. {
  77. u8 *addr;
  78. struct irq_routing_table *rt;
  79. if (pirq_table_addr) {
  80. rt = pirq_check_routing_table((u8 *) __va(pirq_table_addr));
  81. if (rt)
  82. return rt;
  83. printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n");
  84. }
  85. for (addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
  86. rt = pirq_check_routing_table(addr);
  87. if (rt)
  88. return rt;
  89. }
  90. return NULL;
  91. }
  92. /*
  93. * If we have a IRQ routing table, use it to search for peer host
  94. * bridges. It's a gross hack, but since there are no other known
  95. * ways how to get a list of buses, we have to go this way.
  96. */
  97. static void __init pirq_peer_trick(void)
  98. {
  99. struct irq_routing_table *rt = pirq_table;
  100. u8 busmap[256];
  101. int i;
  102. struct irq_info *e;
  103. memset(busmap, 0, sizeof(busmap));
  104. for (i = 0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
  105. e = &rt->slots[i];
  106. #ifdef DEBUG
  107. {
  108. int j;
  109. DBG(KERN_DEBUG "%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
  110. for (j = 0; j < 4; j++)
  111. DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
  112. DBG("\n");
  113. }
  114. #endif
  115. busmap[e->bus] = 1;
  116. }
  117. for (i = 1; i < 256; i++) {
  118. if (!busmap[i] || pci_find_bus(0, i))
  119. continue;
  120. pcibios_scan_root(i);
  121. }
  122. pcibios_last_bus = -1;
  123. }
  124. /*
  125. * Code for querying and setting of IRQ routes on various interrupt routers.
  126. */
  127. void eisa_set_level_irq(unsigned int irq)
  128. {
  129. unsigned char mask = 1 << (irq & 7);
  130. unsigned int port = 0x4d0 + (irq >> 3);
  131. unsigned char val;
  132. static u16 eisa_irq_mask;
  133. if (irq >= 16 || (1 << irq) & eisa_irq_mask)
  134. return;
  135. eisa_irq_mask |= (1 << irq);
  136. printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq);
  137. val = inb(port);
  138. if (!(val & mask)) {
  139. DBG(KERN_DEBUG " -> edge");
  140. outb(val | mask, port);
  141. }
  142. }
  143. /*
  144. * Common IRQ routing practice: nibbles in config space,
  145. * offset by some magic constant.
  146. */
  147. static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
  148. {
  149. u8 x;
  150. unsigned reg = offset + (nr >> 1);
  151. pci_read_config_byte(router, reg, &x);
  152. return (nr & 1) ? (x >> 4) : (x & 0xf);
  153. }
  154. static void write_config_nybble(struct pci_dev *router, unsigned offset,
  155. unsigned nr, unsigned int val)
  156. {
  157. u8 x;
  158. unsigned reg = offset + (nr >> 1);
  159. pci_read_config_byte(router, reg, &x);
  160. x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
  161. pci_write_config_byte(router, reg, x);
  162. }
  163. /*
  164. * ALI pirq entries are damn ugly, and completely undocumented.
  165. * This has been figured out from pirq tables, and it's not a pretty
  166. * picture.
  167. */
  168. static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  169. {
  170. static const unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
  171. WARN_ON_ONCE(pirq > 16);
  172. return irqmap[read_config_nybble(router, 0x48, pirq-1)];
  173. }
  174. static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  175. {
  176. static const unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
  177. unsigned int val = irqmap[irq];
  178. WARN_ON_ONCE(pirq > 16);
  179. if (val) {
  180. write_config_nybble(router, 0x48, pirq-1, val);
  181. return 1;
  182. }
  183. return 0;
  184. }
  185. /*
  186. * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
  187. * just a pointer to the config space.
  188. */
  189. static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  190. {
  191. u8 x;
  192. pci_read_config_byte(router, pirq, &x);
  193. return (x < 16) ? x : 0;
  194. }
  195. static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  196. {
  197. pci_write_config_byte(router, pirq, irq);
  198. return 1;
  199. }
  200. /*
  201. * The VIA pirq rules are nibble-based, like ALI,
  202. * but without the ugly irq number munging.
  203. * However, PIRQD is in the upper instead of lower 4 bits.
  204. */
  205. static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  206. {
  207. return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
  208. }
  209. static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  210. {
  211. write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
  212. return 1;
  213. }
  214. /*
  215. * The VIA pirq rules are nibble-based, like ALI,
  216. * but without the ugly irq number munging.
  217. * However, for 82C586, nibble map is different .
  218. */
  219. static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  220. {
  221. static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
  222. WARN_ON_ONCE(pirq > 5);
  223. return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
  224. }
  225. static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  226. {
  227. static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
  228. WARN_ON_ONCE(pirq > 5);
  229. write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
  230. return 1;
  231. }
  232. /*
  233. * ITE 8330G pirq rules are nibble-based
  234. * FIXME: pirqmap may be { 1, 0, 3, 2 },
  235. * 2+3 are both mapped to irq 9 on my system
  236. */
  237. static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  238. {
  239. static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  240. WARN_ON_ONCE(pirq > 4);
  241. return read_config_nybble(router, 0x43, pirqmap[pirq-1]);
  242. }
  243. static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  244. {
  245. static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  246. WARN_ON_ONCE(pirq > 4);
  247. write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
  248. return 1;
  249. }
  250. /*
  251. * OPTI: high four bits are nibble pointer..
  252. * I wonder what the low bits do?
  253. */
  254. static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  255. {
  256. return read_config_nybble(router, 0xb8, pirq >> 4);
  257. }
  258. static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  259. {
  260. write_config_nybble(router, 0xb8, pirq >> 4, irq);
  261. return 1;
  262. }
  263. /*
  264. * Cyrix: nibble offset 0x5C
  265. * 0x5C bits 7:4 is INTB bits 3:0 is INTA
  266. * 0x5D bits 7:4 is INTD bits 3:0 is INTC
  267. */
  268. static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  269. {
  270. return read_config_nybble(router, 0x5C, (pirq-1)^1);
  271. }
  272. static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  273. {
  274. write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
  275. return 1;
  276. }
  277. /*
  278. * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
  279. * We have to deal with the following issues here:
  280. * - vendors have different ideas about the meaning of link values
  281. * - some onboard devices (integrated in the chipset) have special
  282. * links and are thus routed differently (i.e. not via PCI INTA-INTD)
  283. * - different revision of the router have a different layout for
  284. * the routing registers, particularly for the onchip devices
  285. *
  286. * For all routing registers the common thing is we have one byte
  287. * per routeable link which is defined as:
  288. * bit 7 IRQ mapping enabled (0) or disabled (1)
  289. * bits [6:4] reserved (sometimes used for onchip devices)
  290. * bits [3:0] IRQ to map to
  291. * allowed: 3-7, 9-12, 14-15
  292. * reserved: 0, 1, 2, 8, 13
  293. *
  294. * The config-space registers located at 0x41/0x42/0x43/0x44 are
  295. * always used to route the normal PCI INT A/B/C/D respectively.
  296. * Apparently there are systems implementing PCI routing table using
  297. * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
  298. * We try our best to handle both link mappings.
  299. *
  300. * Currently (2003-05-21) it appears most SiS chipsets follow the
  301. * definition of routing registers from the SiS-5595 southbridge.
  302. * According to the SiS 5595 datasheets the revision id's of the
  303. * router (ISA-bridge) should be 0x01 or 0xb0.
  304. *
  305. * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
  306. * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
  307. * They seem to work with the current routing code. However there is
  308. * some concern because of the two USB-OHCI HCs (original SiS 5595
  309. * had only one). YMMV.
  310. *
  311. * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
  312. *
  313. * 0x61: IDEIRQ:
  314. * bits [6:5] must be written 01
  315. * bit 4 channel-select primary (0), secondary (1)
  316. *
  317. * 0x62: USBIRQ:
  318. * bit 6 OHCI function disabled (0), enabled (1)
  319. *
  320. * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
  321. *
  322. * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
  323. *
  324. * We support USBIRQ (in addition to INTA-INTD) and keep the
  325. * IDE, ACPI and DAQ routing untouched as set by the BIOS.
  326. *
  327. * Currently the only reported exception is the new SiS 65x chipset
  328. * which includes the SiS 69x southbridge. Here we have the 85C503
  329. * router revision 0x04 and there are changes in the register layout
  330. * mostly related to the different USB HCs with USB 2.0 support.
  331. *
  332. * Onchip routing for router rev-id 0x04 (try-and-error observation)
  333. *
  334. * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
  335. * bit 6-4 are probably unused, not like 5595
  336. */
  337. #define PIRQ_SIS_IRQ_MASK 0x0f
  338. #define PIRQ_SIS_IRQ_DISABLE 0x80
  339. #define PIRQ_SIS_USB_ENABLE 0x40
  340. static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  341. {
  342. u8 x;
  343. int reg;
  344. reg = pirq;
  345. if (reg >= 0x01 && reg <= 0x04)
  346. reg += 0x40;
  347. pci_read_config_byte(router, reg, &x);
  348. return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
  349. }
  350. static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  351. {
  352. u8 x;
  353. int reg;
  354. reg = pirq;
  355. if (reg >= 0x01 && reg <= 0x04)
  356. reg += 0x40;
  357. pci_read_config_byte(router, reg, &x);
  358. x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
  359. x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
  360. pci_write_config_byte(router, reg, x);
  361. return 1;
  362. }
  363. /*
  364. * VLSI: nibble offset 0x74 - educated guess due to routing table and
  365. * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
  366. * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
  367. * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
  368. * for the busbridge to the docking station.
  369. */
  370. static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  371. {
  372. WARN_ON_ONCE(pirq >= 9);
  373. if (pirq > 8) {
  374. dev_info(&dev->dev, "VLSI router PIRQ escape (%d)\n", pirq);
  375. return 0;
  376. }
  377. return read_config_nybble(router, 0x74, pirq-1);
  378. }
  379. static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  380. {
  381. WARN_ON_ONCE(pirq >= 9);
  382. if (pirq > 8) {
  383. dev_info(&dev->dev, "VLSI router PIRQ escape (%d)\n", pirq);
  384. return 0;
  385. }
  386. write_config_nybble(router, 0x74, pirq-1, irq);
  387. return 1;
  388. }
  389. /*
  390. * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
  391. * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
  392. * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
  393. * register is a straight binary coding of desired PIC IRQ (low nibble).
  394. *
  395. * The 'link' value in the PIRQ table is already in the correct format
  396. * for the Index register. There are some special index values:
  397. * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
  398. * and 0x03 for SMBus.
  399. */
  400. static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  401. {
  402. outb(pirq, 0xc00);
  403. return inb(0xc01) & 0xf;
  404. }
  405. static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev,
  406. int pirq, int irq)
  407. {
  408. outb(pirq, 0xc00);
  409. outb(irq, 0xc01);
  410. return 1;
  411. }
  412. /* Support for AMD756 PCI IRQ Routing
  413. * Jhon H. Caicedo <jhcaiced@osso.org.co>
  414. * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
  415. * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
  416. * The AMD756 pirq rules are nibble-based
  417. * offset 0x56 0-3 PIRQA 4-7 PIRQB
  418. * offset 0x57 0-3 PIRQC 4-7 PIRQD
  419. */
  420. static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  421. {
  422. u8 irq;
  423. irq = 0;
  424. if (pirq <= 4)
  425. irq = read_config_nybble(router, 0x56, pirq - 1);
  426. dev_info(&dev->dev,
  427. "AMD756: dev [%04x:%04x], router PIRQ %d get IRQ %d\n",
  428. dev->vendor, dev->device, pirq, irq);
  429. return irq;
  430. }
  431. static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  432. {
  433. dev_info(&dev->dev,
  434. "AMD756: dev [%04x:%04x], router PIRQ %d set IRQ %d\n",
  435. dev->vendor, dev->device, pirq, irq);
  436. if (pirq <= 4)
  437. write_config_nybble(router, 0x56, pirq - 1, irq);
  438. return 1;
  439. }
  440. /*
  441. * PicoPower PT86C523
  442. */
  443. static int pirq_pico_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  444. {
  445. outb(0x10 + ((pirq - 1) >> 1), 0x24);
  446. return ((pirq - 1) & 1) ? (inb(0x26) >> 4) : (inb(0x26) & 0xf);
  447. }
  448. static int pirq_pico_set(struct pci_dev *router, struct pci_dev *dev, int pirq,
  449. int irq)
  450. {
  451. unsigned int x;
  452. outb(0x10 + ((pirq - 1) >> 1), 0x24);
  453. x = inb(0x26);
  454. x = ((pirq - 1) & 1) ? ((x & 0x0f) | (irq << 4)) : ((x & 0xf0) | (irq));
  455. outb(x, 0x26);
  456. return 1;
  457. }
  458. #ifdef CONFIG_PCI_BIOS
  459. static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  460. {
  461. struct pci_dev *bridge;
  462. int pin = pci_get_interrupt_pin(dev, &bridge);
  463. return pcibios_set_irq_routing(bridge, pin - 1, irq);
  464. }
  465. #endif
  466. static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  467. {
  468. static struct pci_device_id __initdata pirq_440gx[] = {
  469. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
  470. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
  471. { },
  472. };
  473. /* 440GX has a proprietary PIRQ router -- don't use it */
  474. if (pci_dev_present(pirq_440gx))
  475. return 0;
  476. switch (device) {
  477. case PCI_DEVICE_ID_INTEL_82371FB_0:
  478. case PCI_DEVICE_ID_INTEL_82371SB_0:
  479. case PCI_DEVICE_ID_INTEL_82371AB_0:
  480. case PCI_DEVICE_ID_INTEL_82371MX:
  481. case PCI_DEVICE_ID_INTEL_82443MX_0:
  482. case PCI_DEVICE_ID_INTEL_82801AA_0:
  483. case PCI_DEVICE_ID_INTEL_82801AB_0:
  484. case PCI_DEVICE_ID_INTEL_82801BA_0:
  485. case PCI_DEVICE_ID_INTEL_82801BA_10:
  486. case PCI_DEVICE_ID_INTEL_82801CA_0:
  487. case PCI_DEVICE_ID_INTEL_82801CA_12:
  488. case PCI_DEVICE_ID_INTEL_82801DB_0:
  489. case PCI_DEVICE_ID_INTEL_82801E_0:
  490. case PCI_DEVICE_ID_INTEL_82801EB_0:
  491. case PCI_DEVICE_ID_INTEL_ESB_1:
  492. case PCI_DEVICE_ID_INTEL_ICH6_0:
  493. case PCI_DEVICE_ID_INTEL_ICH6_1:
  494. case PCI_DEVICE_ID_INTEL_ICH7_0:
  495. case PCI_DEVICE_ID_INTEL_ICH7_1:
  496. case PCI_DEVICE_ID_INTEL_ICH7_30:
  497. case PCI_DEVICE_ID_INTEL_ICH7_31:
  498. case PCI_DEVICE_ID_INTEL_TGP_LPC:
  499. case PCI_DEVICE_ID_INTEL_ESB2_0:
  500. case PCI_DEVICE_ID_INTEL_ICH8_0:
  501. case PCI_DEVICE_ID_INTEL_ICH8_1:
  502. case PCI_DEVICE_ID_INTEL_ICH8_2:
  503. case PCI_DEVICE_ID_INTEL_ICH8_3:
  504. case PCI_DEVICE_ID_INTEL_ICH8_4:
  505. case PCI_DEVICE_ID_INTEL_ICH9_0:
  506. case PCI_DEVICE_ID_INTEL_ICH9_1:
  507. case PCI_DEVICE_ID_INTEL_ICH9_2:
  508. case PCI_DEVICE_ID_INTEL_ICH9_3:
  509. case PCI_DEVICE_ID_INTEL_ICH9_4:
  510. case PCI_DEVICE_ID_INTEL_ICH9_5:
  511. case PCI_DEVICE_ID_INTEL_EP80579_0:
  512. case PCI_DEVICE_ID_INTEL_ICH10_0:
  513. case PCI_DEVICE_ID_INTEL_ICH10_1:
  514. case PCI_DEVICE_ID_INTEL_ICH10_2:
  515. case PCI_DEVICE_ID_INTEL_ICH10_3:
  516. case PCI_DEVICE_ID_INTEL_PATSBURG_LPC_0:
  517. case PCI_DEVICE_ID_INTEL_PATSBURG_LPC_1:
  518. r->name = "PIIX/ICH";
  519. r->get = pirq_piix_get;
  520. r->set = pirq_piix_set;
  521. return 1;
  522. }
  523. if ((device >= PCI_DEVICE_ID_INTEL_5_3400_SERIES_LPC_MIN &&
  524. device <= PCI_DEVICE_ID_INTEL_5_3400_SERIES_LPC_MAX)
  525. || (device >= PCI_DEVICE_ID_INTEL_COUGARPOINT_LPC_MIN &&
  526. device <= PCI_DEVICE_ID_INTEL_COUGARPOINT_LPC_MAX)
  527. || (device >= PCI_DEVICE_ID_INTEL_DH89XXCC_LPC_MIN &&
  528. device <= PCI_DEVICE_ID_INTEL_DH89XXCC_LPC_MAX)
  529. || (device >= PCI_DEVICE_ID_INTEL_PANTHERPOINT_LPC_MIN &&
  530. device <= PCI_DEVICE_ID_INTEL_PANTHERPOINT_LPC_MAX)) {
  531. r->name = "PIIX/ICH";
  532. r->get = pirq_piix_get;
  533. r->set = pirq_piix_set;
  534. return 1;
  535. }
  536. return 0;
  537. }
  538. static __init int via_router_probe(struct irq_router *r,
  539. struct pci_dev *router, u16 device)
  540. {
  541. /* FIXME: We should move some of the quirk fixup stuff here */
  542. /*
  543. * workarounds for some buggy BIOSes
  544. */
  545. if (device == PCI_DEVICE_ID_VIA_82C586_0) {
  546. switch (router->device) {
  547. case PCI_DEVICE_ID_VIA_82C686:
  548. /*
  549. * Asus k7m bios wrongly reports 82C686A
  550. * as 586-compatible
  551. */
  552. device = PCI_DEVICE_ID_VIA_82C686;
  553. break;
  554. case PCI_DEVICE_ID_VIA_8235:
  555. /**
  556. * Asus a7v-x bios wrongly reports 8235
  557. * as 586-compatible
  558. */
  559. device = PCI_DEVICE_ID_VIA_8235;
  560. break;
  561. case PCI_DEVICE_ID_VIA_8237:
  562. /**
  563. * Asus a7v600 bios wrongly reports 8237
  564. * as 586-compatible
  565. */
  566. device = PCI_DEVICE_ID_VIA_8237;
  567. break;
  568. }
  569. }
  570. switch (device) {
  571. case PCI_DEVICE_ID_VIA_82C586_0:
  572. r->name = "VIA";
  573. r->get = pirq_via586_get;
  574. r->set = pirq_via586_set;
  575. return 1;
  576. case PCI_DEVICE_ID_VIA_82C596:
  577. case PCI_DEVICE_ID_VIA_82C686:
  578. case PCI_DEVICE_ID_VIA_8231:
  579. case PCI_DEVICE_ID_VIA_8233A:
  580. case PCI_DEVICE_ID_VIA_8235:
  581. case PCI_DEVICE_ID_VIA_8237:
  582. /* FIXME: add new ones for 8233/5 */
  583. r->name = "VIA";
  584. r->get = pirq_via_get;
  585. r->set = pirq_via_set;
  586. return 1;
  587. }
  588. return 0;
  589. }
  590. static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  591. {
  592. switch (device) {
  593. case PCI_DEVICE_ID_VLSI_82C534:
  594. r->name = "VLSI 82C534";
  595. r->get = pirq_vlsi_get;
  596. r->set = pirq_vlsi_set;
  597. return 1;
  598. }
  599. return 0;
  600. }
  601. static __init int serverworks_router_probe(struct irq_router *r,
  602. struct pci_dev *router, u16 device)
  603. {
  604. switch (device) {
  605. case PCI_DEVICE_ID_SERVERWORKS_OSB4:
  606. case PCI_DEVICE_ID_SERVERWORKS_CSB5:
  607. r->name = "ServerWorks";
  608. r->get = pirq_serverworks_get;
  609. r->set = pirq_serverworks_set;
  610. return 1;
  611. }
  612. return 0;
  613. }
  614. static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  615. {
  616. if (device != PCI_DEVICE_ID_SI_503)
  617. return 0;
  618. r->name = "SIS";
  619. r->get = pirq_sis_get;
  620. r->set = pirq_sis_set;
  621. return 1;
  622. }
  623. static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  624. {
  625. switch (device) {
  626. case PCI_DEVICE_ID_CYRIX_5520:
  627. r->name = "NatSemi";
  628. r->get = pirq_cyrix_get;
  629. r->set = pirq_cyrix_set;
  630. return 1;
  631. }
  632. return 0;
  633. }
  634. static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  635. {
  636. switch (device) {
  637. case PCI_DEVICE_ID_OPTI_82C700:
  638. r->name = "OPTI";
  639. r->get = pirq_opti_get;
  640. r->set = pirq_opti_set;
  641. return 1;
  642. }
  643. return 0;
  644. }
  645. static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  646. {
  647. switch (device) {
  648. case PCI_DEVICE_ID_ITE_IT8330G_0:
  649. r->name = "ITE";
  650. r->get = pirq_ite_get;
  651. r->set = pirq_ite_set;
  652. return 1;
  653. }
  654. return 0;
  655. }
  656. static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  657. {
  658. switch (device) {
  659. case PCI_DEVICE_ID_AL_M1533:
  660. case PCI_DEVICE_ID_AL_M1563:
  661. r->name = "ALI";
  662. r->get = pirq_ali_get;
  663. r->set = pirq_ali_set;
  664. return 1;
  665. }
  666. return 0;
  667. }
  668. static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  669. {
  670. switch (device) {
  671. case PCI_DEVICE_ID_AMD_VIPER_740B:
  672. r->name = "AMD756";
  673. break;
  674. case PCI_DEVICE_ID_AMD_VIPER_7413:
  675. r->name = "AMD766";
  676. break;
  677. case PCI_DEVICE_ID_AMD_VIPER_7443:
  678. r->name = "AMD768";
  679. break;
  680. default:
  681. return 0;
  682. }
  683. r->get = pirq_amd756_get;
  684. r->set = pirq_amd756_set;
  685. return 1;
  686. }
  687. static __init int pico_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  688. {
  689. switch (device) {
  690. case PCI_DEVICE_ID_PICOPOWER_PT86C523:
  691. r->name = "PicoPower PT86C523";
  692. r->get = pirq_pico_get;
  693. r->set = pirq_pico_set;
  694. return 1;
  695. case PCI_DEVICE_ID_PICOPOWER_PT86C523BBP:
  696. r->name = "PicoPower PT86C523 rev. BB+";
  697. r->get = pirq_pico_get;
  698. r->set = pirq_pico_set;
  699. return 1;
  700. }
  701. return 0;
  702. }
  703. static __initdata struct irq_router_handler pirq_routers[] = {
  704. { PCI_VENDOR_ID_INTEL, intel_router_probe },
  705. { PCI_VENDOR_ID_AL, ali_router_probe },
  706. { PCI_VENDOR_ID_ITE, ite_router_probe },
  707. { PCI_VENDOR_ID_VIA, via_router_probe },
  708. { PCI_VENDOR_ID_OPTI, opti_router_probe },
  709. { PCI_VENDOR_ID_SI, sis_router_probe },
  710. { PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
  711. { PCI_VENDOR_ID_VLSI, vlsi_router_probe },
  712. { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
  713. { PCI_VENDOR_ID_AMD, amd_router_probe },
  714. { PCI_VENDOR_ID_PICOPOWER, pico_router_probe },
  715. /* Someone with docs needs to add the ATI Radeon IGP */
  716. { 0, NULL }
  717. };
  718. static struct irq_router pirq_router;
  719. static struct pci_dev *pirq_router_dev;
  720. /*
  721. * FIXME: should we have an option to say "generic for
  722. * chipset" ?
  723. */
  724. static void __init pirq_find_router(struct irq_router *r)
  725. {
  726. struct irq_routing_table *rt = pirq_table;
  727. struct irq_router_handler *h;
  728. #ifdef CONFIG_PCI_BIOS
  729. if (!rt->signature) {
  730. printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
  731. r->set = pirq_bios_set;
  732. r->name = "BIOS";
  733. return;
  734. }
  735. #endif
  736. /* Default unless a driver reloads it */
  737. r->name = "default";
  738. r->get = NULL;
  739. r->set = NULL;
  740. DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for [%04x:%04x]\n",
  741. rt->rtr_vendor, rt->rtr_device);
  742. pirq_router_dev = pci_get_bus_and_slot(rt->rtr_bus, rt->rtr_devfn);
  743. if (!pirq_router_dev) {
  744. DBG(KERN_DEBUG "PCI: Interrupt router not found at "
  745. "%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
  746. return;
  747. }
  748. for (h = pirq_routers; h->vendor; h++) {
  749. /* First look for a router match */
  750. if (rt->rtr_vendor == h->vendor &&
  751. h->probe(r, pirq_router_dev, rt->rtr_device))
  752. break;
  753. /* Fall back to a device match */
  754. if (pirq_router_dev->vendor == h->vendor &&
  755. h->probe(r, pirq_router_dev, pirq_router_dev->device))
  756. break;
  757. }
  758. dev_info(&pirq_router_dev->dev, "%s IRQ router [%04x:%04x]\n",
  759. pirq_router.name,
  760. pirq_router_dev->vendor, pirq_router_dev->device);
  761. /* The device remains referenced for the kernel lifetime */
  762. }
  763. static struct irq_info *pirq_get_info(struct pci_dev *dev)
  764. {
  765. struct irq_routing_table *rt = pirq_table;
  766. int entries = (rt->size - sizeof(struct irq_routing_table)) /
  767. sizeof(struct irq_info);
  768. struct irq_info *info;
  769. for (info = rt->slots; entries--; info++)
  770. if (info->bus == dev->bus->number &&
  771. PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
  772. return info;
  773. return NULL;
  774. }
  775. static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
  776. {
  777. u8 pin;
  778. struct irq_info *info;
  779. int i, pirq, newirq;
  780. int irq = 0;
  781. u32 mask;
  782. struct irq_router *r = &pirq_router;
  783. struct pci_dev *dev2 = NULL;
  784. char *msg = NULL;
  785. /* Find IRQ pin */
  786. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  787. if (!pin) {
  788. dev_dbg(&dev->dev, "no interrupt pin\n");
  789. return 0;
  790. }
  791. if (io_apic_assign_pci_irqs)
  792. return 0;
  793. /* Find IRQ routing entry */
  794. if (!pirq_table)
  795. return 0;
  796. info = pirq_get_info(dev);
  797. if (!info) {
  798. dev_dbg(&dev->dev, "PCI INT %c not found in routing table\n",
  799. 'A' + pin - 1);
  800. return 0;
  801. }
  802. pirq = info->irq[pin - 1].link;
  803. mask = info->irq[pin - 1].bitmap;
  804. if (!pirq) {
  805. dev_dbg(&dev->dev, "PCI INT %c not routed\n", 'A' + pin - 1);
  806. return 0;
  807. }
  808. dev_dbg(&dev->dev, "PCI INT %c -> PIRQ %02x, mask %04x, excl %04x",
  809. 'A' + pin - 1, pirq, mask, pirq_table->exclusive_irqs);
  810. mask &= pcibios_irq_mask;
  811. /* Work around broken HP Pavilion Notebooks which assign USB to
  812. IRQ 9 even though it is actually wired to IRQ 11 */
  813. if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
  814. dev->irq = 11;
  815. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
  816. r->set(pirq_router_dev, dev, pirq, 11);
  817. }
  818. /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
  819. if (acer_tm360_irqrouting && dev->irq == 11 &&
  820. dev->vendor == PCI_VENDOR_ID_O2) {
  821. pirq = 0x68;
  822. mask = 0x400;
  823. dev->irq = r->get(pirq_router_dev, dev, pirq);
  824. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  825. }
  826. /*
  827. * Find the best IRQ to assign: use the one
  828. * reported by the device if possible.
  829. */
  830. newirq = dev->irq;
  831. if (newirq && !((1 << newirq) & mask)) {
  832. if (pci_probe & PCI_USE_PIRQ_MASK)
  833. newirq = 0;
  834. else
  835. dev_warn(&dev->dev, "IRQ %d doesn't match PIRQ mask "
  836. "%#x; try pci=usepirqmask\n", newirq, mask);
  837. }
  838. if (!newirq && assign) {
  839. for (i = 0; i < 16; i++) {
  840. if (!(mask & (1 << i)))
  841. continue;
  842. if (pirq_penalty[i] < pirq_penalty[newirq] &&
  843. can_request_irq(i, IRQF_SHARED))
  844. newirq = i;
  845. }
  846. }
  847. dev_dbg(&dev->dev, "PCI INT %c -> newirq %d", 'A' + pin - 1, newirq);
  848. /* Check if it is hardcoded */
  849. if ((pirq & 0xf0) == 0xf0) {
  850. irq = pirq & 0xf;
  851. msg = "hardcoded";
  852. } else if (r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
  853. ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask))) {
  854. msg = "found";
  855. eisa_set_level_irq(irq);
  856. } else if (newirq && r->set &&
  857. (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
  858. if (r->set(pirq_router_dev, dev, pirq, newirq)) {
  859. eisa_set_level_irq(newirq);
  860. msg = "assigned";
  861. irq = newirq;
  862. }
  863. }
  864. if (!irq) {
  865. if (newirq && mask == (1 << newirq)) {
  866. msg = "guessed";
  867. irq = newirq;
  868. } else {
  869. dev_dbg(&dev->dev, "can't route interrupt\n");
  870. return 0;
  871. }
  872. }
  873. dev_info(&dev->dev, "%s PCI INT %c -> IRQ %d\n", msg, 'A' + pin - 1, irq);
  874. /* Update IRQ for all devices with the same pirq value */
  875. for_each_pci_dev(dev2) {
  876. pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
  877. if (!pin)
  878. continue;
  879. info = pirq_get_info(dev2);
  880. if (!info)
  881. continue;
  882. if (info->irq[pin - 1].link == pirq) {
  883. /*
  884. * We refuse to override the dev->irq
  885. * information. Give a warning!
  886. */
  887. if (dev2->irq && dev2->irq != irq && \
  888. (!(pci_probe & PCI_USE_PIRQ_MASK) || \
  889. ((1 << dev2->irq) & mask))) {
  890. #ifndef CONFIG_PCI_MSI
  891. dev_info(&dev2->dev, "IRQ routing conflict: "
  892. "have IRQ %d, want IRQ %d\n",
  893. dev2->irq, irq);
  894. #endif
  895. continue;
  896. }
  897. dev2->irq = irq;
  898. pirq_penalty[irq]++;
  899. if (dev != dev2)
  900. dev_info(&dev->dev, "sharing IRQ %d with %s\n",
  901. irq, pci_name(dev2));
  902. }
  903. }
  904. return 1;
  905. }
  906. void __init pcibios_fixup_irqs(void)
  907. {
  908. struct pci_dev *dev = NULL;
  909. u8 pin;
  910. DBG(KERN_DEBUG "PCI: IRQ fixup\n");
  911. for_each_pci_dev(dev) {
  912. /*
  913. * If the BIOS has set an out of range IRQ number, just
  914. * ignore it. Also keep track of which IRQ's are
  915. * already in use.
  916. */
  917. if (dev->irq >= 16) {
  918. dev_dbg(&dev->dev, "ignoring bogus IRQ %d\n", dev->irq);
  919. dev->irq = 0;
  920. }
  921. /*
  922. * If the IRQ is already assigned to a PCI device,
  923. * ignore its ISA use penalty
  924. */
  925. if (pirq_penalty[dev->irq] >= 100 &&
  926. pirq_penalty[dev->irq] < 100000)
  927. pirq_penalty[dev->irq] = 0;
  928. pirq_penalty[dev->irq]++;
  929. }
  930. if (io_apic_assign_pci_irqs)
  931. return;
  932. dev = NULL;
  933. for_each_pci_dev(dev) {
  934. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  935. if (!pin)
  936. continue;
  937. /*
  938. * Still no IRQ? Try to lookup one...
  939. */
  940. if (!dev->irq)
  941. pcibios_lookup_irq(dev, 0);
  942. }
  943. }
  944. /*
  945. * Work around broken HP Pavilion Notebooks which assign USB to
  946. * IRQ 9 even though it is actually wired to IRQ 11
  947. */
  948. static int __init fix_broken_hp_bios_irq9(const struct dmi_system_id *d)
  949. {
  950. if (!broken_hp_bios_irq9) {
  951. broken_hp_bios_irq9 = 1;
  952. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n",
  953. d->ident);
  954. }
  955. return 0;
  956. }
  957. /*
  958. * Work around broken Acer TravelMate 360 Notebooks which assign
  959. * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
  960. */
  961. static int __init fix_acer_tm360_irqrouting(const struct dmi_system_id *d)
  962. {
  963. if (!acer_tm360_irqrouting) {
  964. acer_tm360_irqrouting = 1;
  965. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n",
  966. d->ident);
  967. }
  968. return 0;
  969. }
  970. static struct dmi_system_id __initdata pciirq_dmi_table[] = {
  971. {
  972. .callback = fix_broken_hp_bios_irq9,
  973. .ident = "HP Pavilion N5400 Series Laptop",
  974. .matches = {
  975. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  976. DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
  977. DMI_MATCH(DMI_PRODUCT_VERSION,
  978. "HP Pavilion Notebook Model GE"),
  979. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  980. },
  981. },
  982. {
  983. .callback = fix_acer_tm360_irqrouting,
  984. .ident = "Acer TravelMate 36x Laptop",
  985. .matches = {
  986. DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
  987. DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
  988. },
  989. },
  990. { }
  991. };
  992. void __init pcibios_irq_init(void)
  993. {
  994. DBG(KERN_DEBUG "PCI: IRQ init\n");
  995. if (raw_pci_ops == NULL)
  996. return;
  997. dmi_check_system(pciirq_dmi_table);
  998. pirq_table = pirq_find_routing_table();
  999. #ifdef CONFIG_PCI_BIOS
  1000. if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN))
  1001. pirq_table = pcibios_get_irq_routing_table();
  1002. #endif
  1003. if (pirq_table) {
  1004. pirq_peer_trick();
  1005. pirq_find_router(&pirq_router);
  1006. if (pirq_table->exclusive_irqs) {
  1007. int i;
  1008. for (i = 0; i < 16; i++)
  1009. if (!(pirq_table->exclusive_irqs & (1 << i)))
  1010. pirq_penalty[i] += 100;
  1011. }
  1012. /*
  1013. * If we're using the I/O APIC, avoid using the PCI IRQ
  1014. * routing table
  1015. */
  1016. if (io_apic_assign_pci_irqs)
  1017. pirq_table = NULL;
  1018. }
  1019. x86_init.pci.fixup_irqs();
  1020. if (io_apic_assign_pci_irqs && pci_routeirq) {
  1021. struct pci_dev *dev = NULL;
  1022. /*
  1023. * PCI IRQ routing is set up by pci_enable_device(), but we
  1024. * also do it here in case there are still broken drivers that
  1025. * don't use pci_enable_device().
  1026. */
  1027. printk(KERN_INFO "PCI: Routing PCI interrupts for all devices because \"pci=routeirq\" specified\n");
  1028. for_each_pci_dev(dev)
  1029. pirq_enable_irq(dev);
  1030. }
  1031. }
  1032. static void pirq_penalize_isa_irq(int irq, int active)
  1033. {
  1034. /*
  1035. * If any ISAPnP device reports an IRQ in its list of possible
  1036. * IRQ's, we try to avoid assigning it to PCI devices.
  1037. */
  1038. if (irq < 16) {
  1039. if (active)
  1040. pirq_penalty[irq] += 1000;
  1041. else
  1042. pirq_penalty[irq] += 100;
  1043. }
  1044. }
  1045. void pcibios_penalize_isa_irq(int irq, int active)
  1046. {
  1047. #ifdef CONFIG_ACPI
  1048. if (!acpi_noirq)
  1049. acpi_penalize_isa_irq(irq, active);
  1050. else
  1051. #endif
  1052. pirq_penalize_isa_irq(irq, active);
  1053. }
  1054. static int pirq_enable_irq(struct pci_dev *dev)
  1055. {
  1056. u8 pin;
  1057. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1058. if (pin && !pcibios_lookup_irq(dev, 1)) {
  1059. char *msg = "";
  1060. if (!io_apic_assign_pci_irqs && dev->irq)
  1061. return 0;
  1062. if (io_apic_assign_pci_irqs) {
  1063. #ifdef CONFIG_X86_IO_APIC
  1064. struct pci_dev *temp_dev;
  1065. int irq;
  1066. struct io_apic_irq_attr irq_attr;
  1067. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number,
  1068. PCI_SLOT(dev->devfn),
  1069. pin - 1, &irq_attr);
  1070. /*
  1071. * Busses behind bridges are typically not listed in the MP-table.
  1072. * In this case we have to look up the IRQ based on the parent bus,
  1073. * parent slot, and pin number. The SMP code detects such bridged
  1074. * busses itself so we should get into this branch reliably.
  1075. */
  1076. temp_dev = dev;
  1077. while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  1078. struct pci_dev *bridge = dev->bus->self;
  1079. pin = pci_swizzle_interrupt_pin(dev, pin);
  1080. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  1081. PCI_SLOT(bridge->devfn),
  1082. pin - 1, &irq_attr);
  1083. if (irq >= 0)
  1084. dev_warn(&dev->dev, "using bridge %s "
  1085. "INT %c to get IRQ %d\n",
  1086. pci_name(bridge), 'A' + pin - 1,
  1087. irq);
  1088. dev = bridge;
  1089. }
  1090. dev = temp_dev;
  1091. if (irq >= 0) {
  1092. io_apic_set_pci_routing(&dev->dev, irq,
  1093. &irq_attr);
  1094. dev->irq = irq;
  1095. dev_info(&dev->dev, "PCI->APIC IRQ transform: "
  1096. "INT %c -> IRQ %d\n", 'A' + pin - 1, irq);
  1097. return 0;
  1098. } else
  1099. msg = "; probably buggy MP table";
  1100. #endif
  1101. } else if (pci_probe & PCI_BIOS_IRQ_SCAN)
  1102. msg = "";
  1103. else
  1104. msg = "; please try using pci=biosirq";
  1105. /*
  1106. * With IDE legacy devices the IRQ lookup failure is not
  1107. * a problem..
  1108. */
  1109. if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE &&
  1110. !(dev->class & 0x5))
  1111. return 0;
  1112. dev_warn(&dev->dev, "can't find IRQ for PCI INT %c%s\n",
  1113. 'A' + pin - 1, msg);
  1114. }
  1115. return 0;
  1116. }