common.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682
  1. /*
  2. * Low-Level PCI Support for PC
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/sched.h>
  7. #include <linux/pci.h>
  8. #include <linux/pci-acpi.h>
  9. #include <linux/ioport.h>
  10. #include <linux/init.h>
  11. #include <linux/dmi.h>
  12. #include <linux/slab.h>
  13. #include <asm-generic/pci-bridge.h>
  14. #include <asm/acpi.h>
  15. #include <asm/segment.h>
  16. #include <asm/io.h>
  17. #include <asm/smp.h>
  18. #include <asm/pci_x86.h>
  19. #include <asm/setup.h>
  20. unsigned int pci_probe = PCI_PROBE_BIOS | PCI_PROBE_CONF1 | PCI_PROBE_CONF2 |
  21. PCI_PROBE_MMCONF;
  22. unsigned int pci_early_dump_regs;
  23. static int pci_bf_sort;
  24. static int smbios_type_b1_flag;
  25. int pci_routeirq;
  26. int noioapicquirk;
  27. #ifdef CONFIG_X86_REROUTE_FOR_BROKEN_BOOT_IRQS
  28. int noioapicreroute = 0;
  29. #else
  30. int noioapicreroute = 1;
  31. #endif
  32. int pcibios_last_bus = -1;
  33. unsigned long pirq_table_addr;
  34. const struct pci_raw_ops *__read_mostly raw_pci_ops;
  35. const struct pci_raw_ops *__read_mostly raw_pci_ext_ops;
  36. int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
  37. int reg, int len, u32 *val)
  38. {
  39. if (domain == 0 && reg < 256 && raw_pci_ops)
  40. return raw_pci_ops->read(domain, bus, devfn, reg, len, val);
  41. if (raw_pci_ext_ops)
  42. return raw_pci_ext_ops->read(domain, bus, devfn, reg, len, val);
  43. return -EINVAL;
  44. }
  45. int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
  46. int reg, int len, u32 val)
  47. {
  48. if (domain == 0 && reg < 256 && raw_pci_ops)
  49. return raw_pci_ops->write(domain, bus, devfn, reg, len, val);
  50. if (raw_pci_ext_ops)
  51. return raw_pci_ext_ops->write(domain, bus, devfn, reg, len, val);
  52. return -EINVAL;
  53. }
  54. static int pci_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
  55. {
  56. return raw_pci_read(pci_domain_nr(bus), bus->number,
  57. devfn, where, size, value);
  58. }
  59. static int pci_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
  60. {
  61. return raw_pci_write(pci_domain_nr(bus), bus->number,
  62. devfn, where, size, value);
  63. }
  64. struct pci_ops pci_root_ops = {
  65. .read = pci_read,
  66. .write = pci_write,
  67. };
  68. /*
  69. * This interrupt-safe spinlock protects all accesses to PCI
  70. * configuration space.
  71. */
  72. DEFINE_RAW_SPINLOCK(pci_config_lock);
  73. static int can_skip_ioresource_align(const struct dmi_system_id *d)
  74. {
  75. pci_probe |= PCI_CAN_SKIP_ISA_ALIGN;
  76. printk(KERN_INFO "PCI: %s detected, can skip ISA alignment\n", d->ident);
  77. return 0;
  78. }
  79. static const struct dmi_system_id can_skip_pciprobe_dmi_table[] = {
  80. /*
  81. * Systems where PCI IO resource ISA alignment can be skipped
  82. * when the ISA enable bit in the bridge control is not set
  83. */
  84. {
  85. .callback = can_skip_ioresource_align,
  86. .ident = "IBM System x3800",
  87. .matches = {
  88. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  89. DMI_MATCH(DMI_PRODUCT_NAME, "x3800"),
  90. },
  91. },
  92. {
  93. .callback = can_skip_ioresource_align,
  94. .ident = "IBM System x3850",
  95. .matches = {
  96. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  97. DMI_MATCH(DMI_PRODUCT_NAME, "x3850"),
  98. },
  99. },
  100. {
  101. .callback = can_skip_ioresource_align,
  102. .ident = "IBM System x3950",
  103. .matches = {
  104. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  105. DMI_MATCH(DMI_PRODUCT_NAME, "x3950"),
  106. },
  107. },
  108. {}
  109. };
  110. void __init dmi_check_skip_isa_align(void)
  111. {
  112. dmi_check_system(can_skip_pciprobe_dmi_table);
  113. }
  114. static void pcibios_fixup_device_resources(struct pci_dev *dev)
  115. {
  116. struct resource *rom_r = &dev->resource[PCI_ROM_RESOURCE];
  117. struct resource *bar_r;
  118. int bar;
  119. if (pci_probe & PCI_NOASSIGN_BARS) {
  120. /*
  121. * If the BIOS did not assign the BAR, zero out the
  122. * resource so the kernel doesn't attmept to assign
  123. * it later on in pci_assign_unassigned_resources
  124. */
  125. for (bar = 0; bar <= PCI_STD_RESOURCE_END; bar++) {
  126. bar_r = &dev->resource[bar];
  127. if (bar_r->start == 0 && bar_r->end != 0) {
  128. bar_r->flags = 0;
  129. bar_r->end = 0;
  130. }
  131. }
  132. }
  133. if (pci_probe & PCI_NOASSIGN_ROMS) {
  134. if (rom_r->parent)
  135. return;
  136. if (rom_r->start) {
  137. /* we deal with BIOS assigned ROM later */
  138. return;
  139. }
  140. rom_r->start = rom_r->end = rom_r->flags = 0;
  141. }
  142. }
  143. /*
  144. * Called after each bus is probed, but before its children
  145. * are examined.
  146. */
  147. void pcibios_fixup_bus(struct pci_bus *b)
  148. {
  149. struct pci_dev *dev;
  150. pci_read_bridge_bases(b);
  151. list_for_each_entry(dev, &b->devices, bus_list)
  152. pcibios_fixup_device_resources(dev);
  153. }
  154. void pcibios_add_bus(struct pci_bus *bus)
  155. {
  156. acpi_pci_add_bus(bus);
  157. }
  158. void pcibios_remove_bus(struct pci_bus *bus)
  159. {
  160. acpi_pci_remove_bus(bus);
  161. }
  162. /*
  163. * Only use DMI information to set this if nothing was passed
  164. * on the kernel command line (which was parsed earlier).
  165. */
  166. static int set_bf_sort(const struct dmi_system_id *d)
  167. {
  168. if (pci_bf_sort == pci_bf_sort_default) {
  169. pci_bf_sort = pci_dmi_bf;
  170. printk(KERN_INFO "PCI: %s detected, enabling pci=bfsort.\n", d->ident);
  171. }
  172. return 0;
  173. }
  174. static void read_dmi_type_b1(const struct dmi_header *dm,
  175. void *private_data)
  176. {
  177. u8 *d = (u8 *)dm + 4;
  178. if (dm->type != 0xB1)
  179. return;
  180. switch (((*(u32 *)d) >> 9) & 0x03) {
  181. case 0x00:
  182. printk(KERN_INFO "dmi type 0xB1 record - unknown flag\n");
  183. break;
  184. case 0x01: /* set pci=bfsort */
  185. smbios_type_b1_flag = 1;
  186. break;
  187. case 0x02: /* do not set pci=bfsort */
  188. smbios_type_b1_flag = 2;
  189. break;
  190. default:
  191. break;
  192. }
  193. }
  194. static int find_sort_method(const struct dmi_system_id *d)
  195. {
  196. dmi_walk(read_dmi_type_b1, NULL);
  197. if (smbios_type_b1_flag == 1) {
  198. set_bf_sort(d);
  199. return 0;
  200. }
  201. return -1;
  202. }
  203. /*
  204. * Enable renumbering of PCI bus# ranges to reach all PCI busses (Cardbus)
  205. */
  206. #ifdef __i386__
  207. static int assign_all_busses(const struct dmi_system_id *d)
  208. {
  209. pci_probe |= PCI_ASSIGN_ALL_BUSSES;
  210. printk(KERN_INFO "%s detected: enabling PCI bus# renumbering"
  211. " (pci=assign-busses)\n", d->ident);
  212. return 0;
  213. }
  214. #endif
  215. static int set_scan_all(const struct dmi_system_id *d)
  216. {
  217. printk(KERN_INFO "PCI: %s detected, enabling pci=pcie_scan_all\n",
  218. d->ident);
  219. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  220. return 0;
  221. }
  222. static const struct dmi_system_id pciprobe_dmi_table[] = {
  223. #ifdef __i386__
  224. /*
  225. * Laptops which need pci=assign-busses to see Cardbus cards
  226. */
  227. {
  228. .callback = assign_all_busses,
  229. .ident = "Samsung X20 Laptop",
  230. .matches = {
  231. DMI_MATCH(DMI_SYS_VENDOR, "Samsung Electronics"),
  232. DMI_MATCH(DMI_PRODUCT_NAME, "SX20S"),
  233. },
  234. },
  235. #endif /* __i386__ */
  236. {
  237. .callback = set_bf_sort,
  238. .ident = "Dell PowerEdge 1950",
  239. .matches = {
  240. DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
  241. DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 1950"),
  242. },
  243. },
  244. {
  245. .callback = set_bf_sort,
  246. .ident = "Dell PowerEdge 1955",
  247. .matches = {
  248. DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
  249. DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 1955"),
  250. },
  251. },
  252. {
  253. .callback = set_bf_sort,
  254. .ident = "Dell PowerEdge 2900",
  255. .matches = {
  256. DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
  257. DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 2900"),
  258. },
  259. },
  260. {
  261. .callback = set_bf_sort,
  262. .ident = "Dell PowerEdge 2950",
  263. .matches = {
  264. DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
  265. DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 2950"),
  266. },
  267. },
  268. {
  269. .callback = set_bf_sort,
  270. .ident = "Dell PowerEdge R900",
  271. .matches = {
  272. DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
  273. DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge R900"),
  274. },
  275. },
  276. {
  277. .callback = find_sort_method,
  278. .ident = "Dell System",
  279. .matches = {
  280. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc"),
  281. },
  282. },
  283. {
  284. .callback = set_bf_sort,
  285. .ident = "HP ProLiant BL20p G3",
  286. .matches = {
  287. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  288. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL20p G3"),
  289. },
  290. },
  291. {
  292. .callback = set_bf_sort,
  293. .ident = "HP ProLiant BL20p G4",
  294. .matches = {
  295. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  296. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL20p G4"),
  297. },
  298. },
  299. {
  300. .callback = set_bf_sort,
  301. .ident = "HP ProLiant BL30p G1",
  302. .matches = {
  303. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  304. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL30p G1"),
  305. },
  306. },
  307. {
  308. .callback = set_bf_sort,
  309. .ident = "HP ProLiant BL25p G1",
  310. .matches = {
  311. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  312. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL25p G1"),
  313. },
  314. },
  315. {
  316. .callback = set_bf_sort,
  317. .ident = "HP ProLiant BL35p G1",
  318. .matches = {
  319. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  320. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL35p G1"),
  321. },
  322. },
  323. {
  324. .callback = set_bf_sort,
  325. .ident = "HP ProLiant BL45p G1",
  326. .matches = {
  327. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  328. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL45p G1"),
  329. },
  330. },
  331. {
  332. .callback = set_bf_sort,
  333. .ident = "HP ProLiant BL45p G2",
  334. .matches = {
  335. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  336. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL45p G2"),
  337. },
  338. },
  339. {
  340. .callback = set_bf_sort,
  341. .ident = "HP ProLiant BL460c G1",
  342. .matches = {
  343. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  344. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL460c G1"),
  345. },
  346. },
  347. {
  348. .callback = set_bf_sort,
  349. .ident = "HP ProLiant BL465c G1",
  350. .matches = {
  351. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  352. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL465c G1"),
  353. },
  354. },
  355. {
  356. .callback = set_bf_sort,
  357. .ident = "HP ProLiant BL480c G1",
  358. .matches = {
  359. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  360. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL480c G1"),
  361. },
  362. },
  363. {
  364. .callback = set_bf_sort,
  365. .ident = "HP ProLiant BL685c G1",
  366. .matches = {
  367. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  368. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL685c G1"),
  369. },
  370. },
  371. {
  372. .callback = set_bf_sort,
  373. .ident = "HP ProLiant DL360",
  374. .matches = {
  375. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  376. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL360"),
  377. },
  378. },
  379. {
  380. .callback = set_bf_sort,
  381. .ident = "HP ProLiant DL380",
  382. .matches = {
  383. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  384. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL380"),
  385. },
  386. },
  387. #ifdef __i386__
  388. {
  389. .callback = assign_all_busses,
  390. .ident = "Compaq EVO N800c",
  391. .matches = {
  392. DMI_MATCH(DMI_SYS_VENDOR, "Compaq"),
  393. DMI_MATCH(DMI_PRODUCT_NAME, "EVO N800c"),
  394. },
  395. },
  396. #endif
  397. {
  398. .callback = set_bf_sort,
  399. .ident = "HP ProLiant DL385 G2",
  400. .matches = {
  401. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  402. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL385 G2"),
  403. },
  404. },
  405. {
  406. .callback = set_bf_sort,
  407. .ident = "HP ProLiant DL585 G2",
  408. .matches = {
  409. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  410. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL585 G2"),
  411. },
  412. },
  413. {
  414. .callback = set_scan_all,
  415. .ident = "Stratus/NEC ftServer",
  416. .matches = {
  417. DMI_MATCH(DMI_SYS_VENDOR, "Stratus"),
  418. DMI_MATCH(DMI_PRODUCT_NAME, "ftServer"),
  419. },
  420. },
  421. {}
  422. };
  423. void __init dmi_check_pciprobe(void)
  424. {
  425. dmi_check_system(pciprobe_dmi_table);
  426. }
  427. void pcibios_scan_root(int busnum)
  428. {
  429. struct pci_bus *bus;
  430. struct pci_sysdata *sd;
  431. LIST_HEAD(resources);
  432. sd = kzalloc(sizeof(*sd), GFP_KERNEL);
  433. if (!sd) {
  434. printk(KERN_ERR "PCI: OOM, skipping PCI bus %02x\n", busnum);
  435. return;
  436. }
  437. sd->node = x86_pci_root_bus_node(busnum);
  438. x86_pci_root_bus_resources(busnum, &resources);
  439. printk(KERN_DEBUG "PCI: Probing PCI hardware (bus %02x)\n", busnum);
  440. bus = pci_scan_root_bus(NULL, busnum, &pci_root_ops, sd, &resources);
  441. if (!bus) {
  442. pci_free_resource_list(&resources);
  443. kfree(sd);
  444. }
  445. }
  446. void __init pcibios_set_cache_line_size(void)
  447. {
  448. struct cpuinfo_x86 *c = &boot_cpu_data;
  449. /*
  450. * Set PCI cacheline size to that of the CPU if the CPU has reported it.
  451. * (For older CPUs that don't support cpuid, we se it to 32 bytes
  452. * It's also good for 386/486s (which actually have 16)
  453. * as quite a few PCI devices do not support smaller values.
  454. */
  455. if (c->x86_clflush_size > 0) {
  456. pci_dfl_cache_line_size = c->x86_clflush_size >> 2;
  457. printk(KERN_DEBUG "PCI: pci_cache_line_size set to %d bytes\n",
  458. pci_dfl_cache_line_size << 2);
  459. } else {
  460. pci_dfl_cache_line_size = 32 >> 2;
  461. printk(KERN_DEBUG "PCI: Unknown cacheline size. Setting to 32 bytes\n");
  462. }
  463. }
  464. int __init pcibios_init(void)
  465. {
  466. if (!raw_pci_ops) {
  467. printk(KERN_WARNING "PCI: System does not support PCI\n");
  468. return 0;
  469. }
  470. pcibios_set_cache_line_size();
  471. pcibios_resource_survey();
  472. if (pci_bf_sort >= pci_force_bf)
  473. pci_sort_breadthfirst();
  474. return 0;
  475. }
  476. char * __init pcibios_setup(char *str)
  477. {
  478. if (!strcmp(str, "off")) {
  479. pci_probe = 0;
  480. return NULL;
  481. } else if (!strcmp(str, "bfsort")) {
  482. pci_bf_sort = pci_force_bf;
  483. return NULL;
  484. } else if (!strcmp(str, "nobfsort")) {
  485. pci_bf_sort = pci_force_nobf;
  486. return NULL;
  487. }
  488. #ifdef CONFIG_PCI_BIOS
  489. else if (!strcmp(str, "bios")) {
  490. pci_probe = PCI_PROBE_BIOS;
  491. return NULL;
  492. } else if (!strcmp(str, "nobios")) {
  493. pci_probe &= ~PCI_PROBE_BIOS;
  494. return NULL;
  495. } else if (!strcmp(str, "biosirq")) {
  496. pci_probe |= PCI_BIOS_IRQ_SCAN;
  497. return NULL;
  498. } else if (!strncmp(str, "pirqaddr=", 9)) {
  499. pirq_table_addr = simple_strtoul(str+9, NULL, 0);
  500. return NULL;
  501. }
  502. #endif
  503. #ifdef CONFIG_PCI_DIRECT
  504. else if (!strcmp(str, "conf1")) {
  505. pci_probe = PCI_PROBE_CONF1 | PCI_NO_CHECKS;
  506. return NULL;
  507. }
  508. else if (!strcmp(str, "conf2")) {
  509. pci_probe = PCI_PROBE_CONF2 | PCI_NO_CHECKS;
  510. return NULL;
  511. }
  512. #endif
  513. #ifdef CONFIG_PCI_MMCONFIG
  514. else if (!strcmp(str, "nommconf")) {
  515. pci_probe &= ~PCI_PROBE_MMCONF;
  516. return NULL;
  517. }
  518. else if (!strcmp(str, "check_enable_amd_mmconf")) {
  519. pci_probe |= PCI_CHECK_ENABLE_AMD_MMCONF;
  520. return NULL;
  521. }
  522. #endif
  523. else if (!strcmp(str, "noacpi")) {
  524. acpi_noirq_set();
  525. return NULL;
  526. }
  527. else if (!strcmp(str, "noearly")) {
  528. pci_probe |= PCI_PROBE_NOEARLY;
  529. return NULL;
  530. }
  531. else if (!strcmp(str, "usepirqmask")) {
  532. pci_probe |= PCI_USE_PIRQ_MASK;
  533. return NULL;
  534. } else if (!strncmp(str, "irqmask=", 8)) {
  535. pcibios_irq_mask = simple_strtol(str+8, NULL, 0);
  536. return NULL;
  537. } else if (!strncmp(str, "lastbus=", 8)) {
  538. pcibios_last_bus = simple_strtol(str+8, NULL, 0);
  539. return NULL;
  540. } else if (!strcmp(str, "rom")) {
  541. pci_probe |= PCI_ASSIGN_ROMS;
  542. return NULL;
  543. } else if (!strcmp(str, "norom")) {
  544. pci_probe |= PCI_NOASSIGN_ROMS;
  545. return NULL;
  546. } else if (!strcmp(str, "nobar")) {
  547. pci_probe |= PCI_NOASSIGN_BARS;
  548. return NULL;
  549. } else if (!strcmp(str, "assign-busses")) {
  550. pci_probe |= PCI_ASSIGN_ALL_BUSSES;
  551. return NULL;
  552. } else if (!strcmp(str, "use_crs")) {
  553. pci_probe |= PCI_USE__CRS;
  554. return NULL;
  555. } else if (!strcmp(str, "nocrs")) {
  556. pci_probe |= PCI_ROOT_NO_CRS;
  557. return NULL;
  558. } else if (!strcmp(str, "earlydump")) {
  559. pci_early_dump_regs = 1;
  560. return NULL;
  561. } else if (!strcmp(str, "routeirq")) {
  562. pci_routeirq = 1;
  563. return NULL;
  564. } else if (!strcmp(str, "skip_isa_align")) {
  565. pci_probe |= PCI_CAN_SKIP_ISA_ALIGN;
  566. return NULL;
  567. } else if (!strcmp(str, "noioapicquirk")) {
  568. noioapicquirk = 1;
  569. return NULL;
  570. } else if (!strcmp(str, "ioapicreroute")) {
  571. if (noioapicreroute != -1)
  572. noioapicreroute = 0;
  573. return NULL;
  574. } else if (!strcmp(str, "noioapicreroute")) {
  575. if (noioapicreroute != -1)
  576. noioapicreroute = 1;
  577. return NULL;
  578. }
  579. return str;
  580. }
  581. unsigned int pcibios_assign_all_busses(void)
  582. {
  583. return (pci_probe & PCI_ASSIGN_ALL_BUSSES) ? 1 : 0;
  584. }
  585. int pcibios_add_device(struct pci_dev *dev)
  586. {
  587. struct setup_data *data;
  588. struct pci_setup_rom *rom;
  589. u64 pa_data;
  590. pa_data = boot_params.hdr.setup_data;
  591. while (pa_data) {
  592. data = ioremap(pa_data, sizeof(*rom));
  593. if (!data)
  594. return -ENOMEM;
  595. if (data->type == SETUP_PCI) {
  596. rom = (struct pci_setup_rom *)data;
  597. if ((pci_domain_nr(dev->bus) == rom->segment) &&
  598. (dev->bus->number == rom->bus) &&
  599. (PCI_SLOT(dev->devfn) == rom->device) &&
  600. (PCI_FUNC(dev->devfn) == rom->function) &&
  601. (dev->vendor == rom->vendor) &&
  602. (dev->device == rom->devid)) {
  603. dev->rom = pa_data +
  604. offsetof(struct pci_setup_rom, romdata);
  605. dev->romlen = rom->pcilen;
  606. }
  607. }
  608. pa_data = data->next;
  609. iounmap(data);
  610. }
  611. return 0;
  612. }
  613. int pcibios_enable_device(struct pci_dev *dev, int mask)
  614. {
  615. int err;
  616. if ((err = pci_enable_resources(dev, mask)) < 0)
  617. return err;
  618. if (!pci_dev_msi_enabled(dev))
  619. return pcibios_enable_irq(dev);
  620. return 0;
  621. }
  622. void pcibios_disable_device (struct pci_dev *dev)
  623. {
  624. if (!pci_dev_msi_enabled(dev) && pcibios_disable_irq)
  625. pcibios_disable_irq(dev);
  626. }
  627. int pci_ext_cfg_avail(void)
  628. {
  629. if (raw_pci_ext_ops)
  630. return 1;
  631. else
  632. return 0;
  633. }