smpboot.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #include <linux/init.h>
  43. #include <linux/smp.h>
  44. #include <linux/module.h>
  45. #include <linux/sched.h>
  46. #include <linux/percpu.h>
  47. #include <linux/bootmem.h>
  48. #include <linux/err.h>
  49. #include <linux/nmi.h>
  50. #include <linux/tboot.h>
  51. #include <linux/stackprotector.h>
  52. #include <linux/gfp.h>
  53. #include <linux/cpuidle.h>
  54. #include <asm/acpi.h>
  55. #include <asm/desc.h>
  56. #include <asm/nmi.h>
  57. #include <asm/irq.h>
  58. #include <asm/idle.h>
  59. #include <asm/realmode.h>
  60. #include <asm/cpu.h>
  61. #include <asm/numa.h>
  62. #include <asm/pgtable.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/mtrr.h>
  65. #include <asm/mwait.h>
  66. #include <asm/apic.h>
  67. #include <asm/io_apic.h>
  68. #include <asm/i387.h>
  69. #include <asm/fpu-internal.h>
  70. #include <asm/setup.h>
  71. #include <asm/uv/uv.h>
  72. #include <linux/mc146818rtc.h>
  73. #include <asm/smpboot_hooks.h>
  74. #include <asm/i8259.h>
  75. #include <asm/realmode.h>
  76. #include <asm/misc.h>
  77. /* State of each CPU */
  78. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  79. /* Number of siblings per CPU package */
  80. int smp_num_siblings = 1;
  81. EXPORT_SYMBOL(smp_num_siblings);
  82. /* Last level cache ID of each logical CPU */
  83. DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
  84. /* representing HT siblings of each logical CPU */
  85. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
  86. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  87. /* representing HT and core siblings of each logical CPU */
  88. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
  89. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  90. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
  91. /* Per CPU bogomips and other parameters */
  92. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  93. EXPORT_PER_CPU_SYMBOL(cpu_info);
  94. atomic_t init_deasserted;
  95. /*
  96. * Report back to the Boot Processor during boot time or to the caller processor
  97. * during CPU online.
  98. */
  99. static void smp_callin(void)
  100. {
  101. int cpuid, phys_id;
  102. unsigned long timeout;
  103. /*
  104. * If waken up by an INIT in an 82489DX configuration
  105. * we may get here before an INIT-deassert IPI reaches
  106. * our local APIC. We have to wait for the IPI or we'll
  107. * lock up on an APIC access.
  108. *
  109. * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
  110. */
  111. cpuid = smp_processor_id();
  112. if (apic->wait_for_init_deassert && cpuid)
  113. while (!atomic_read(&init_deasserted))
  114. cpu_relax();
  115. /*
  116. * (This works even if the APIC is not enabled.)
  117. */
  118. phys_id = read_apic_id();
  119. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  120. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  121. phys_id, cpuid);
  122. }
  123. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  124. /*
  125. * STARTUP IPIs are fragile beasts as they might sometimes
  126. * trigger some glue motherboard logic. Complete APIC bus
  127. * silence for 1 second, this overestimates the time the
  128. * boot CPU is spending to send the up to 2 STARTUP IPIs
  129. * by a factor of two. This should be enough.
  130. */
  131. /*
  132. * Waiting 2s total for startup (udelay is not yet working)
  133. */
  134. timeout = jiffies + 2*HZ;
  135. while (time_before(jiffies, timeout)) {
  136. /*
  137. * Has the boot CPU finished it's STARTUP sequence?
  138. */
  139. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  140. break;
  141. cpu_relax();
  142. }
  143. if (!time_before(jiffies, timeout)) {
  144. panic("%s: CPU%d started up but did not get a callout!\n",
  145. __func__, cpuid);
  146. }
  147. /*
  148. * the boot CPU has finished the init stage and is spinning
  149. * on callin_map until we finish. We are free to set up this
  150. * CPU, first the APIC. (this is probably redundant on most
  151. * boards)
  152. */
  153. pr_debug("CALLIN, before setup_local_APIC()\n");
  154. if (apic->smp_callin_clear_local_apic)
  155. apic->smp_callin_clear_local_apic();
  156. setup_local_APIC();
  157. end_local_APIC_setup();
  158. /*
  159. * Need to setup vector mappings before we enable interrupts.
  160. */
  161. setup_vector_irq(smp_processor_id());
  162. /*
  163. * Save our processor parameters. Note: this information
  164. * is needed for clock calibration.
  165. */
  166. smp_store_cpu_info(cpuid);
  167. /*
  168. * Get our bogomips.
  169. * Update loops_per_jiffy in cpu_data. Previous call to
  170. * smp_store_cpu_info() stored a value that is close but not as
  171. * accurate as the value just calculated.
  172. */
  173. calibrate_delay();
  174. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  175. pr_debug("Stack at about %p\n", &cpuid);
  176. /*
  177. * This must be done before setting cpu_online_mask
  178. * or calling notify_cpu_starting.
  179. */
  180. set_cpu_sibling_map(raw_smp_processor_id());
  181. wmb();
  182. notify_cpu_starting(cpuid);
  183. /*
  184. * Allow the master to continue.
  185. */
  186. cpumask_set_cpu(cpuid, cpu_callin_mask);
  187. }
  188. static int cpu0_logical_apicid;
  189. static int enable_start_cpu0;
  190. /*
  191. * Activate a secondary processor.
  192. */
  193. static void notrace start_secondary(void *unused)
  194. {
  195. /*
  196. * Don't put *anything* before cpu_init(), SMP booting is too
  197. * fragile that we want to limit the things done here to the
  198. * most necessary things.
  199. */
  200. cpu_init();
  201. x86_cpuinit.early_percpu_clock_init();
  202. preempt_disable();
  203. smp_callin();
  204. enable_start_cpu0 = 0;
  205. #ifdef CONFIG_X86_32
  206. /* switch away from the initial page table */
  207. load_cr3(swapper_pg_dir);
  208. __flush_tlb_all();
  209. #endif
  210. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  211. barrier();
  212. /*
  213. * Check TSC synchronization with the BP:
  214. */
  215. check_tsc_sync_target();
  216. /*
  217. * Enable the espfix hack for this CPU
  218. */
  219. #ifdef CONFIG_X86_ESPFIX64
  220. init_espfix_ap();
  221. #endif
  222. /*
  223. * We need to hold vector_lock so there the set of online cpus
  224. * does not change while we are assigning vectors to cpus. Holding
  225. * this lock ensures we don't half assign or remove an irq from a cpu.
  226. */
  227. lock_vector_lock();
  228. set_cpu_online(smp_processor_id(), true);
  229. unlock_vector_lock();
  230. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  231. x86_platform.nmi_init();
  232. /* enable local interrupts */
  233. local_irq_enable();
  234. /* to prevent fake stack check failure in clock setup */
  235. boot_init_stack_canary();
  236. x86_cpuinit.setup_percpu_clockev();
  237. wmb();
  238. cpu_startup_entry(CPUHP_ONLINE);
  239. }
  240. void __init smp_store_boot_cpu_info(void)
  241. {
  242. int id = 0; /* CPU 0 */
  243. struct cpuinfo_x86 *c = &cpu_data(id);
  244. *c = boot_cpu_data;
  245. c->cpu_index = id;
  246. }
  247. /*
  248. * The bootstrap kernel entry code has set these up. Save them for
  249. * a given CPU
  250. */
  251. void smp_store_cpu_info(int id)
  252. {
  253. struct cpuinfo_x86 *c = &cpu_data(id);
  254. *c = boot_cpu_data;
  255. c->cpu_index = id;
  256. /*
  257. * During boot time, CPU0 has this setup already. Save the info when
  258. * bringing up AP or offlined CPU0.
  259. */
  260. identify_secondary_cpu(c);
  261. }
  262. static bool
  263. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  264. {
  265. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  266. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  267. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  268. "[node: %d != %d]. Ignoring dependency.\n",
  269. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  270. }
  271. #define link_mask(_m, c1, c2) \
  272. do { \
  273. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  274. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  275. } while (0)
  276. static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  277. {
  278. if (cpu_has_topoext) {
  279. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  280. if (c->phys_proc_id == o->phys_proc_id &&
  281. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  282. c->compute_unit_id == o->compute_unit_id)
  283. return topology_sane(c, o, "smt");
  284. } else if (c->phys_proc_id == o->phys_proc_id &&
  285. c->cpu_core_id == o->cpu_core_id) {
  286. return topology_sane(c, o, "smt");
  287. }
  288. return false;
  289. }
  290. static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  291. {
  292. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  293. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  294. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  295. return topology_sane(c, o, "llc");
  296. return false;
  297. }
  298. static bool match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  299. {
  300. if (c->phys_proc_id == o->phys_proc_id) {
  301. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  302. return true;
  303. return topology_sane(c, o, "mc");
  304. }
  305. return false;
  306. }
  307. void set_cpu_sibling_map(int cpu)
  308. {
  309. bool has_smt = smp_num_siblings > 1;
  310. bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
  311. struct cpuinfo_x86 *c = &cpu_data(cpu);
  312. struct cpuinfo_x86 *o;
  313. int i;
  314. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  315. if (!has_mp) {
  316. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  317. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  318. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  319. c->booted_cores = 1;
  320. return;
  321. }
  322. for_each_cpu(i, cpu_sibling_setup_mask) {
  323. o = &cpu_data(i);
  324. if ((i == cpu) || (has_smt && match_smt(c, o)))
  325. link_mask(sibling, cpu, i);
  326. if ((i == cpu) || (has_mp && match_llc(c, o)))
  327. link_mask(llc_shared, cpu, i);
  328. }
  329. /*
  330. * This needs a separate iteration over the cpus because we rely on all
  331. * cpu_sibling_mask links to be set-up.
  332. */
  333. for_each_cpu(i, cpu_sibling_setup_mask) {
  334. o = &cpu_data(i);
  335. if ((i == cpu) || (has_mp && match_mc(c, o))) {
  336. link_mask(core, cpu, i);
  337. /*
  338. * Does this new cpu bringup a new core?
  339. */
  340. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  341. /*
  342. * for each core in package, increment
  343. * the booted_cores for this new cpu
  344. */
  345. if (cpumask_first(cpu_sibling_mask(i)) == i)
  346. c->booted_cores++;
  347. /*
  348. * increment the core count for all
  349. * the other cpus in this package
  350. */
  351. if (i != cpu)
  352. cpu_data(i).booted_cores++;
  353. } else if (i != cpu && !c->booted_cores)
  354. c->booted_cores = cpu_data(i).booted_cores;
  355. }
  356. }
  357. }
  358. /* maps the cpu to the sched domain representing multi-core */
  359. const struct cpumask *cpu_coregroup_mask(int cpu)
  360. {
  361. return cpu_llc_shared_mask(cpu);
  362. }
  363. static void impress_friends(void)
  364. {
  365. int cpu;
  366. unsigned long bogosum = 0;
  367. /*
  368. * Allow the user to impress friends.
  369. */
  370. pr_debug("Before bogomips\n");
  371. for_each_possible_cpu(cpu)
  372. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  373. bogosum += cpu_data(cpu).loops_per_jiffy;
  374. pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
  375. num_online_cpus(),
  376. bogosum/(500000/HZ),
  377. (bogosum/(5000/HZ))%100);
  378. pr_debug("Before bogocount - setting activated=1\n");
  379. }
  380. void __inquire_remote_apic(int apicid)
  381. {
  382. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  383. const char * const names[] = { "ID", "VERSION", "SPIV" };
  384. int timeout;
  385. u32 status;
  386. pr_info("Inquiring remote APIC 0x%x...\n", apicid);
  387. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  388. pr_info("... APIC 0x%x %s: ", apicid, names[i]);
  389. /*
  390. * Wait for idle.
  391. */
  392. status = safe_apic_wait_icr_idle();
  393. if (status)
  394. pr_cont("a previous APIC delivery may have failed\n");
  395. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  396. timeout = 0;
  397. do {
  398. udelay(100);
  399. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  400. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  401. switch (status) {
  402. case APIC_ICR_RR_VALID:
  403. status = apic_read(APIC_RRR);
  404. pr_cont("%08x\n", status);
  405. break;
  406. default:
  407. pr_cont("failed\n");
  408. }
  409. }
  410. }
  411. /*
  412. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  413. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  414. * won't ... remember to clear down the APIC, etc later.
  415. */
  416. int
  417. wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
  418. {
  419. unsigned long send_status, accept_status = 0;
  420. int maxlvt;
  421. /* Target chip */
  422. /* Boot on the stack */
  423. /* Kick the second */
  424. apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
  425. pr_debug("Waiting for send to finish...\n");
  426. send_status = safe_apic_wait_icr_idle();
  427. /*
  428. * Give the other CPU some time to accept the IPI.
  429. */
  430. udelay(200);
  431. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  432. maxlvt = lapic_get_maxlvt();
  433. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  434. apic_write(APIC_ESR, 0);
  435. accept_status = (apic_read(APIC_ESR) & 0xEF);
  436. }
  437. pr_debug("NMI sent\n");
  438. if (send_status)
  439. pr_err("APIC never delivered???\n");
  440. if (accept_status)
  441. pr_err("APIC delivery error (%lx)\n", accept_status);
  442. return (send_status | accept_status);
  443. }
  444. static int
  445. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  446. {
  447. unsigned long send_status, accept_status = 0;
  448. int maxlvt, num_starts, j;
  449. maxlvt = lapic_get_maxlvt();
  450. /*
  451. * Be paranoid about clearing APIC errors.
  452. */
  453. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  454. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  455. apic_write(APIC_ESR, 0);
  456. apic_read(APIC_ESR);
  457. }
  458. pr_debug("Asserting INIT\n");
  459. /*
  460. * Turn INIT on target chip
  461. */
  462. /*
  463. * Send IPI
  464. */
  465. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  466. phys_apicid);
  467. pr_debug("Waiting for send to finish...\n");
  468. send_status = safe_apic_wait_icr_idle();
  469. mdelay(10);
  470. pr_debug("Deasserting INIT\n");
  471. /* Target chip */
  472. /* Send IPI */
  473. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  474. pr_debug("Waiting for send to finish...\n");
  475. send_status = safe_apic_wait_icr_idle();
  476. mb();
  477. atomic_set(&init_deasserted, 1);
  478. /*
  479. * Should we send STARTUP IPIs ?
  480. *
  481. * Determine this based on the APIC version.
  482. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  483. */
  484. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  485. num_starts = 2;
  486. else
  487. num_starts = 0;
  488. /*
  489. * Paravirt / VMI wants a startup IPI hook here to set up the
  490. * target processor state.
  491. */
  492. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  493. stack_start);
  494. /*
  495. * Run STARTUP IPI loop.
  496. */
  497. pr_debug("#startup loops: %d\n", num_starts);
  498. for (j = 1; j <= num_starts; j++) {
  499. pr_debug("Sending STARTUP #%d\n", j);
  500. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  501. apic_write(APIC_ESR, 0);
  502. apic_read(APIC_ESR);
  503. pr_debug("After apic_write\n");
  504. /*
  505. * STARTUP IPI
  506. */
  507. /* Target chip */
  508. /* Boot on the stack */
  509. /* Kick the second */
  510. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  511. phys_apicid);
  512. /*
  513. * Give the other CPU some time to accept the IPI.
  514. */
  515. udelay(300);
  516. pr_debug("Startup point 1\n");
  517. pr_debug("Waiting for send to finish...\n");
  518. send_status = safe_apic_wait_icr_idle();
  519. /*
  520. * Give the other CPU some time to accept the IPI.
  521. */
  522. udelay(200);
  523. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  524. apic_write(APIC_ESR, 0);
  525. accept_status = (apic_read(APIC_ESR) & 0xEF);
  526. if (send_status || accept_status)
  527. break;
  528. }
  529. pr_debug("After Startup\n");
  530. if (send_status)
  531. pr_err("APIC never delivered???\n");
  532. if (accept_status)
  533. pr_err("APIC delivery error (%lx)\n", accept_status);
  534. return (send_status | accept_status);
  535. }
  536. void smp_announce(void)
  537. {
  538. int num_nodes = num_online_nodes();
  539. printk(KERN_INFO "x86: Booted up %d node%s, %d CPUs\n",
  540. num_nodes, (num_nodes > 1 ? "s" : ""), num_online_cpus());
  541. }
  542. /* reduce the number of lines printed when booting a large cpu count system */
  543. static void announce_cpu(int cpu, int apicid)
  544. {
  545. static int current_node = -1;
  546. int node = early_cpu_to_node(cpu);
  547. static int width, node_width;
  548. if (!width)
  549. width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
  550. if (!node_width)
  551. node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */
  552. if (cpu == 1)
  553. printk(KERN_INFO "x86: Booting SMP configuration:\n");
  554. if (system_state == SYSTEM_BOOTING) {
  555. if (node != current_node) {
  556. if (current_node > (-1))
  557. pr_cont("\n");
  558. current_node = node;
  559. printk(KERN_INFO ".... node %*s#%d, CPUs: ",
  560. node_width - num_digits(node), " ", node);
  561. }
  562. /* Add padding for the BSP */
  563. if (cpu == 1)
  564. pr_cont("%*s", width + 1, " ");
  565. pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);
  566. } else
  567. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  568. node, cpu, apicid);
  569. }
  570. static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
  571. {
  572. int cpu;
  573. cpu = smp_processor_id();
  574. if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
  575. return NMI_HANDLED;
  576. return NMI_DONE;
  577. }
  578. /*
  579. * Wake up AP by INIT, INIT, STARTUP sequence.
  580. *
  581. * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
  582. * boot-strap code which is not a desired behavior for waking up BSP. To
  583. * void the boot-strap code, wake up CPU0 by NMI instead.
  584. *
  585. * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
  586. * (i.e. physically hot removed and then hot added), NMI won't wake it up.
  587. * We'll change this code in the future to wake up hard offlined CPU0 if
  588. * real platform and request are available.
  589. */
  590. static int
  591. wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
  592. int *cpu0_nmi_registered)
  593. {
  594. int id;
  595. int boot_error;
  596. preempt_disable();
  597. /*
  598. * Wake up AP by INIT, INIT, STARTUP sequence.
  599. */
  600. if (cpu) {
  601. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  602. goto out;
  603. }
  604. /*
  605. * Wake up BSP by nmi.
  606. *
  607. * Register a NMI handler to help wake up CPU0.
  608. */
  609. boot_error = register_nmi_handler(NMI_LOCAL,
  610. wakeup_cpu0_nmi, 0, "wake_cpu0");
  611. if (!boot_error) {
  612. enable_start_cpu0 = 1;
  613. *cpu0_nmi_registered = 1;
  614. if (apic->dest_logical == APIC_DEST_LOGICAL)
  615. id = cpu0_logical_apicid;
  616. else
  617. id = apicid;
  618. boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
  619. }
  620. out:
  621. preempt_enable();
  622. return boot_error;
  623. }
  624. /*
  625. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  626. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  627. * Returns zero if CPU booted OK, else error code from
  628. * ->wakeup_secondary_cpu.
  629. */
  630. static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  631. {
  632. volatile u32 *trampoline_status =
  633. (volatile u32 *) __va(real_mode_header->trampoline_status);
  634. /* start_ip had better be page-aligned! */
  635. unsigned long start_ip = real_mode_header->trampoline_start;
  636. unsigned long boot_error = 0;
  637. int timeout;
  638. int cpu0_nmi_registered = 0;
  639. /* Just in case we booted with a single CPU. */
  640. alternatives_enable_smp();
  641. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  642. (THREAD_SIZE + task_stack_page(idle))) - 1);
  643. per_cpu(current_task, cpu) = idle;
  644. #ifdef CONFIG_X86_32
  645. /* Stack for startup_32 can be just as for start_secondary onwards */
  646. irq_ctx_init(cpu);
  647. #else
  648. clear_tsk_thread_flag(idle, TIF_FORK);
  649. initial_gs = per_cpu_offset(cpu);
  650. #endif
  651. per_cpu(kernel_stack, cpu) =
  652. (unsigned long)task_stack_page(idle) -
  653. KERNEL_STACK_OFFSET + THREAD_SIZE;
  654. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  655. initial_code = (unsigned long)start_secondary;
  656. stack_start = idle->thread.sp;
  657. /* So we see what's up */
  658. announce_cpu(cpu, apicid);
  659. /*
  660. * This grunge runs the startup process for
  661. * the targeted processor.
  662. */
  663. atomic_set(&init_deasserted, 0);
  664. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  665. pr_debug("Setting warm reset code and vector.\n");
  666. smpboot_setup_warm_reset_vector(start_ip);
  667. /*
  668. * Be paranoid about clearing APIC errors.
  669. */
  670. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  671. apic_write(APIC_ESR, 0);
  672. apic_read(APIC_ESR);
  673. }
  674. }
  675. /*
  676. * Wake up a CPU in difference cases:
  677. * - Use the method in the APIC driver if it's defined
  678. * Otherwise,
  679. * - Use an INIT boot APIC message for APs or NMI for BSP.
  680. */
  681. if (apic->wakeup_secondary_cpu)
  682. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  683. else
  684. boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
  685. &cpu0_nmi_registered);
  686. if (!boot_error) {
  687. /*
  688. * allow APs to start initializing.
  689. */
  690. pr_debug("Before Callout %d\n", cpu);
  691. cpumask_set_cpu(cpu, cpu_callout_mask);
  692. pr_debug("After Callout %d\n", cpu);
  693. /*
  694. * Wait 5s total for a response
  695. */
  696. for (timeout = 0; timeout < 50000; timeout++) {
  697. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  698. break; /* It has booted */
  699. udelay(100);
  700. /*
  701. * Allow other tasks to run while we wait for the
  702. * AP to come online. This also gives a chance
  703. * for the MTRR work(triggered by the AP coming online)
  704. * to be completed in the stop machine context.
  705. */
  706. schedule();
  707. }
  708. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  709. print_cpu_msr(&cpu_data(cpu));
  710. pr_debug("CPU%d: has booted.\n", cpu);
  711. } else {
  712. boot_error = 1;
  713. if (*trampoline_status == 0xA5A5A5A5)
  714. /* trampoline started but...? */
  715. pr_err("CPU%d: Stuck ??\n", cpu);
  716. else
  717. /* trampoline code not run */
  718. pr_err("CPU%d: Not responding\n", cpu);
  719. if (apic->inquire_remote_apic)
  720. apic->inquire_remote_apic(apicid);
  721. }
  722. }
  723. if (boot_error) {
  724. /* Try to put things back the way they were before ... */
  725. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  726. /* was set by do_boot_cpu() */
  727. cpumask_clear_cpu(cpu, cpu_callout_mask);
  728. /* was set by cpu_init() */
  729. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  730. }
  731. /* mark "stuck" area as not stuck */
  732. *trampoline_status = 0;
  733. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  734. /*
  735. * Cleanup possible dangling ends...
  736. */
  737. smpboot_restore_warm_reset_vector();
  738. }
  739. /*
  740. * Clean up the nmi handler. Do this after the callin and callout sync
  741. * to avoid impact of possible long unregister time.
  742. */
  743. if (cpu0_nmi_registered)
  744. unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
  745. return boot_error;
  746. }
  747. int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  748. {
  749. int apicid = apic->cpu_present_to_apicid(cpu);
  750. unsigned long flags;
  751. int err;
  752. WARN_ON(irqs_disabled());
  753. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  754. if (apicid == BAD_APICID ||
  755. !physid_isset(apicid, phys_cpu_present_map) ||
  756. !apic->apic_id_valid(apicid)) {
  757. pr_err("%s: bad cpu %d\n", __func__, cpu);
  758. return -EINVAL;
  759. }
  760. /*
  761. * Already booted CPU?
  762. */
  763. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  764. pr_debug("do_boot_cpu %d Already started\n", cpu);
  765. return -ENOSYS;
  766. }
  767. /*
  768. * Save current MTRR state in case it was changed since early boot
  769. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  770. */
  771. mtrr_save_state();
  772. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  773. /* the FPU context is blank, nobody can own it */
  774. __cpu_disable_lazy_restore(cpu);
  775. err = do_boot_cpu(apicid, cpu, tidle);
  776. if (err) {
  777. pr_err("do_boot_cpu failed(%d) to wakeup CPU#%u\n", err, cpu);
  778. return -EIO;
  779. }
  780. /*
  781. * Check TSC synchronization with the AP (keep irqs disabled
  782. * while doing so):
  783. */
  784. local_irq_save(flags);
  785. check_tsc_sync_source(cpu);
  786. local_irq_restore(flags);
  787. while (!cpu_online(cpu)) {
  788. cpu_relax();
  789. touch_nmi_watchdog();
  790. }
  791. return 0;
  792. }
  793. /**
  794. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  795. */
  796. void arch_disable_smp_support(void)
  797. {
  798. disable_ioapic_support();
  799. }
  800. /*
  801. * Fall back to non SMP mode after errors.
  802. *
  803. * RED-PEN audit/test this more. I bet there is more state messed up here.
  804. */
  805. static __init void disable_smp(void)
  806. {
  807. init_cpu_present(cpumask_of(0));
  808. init_cpu_possible(cpumask_of(0));
  809. smpboot_clear_io_apic_irqs();
  810. if (smp_found_config)
  811. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  812. else
  813. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  814. cpumask_set_cpu(0, cpu_sibling_mask(0));
  815. cpumask_set_cpu(0, cpu_core_mask(0));
  816. }
  817. /*
  818. * Various sanity checks.
  819. */
  820. static int __init smp_sanity_check(unsigned max_cpus)
  821. {
  822. preempt_disable();
  823. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  824. if (def_to_bigsmp && nr_cpu_ids > 8) {
  825. unsigned int cpu;
  826. unsigned nr;
  827. pr_warn("More than 8 CPUs detected - skipping them\n"
  828. "Use CONFIG_X86_BIGSMP\n");
  829. nr = 0;
  830. for_each_present_cpu(cpu) {
  831. if (nr >= 8)
  832. set_cpu_present(cpu, false);
  833. nr++;
  834. }
  835. nr = 0;
  836. for_each_possible_cpu(cpu) {
  837. if (nr >= 8)
  838. set_cpu_possible(cpu, false);
  839. nr++;
  840. }
  841. nr_cpu_ids = 8;
  842. }
  843. #endif
  844. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  845. pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
  846. hard_smp_processor_id());
  847. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  848. }
  849. /*
  850. * If we couldn't find an SMP configuration at boot time,
  851. * get out of here now!
  852. */
  853. if (!smp_found_config && !acpi_lapic) {
  854. preempt_enable();
  855. pr_notice("SMP motherboard not detected\n");
  856. disable_smp();
  857. if (APIC_init_uniprocessor())
  858. pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
  859. return -1;
  860. }
  861. /*
  862. * Should not be necessary because the MP table should list the boot
  863. * CPU too, but we do it for the sake of robustness anyway.
  864. */
  865. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  866. pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
  867. boot_cpu_physical_apicid);
  868. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  869. }
  870. preempt_enable();
  871. /*
  872. * If we couldn't find a local APIC, then get out of here now!
  873. */
  874. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  875. !cpu_has_apic) {
  876. if (!disable_apic) {
  877. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  878. boot_cpu_physical_apicid);
  879. pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
  880. }
  881. smpboot_clear_io_apic();
  882. disable_ioapic_support();
  883. return -1;
  884. }
  885. verify_local_APIC();
  886. /*
  887. * If SMP should be disabled, then really disable it!
  888. */
  889. if (!max_cpus) {
  890. pr_info("SMP mode deactivated\n");
  891. smpboot_clear_io_apic();
  892. connect_bsp_APIC();
  893. setup_local_APIC();
  894. bsp_end_local_APIC_setup();
  895. return -1;
  896. }
  897. return 0;
  898. }
  899. static void __init smp_cpu_index_default(void)
  900. {
  901. int i;
  902. struct cpuinfo_x86 *c;
  903. for_each_possible_cpu(i) {
  904. c = &cpu_data(i);
  905. /* mark all to hotplug */
  906. c->cpu_index = nr_cpu_ids;
  907. }
  908. }
  909. /*
  910. * Prepare for SMP bootup. The MP table or ACPI has been read
  911. * earlier. Just do some sanity checking here and enable APIC mode.
  912. */
  913. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  914. {
  915. unsigned int i;
  916. preempt_disable();
  917. smp_cpu_index_default();
  918. /*
  919. * Setup boot CPU information
  920. */
  921. smp_store_boot_cpu_info(); /* Final full version of the data */
  922. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  923. mb();
  924. current_thread_info()->cpu = 0; /* needed? */
  925. for_each_possible_cpu(i) {
  926. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  927. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  928. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  929. }
  930. set_cpu_sibling_map(0);
  931. if (smp_sanity_check(max_cpus) < 0) {
  932. pr_info("SMP disabled\n");
  933. disable_smp();
  934. goto out;
  935. }
  936. default_setup_apic_routing();
  937. preempt_disable();
  938. if (read_apic_id() != boot_cpu_physical_apicid) {
  939. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  940. read_apic_id(), boot_cpu_physical_apicid);
  941. /* Or can we switch back to PIC here? */
  942. }
  943. preempt_enable();
  944. connect_bsp_APIC();
  945. /*
  946. * Switch from PIC to APIC mode.
  947. */
  948. setup_local_APIC();
  949. if (x2apic_mode)
  950. cpu0_logical_apicid = apic_read(APIC_LDR);
  951. else
  952. cpu0_logical_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));
  953. /*
  954. * Enable IO APIC before setting up error vector
  955. */
  956. if (!skip_ioapic_setup && nr_ioapics)
  957. enable_IO_APIC();
  958. bsp_end_local_APIC_setup();
  959. if (apic->setup_portio_remap)
  960. apic->setup_portio_remap();
  961. smpboot_setup_io_apic();
  962. /*
  963. * Set up local APIC timer on boot CPU.
  964. */
  965. pr_info("CPU%d: ", 0);
  966. print_cpu_info(&cpu_data(0));
  967. x86_init.timers.setup_percpu_clockev();
  968. if (is_uv_system())
  969. uv_system_init();
  970. set_mtrr_aps_delayed_init();
  971. out:
  972. preempt_enable();
  973. }
  974. void arch_enable_nonboot_cpus_begin(void)
  975. {
  976. set_mtrr_aps_delayed_init();
  977. }
  978. void arch_enable_nonboot_cpus_end(void)
  979. {
  980. mtrr_aps_init();
  981. }
  982. /*
  983. * Early setup to make printk work.
  984. */
  985. void __init native_smp_prepare_boot_cpu(void)
  986. {
  987. int me = smp_processor_id();
  988. switch_to_new_gdt(me);
  989. /* already set me in cpu_online_mask in boot_cpu_init() */
  990. cpumask_set_cpu(me, cpu_callout_mask);
  991. per_cpu(cpu_state, me) = CPU_ONLINE;
  992. }
  993. void __init native_smp_cpus_done(unsigned int max_cpus)
  994. {
  995. pr_debug("Boot done\n");
  996. nmi_selftest();
  997. impress_friends();
  998. #ifdef CONFIG_X86_IO_APIC
  999. setup_ioapic_dest();
  1000. #endif
  1001. mtrr_aps_init();
  1002. }
  1003. static int __initdata setup_possible_cpus = -1;
  1004. static int __init _setup_possible_cpus(char *str)
  1005. {
  1006. get_option(&str, &setup_possible_cpus);
  1007. return 0;
  1008. }
  1009. early_param("possible_cpus", _setup_possible_cpus);
  1010. /*
  1011. * cpu_possible_mask should be static, it cannot change as cpu's
  1012. * are onlined, or offlined. The reason is per-cpu data-structures
  1013. * are allocated by some modules at init time, and dont expect to
  1014. * do this dynamically on cpu arrival/departure.
  1015. * cpu_present_mask on the other hand can change dynamically.
  1016. * In case when cpu_hotplug is not compiled, then we resort to current
  1017. * behaviour, which is cpu_possible == cpu_present.
  1018. * - Ashok Raj
  1019. *
  1020. * Three ways to find out the number of additional hotplug CPUs:
  1021. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1022. * - The user can overwrite it with possible_cpus=NUM
  1023. * - Otherwise don't reserve additional CPUs.
  1024. * We do this because additional CPUs waste a lot of memory.
  1025. * -AK
  1026. */
  1027. __init void prefill_possible_map(void)
  1028. {
  1029. int i, possible;
  1030. /* no processor from mptable or madt */
  1031. if (!num_processors)
  1032. num_processors = 1;
  1033. i = setup_max_cpus ?: 1;
  1034. if (setup_possible_cpus == -1) {
  1035. possible = num_processors;
  1036. #ifdef CONFIG_HOTPLUG_CPU
  1037. if (setup_max_cpus)
  1038. possible += disabled_cpus;
  1039. #else
  1040. if (possible > i)
  1041. possible = i;
  1042. #endif
  1043. } else
  1044. possible = setup_possible_cpus;
  1045. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1046. /* nr_cpu_ids could be reduced via nr_cpus= */
  1047. if (possible > nr_cpu_ids) {
  1048. pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
  1049. possible, nr_cpu_ids);
  1050. possible = nr_cpu_ids;
  1051. }
  1052. #ifdef CONFIG_HOTPLUG_CPU
  1053. if (!setup_max_cpus)
  1054. #endif
  1055. if (possible > i) {
  1056. pr_warn("%d Processors exceeds max_cpus limit of %u\n",
  1057. possible, setup_max_cpus);
  1058. possible = i;
  1059. }
  1060. pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
  1061. possible, max_t(int, possible - num_processors, 0));
  1062. for (i = 0; i < possible; i++)
  1063. set_cpu_possible(i, true);
  1064. for (; i < NR_CPUS; i++)
  1065. set_cpu_possible(i, false);
  1066. nr_cpu_ids = possible;
  1067. }
  1068. #ifdef CONFIG_HOTPLUG_CPU
  1069. static void remove_siblinginfo(int cpu)
  1070. {
  1071. int sibling;
  1072. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1073. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1074. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1075. /*/
  1076. * last thread sibling in this cpu core going down
  1077. */
  1078. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1079. cpu_data(sibling).booted_cores--;
  1080. }
  1081. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1082. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1083. cpumask_clear(cpu_sibling_mask(cpu));
  1084. cpumask_clear(cpu_core_mask(cpu));
  1085. c->phys_proc_id = 0;
  1086. c->cpu_core_id = 0;
  1087. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1088. }
  1089. static void __ref remove_cpu_from_maps(int cpu)
  1090. {
  1091. set_cpu_online(cpu, false);
  1092. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1093. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1094. /* was set by cpu_init() */
  1095. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1096. numa_remove_cpu(cpu);
  1097. }
  1098. void cpu_disable_common(void)
  1099. {
  1100. int cpu = smp_processor_id();
  1101. remove_siblinginfo(cpu);
  1102. /* It's now safe to remove this processor from the online map */
  1103. lock_vector_lock();
  1104. remove_cpu_from_maps(cpu);
  1105. unlock_vector_lock();
  1106. fixup_irqs();
  1107. }
  1108. int native_cpu_disable(void)
  1109. {
  1110. int ret;
  1111. ret = check_irq_vectors_for_cpu_disable();
  1112. if (ret)
  1113. return ret;
  1114. clear_local_APIC();
  1115. cpu_disable_common();
  1116. return 0;
  1117. }
  1118. void native_cpu_die(unsigned int cpu)
  1119. {
  1120. /* We don't do anything here: idle task is faking death itself. */
  1121. unsigned int i;
  1122. for (i = 0; i < 10; i++) {
  1123. /* They ack this in play_dead by setting CPU_DEAD */
  1124. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1125. if (system_state == SYSTEM_RUNNING)
  1126. pr_info("CPU %u is now offline\n", cpu);
  1127. return;
  1128. }
  1129. msleep(100);
  1130. }
  1131. pr_err("CPU %u didn't die...\n", cpu);
  1132. }
  1133. void play_dead_common(void)
  1134. {
  1135. idle_task_exit();
  1136. reset_lazy_tlbstate();
  1137. amd_e400_remove_cpu(raw_smp_processor_id());
  1138. mb();
  1139. /* Ack it */
  1140. __this_cpu_write(cpu_state, CPU_DEAD);
  1141. /*
  1142. * With physical CPU hotplug, we should halt the cpu
  1143. */
  1144. local_irq_disable();
  1145. }
  1146. static bool wakeup_cpu0(void)
  1147. {
  1148. if (smp_processor_id() == 0 && enable_start_cpu0)
  1149. return true;
  1150. return false;
  1151. }
  1152. /*
  1153. * We need to flush the caches before going to sleep, lest we have
  1154. * dirty data in our caches when we come back up.
  1155. */
  1156. static inline void mwait_play_dead(void)
  1157. {
  1158. unsigned int eax, ebx, ecx, edx;
  1159. unsigned int highest_cstate = 0;
  1160. unsigned int highest_subcstate = 0;
  1161. void *mwait_ptr;
  1162. int i;
  1163. if (!this_cpu_has(X86_FEATURE_MWAIT))
  1164. return;
  1165. if (!this_cpu_has(X86_FEATURE_CLFLUSH))
  1166. return;
  1167. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1168. return;
  1169. eax = CPUID_MWAIT_LEAF;
  1170. ecx = 0;
  1171. native_cpuid(&eax, &ebx, &ecx, &edx);
  1172. /*
  1173. * eax will be 0 if EDX enumeration is not valid.
  1174. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1175. */
  1176. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1177. eax = 0;
  1178. } else {
  1179. edx >>= MWAIT_SUBSTATE_SIZE;
  1180. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1181. if (edx & MWAIT_SUBSTATE_MASK) {
  1182. highest_cstate = i;
  1183. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1184. }
  1185. }
  1186. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1187. (highest_subcstate - 1);
  1188. }
  1189. /*
  1190. * This should be a memory location in a cache line which is
  1191. * unlikely to be touched by other processors. The actual
  1192. * content is immaterial as it is not actually modified in any way.
  1193. */
  1194. mwait_ptr = &current_thread_info()->flags;
  1195. wbinvd();
  1196. while (1) {
  1197. /*
  1198. * The CLFLUSH is a workaround for erratum AAI65 for
  1199. * the Xeon 7400 series. It's not clear it is actually
  1200. * needed, but it should be harmless in either case.
  1201. * The WBINVD is insufficient due to the spurious-wakeup
  1202. * case where we return around the loop.
  1203. */
  1204. mb();
  1205. clflush(mwait_ptr);
  1206. mb();
  1207. __monitor(mwait_ptr, 0, 0);
  1208. mb();
  1209. __mwait(eax, 0);
  1210. /*
  1211. * If NMI wants to wake up CPU0, start CPU0.
  1212. */
  1213. if (wakeup_cpu0())
  1214. start_cpu0();
  1215. }
  1216. }
  1217. static inline void hlt_play_dead(void)
  1218. {
  1219. if (__this_cpu_read(cpu_info.x86) >= 4)
  1220. wbinvd();
  1221. while (1) {
  1222. native_halt();
  1223. /*
  1224. * If NMI wants to wake up CPU0, start CPU0.
  1225. */
  1226. if (wakeup_cpu0())
  1227. start_cpu0();
  1228. }
  1229. }
  1230. void native_play_dead(void)
  1231. {
  1232. play_dead_common();
  1233. tboot_shutdown(TB_SHUTDOWN_WFS);
  1234. mwait_play_dead(); /* Only returns on failure */
  1235. if (cpuidle_play_dead())
  1236. hlt_play_dead();
  1237. }
  1238. #else /* ... !CONFIG_HOTPLUG_CPU */
  1239. int native_cpu_disable(void)
  1240. {
  1241. return -ENOSYS;
  1242. }
  1243. void native_cpu_die(unsigned int cpu)
  1244. {
  1245. /* We said "no" in __cpu_disable */
  1246. BUG();
  1247. }
  1248. void native_play_dead(void)
  1249. {
  1250. BUG();
  1251. }
  1252. #endif