setup.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946
  1. /*
  2. * linux/arch/sh/boards/se/7724/setup.c
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/mmc/host.h>
  17. #include <linux/mmc/sh_mobile_sdhi.h>
  18. #include <linux/mtd/physmap.h>
  19. #include <linux/delay.h>
  20. #include <linux/regulator/fixed.h>
  21. #include <linux/regulator/machine.h>
  22. #include <linux/smc91x.h>
  23. #include <linux/gpio.h>
  24. #include <linux/input.h>
  25. #include <linux/input/sh_keysc.h>
  26. #include <linux/usb/r8a66597.h>
  27. #include <linux/sh_eth.h>
  28. #include <linux/sh_intc.h>
  29. #include <linux/videodev2.h>
  30. #include <video/sh_mobile_lcdc.h>
  31. #include <media/sh_mobile_ceu.h>
  32. #include <sound/sh_fsi.h>
  33. #include <sound/simple_card.h>
  34. #include <asm/io.h>
  35. #include <asm/heartbeat.h>
  36. #include <asm/clock.h>
  37. #include <asm/suspend.h>
  38. #include <cpu/sh7724.h>
  39. #include <mach-se/mach/se7724.h>
  40. /*
  41. * SWx 1234 5678
  42. * ------------------------------------
  43. * SW31 : 1001 1100 : default
  44. * SW32 : 0111 1111 : use on board flash
  45. *
  46. * SW41 : abxx xxxx -> a = 0 : Analog monitor
  47. * 1 : Digital monitor
  48. * b = 0 : VGA
  49. * 1 : 720p
  50. */
  51. /*
  52. * about 720p
  53. *
  54. * When you use 1280 x 720 lcdc output,
  55. * you should change OSC6 lcdc clock from 25.175MHz to 74.25MHz,
  56. * and change SW41 to use 720p
  57. */
  58. /*
  59. * about sound
  60. *
  61. * This setup.c supports FSI slave mode.
  62. * Please change J20, J21, J22 pin to 1-2 connection.
  63. */
  64. /* Heartbeat */
  65. static struct resource heartbeat_resource = {
  66. .start = PA_LED,
  67. .end = PA_LED,
  68. .flags = IORESOURCE_MEM | IORESOURCE_MEM_16BIT,
  69. };
  70. static struct platform_device heartbeat_device = {
  71. .name = "heartbeat",
  72. .id = -1,
  73. .num_resources = 1,
  74. .resource = &heartbeat_resource,
  75. };
  76. /* LAN91C111 */
  77. static struct smc91x_platdata smc91x_info = {
  78. .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
  79. };
  80. static struct resource smc91x_eth_resources[] = {
  81. [0] = {
  82. .name = "SMC91C111" ,
  83. .start = 0x1a300300,
  84. .end = 0x1a30030f,
  85. .flags = IORESOURCE_MEM,
  86. },
  87. [1] = {
  88. .start = IRQ0_SMC,
  89. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  90. },
  91. };
  92. static struct platform_device smc91x_eth_device = {
  93. .name = "smc91x",
  94. .num_resources = ARRAY_SIZE(smc91x_eth_resources),
  95. .resource = smc91x_eth_resources,
  96. .dev = {
  97. .platform_data = &smc91x_info,
  98. },
  99. };
  100. /* MTD */
  101. static struct mtd_partition nor_flash_partitions[] = {
  102. {
  103. .name = "uboot",
  104. .offset = 0,
  105. .size = (1 * 1024 * 1024),
  106. .mask_flags = MTD_WRITEABLE, /* Read-only */
  107. }, {
  108. .name = "kernel",
  109. .offset = MTDPART_OFS_APPEND,
  110. .size = (2 * 1024 * 1024),
  111. }, {
  112. .name = "free-area",
  113. .offset = MTDPART_OFS_APPEND,
  114. .size = MTDPART_SIZ_FULL,
  115. },
  116. };
  117. static struct physmap_flash_data nor_flash_data = {
  118. .width = 2,
  119. .parts = nor_flash_partitions,
  120. .nr_parts = ARRAY_SIZE(nor_flash_partitions),
  121. };
  122. static struct resource nor_flash_resources[] = {
  123. [0] = {
  124. .name = "NOR Flash",
  125. .start = 0x00000000,
  126. .end = 0x01ffffff,
  127. .flags = IORESOURCE_MEM,
  128. }
  129. };
  130. static struct platform_device nor_flash_device = {
  131. .name = "physmap-flash",
  132. .resource = nor_flash_resources,
  133. .num_resources = ARRAY_SIZE(nor_flash_resources),
  134. .dev = {
  135. .platform_data = &nor_flash_data,
  136. },
  137. };
  138. /* LCDC */
  139. static const struct fb_videomode lcdc_720p_modes[] = {
  140. {
  141. .name = "LB070WV1",
  142. .sync = 0, /* hsync and vsync are active low */
  143. .xres = 1280,
  144. .yres = 720,
  145. .left_margin = 220,
  146. .right_margin = 110,
  147. .hsync_len = 40,
  148. .upper_margin = 20,
  149. .lower_margin = 5,
  150. .vsync_len = 5,
  151. },
  152. };
  153. static const struct fb_videomode lcdc_vga_modes[] = {
  154. {
  155. .name = "LB070WV1",
  156. .sync = 0, /* hsync and vsync are active low */
  157. .xres = 640,
  158. .yres = 480,
  159. .left_margin = 105,
  160. .right_margin = 50,
  161. .hsync_len = 96,
  162. .upper_margin = 33,
  163. .lower_margin = 10,
  164. .vsync_len = 2,
  165. },
  166. };
  167. static struct sh_mobile_lcdc_info lcdc_info = {
  168. .clock_source = LCDC_CLK_EXTERNAL,
  169. .ch[0] = {
  170. .chan = LCDC_CHAN_MAINLCD,
  171. .fourcc = V4L2_PIX_FMT_RGB565,
  172. .clock_divider = 1,
  173. .panel_cfg = { /* 7.0 inch */
  174. .width = 152,
  175. .height = 91,
  176. },
  177. }
  178. };
  179. static struct resource lcdc_resources[] = {
  180. [0] = {
  181. .name = "LCDC",
  182. .start = 0xfe940000,
  183. .end = 0xfe942fff,
  184. .flags = IORESOURCE_MEM,
  185. },
  186. [1] = {
  187. .start = evt2irq(0xf40),
  188. .flags = IORESOURCE_IRQ,
  189. },
  190. };
  191. static struct platform_device lcdc_device = {
  192. .name = "sh_mobile_lcdc_fb",
  193. .num_resources = ARRAY_SIZE(lcdc_resources),
  194. .resource = lcdc_resources,
  195. .dev = {
  196. .platform_data = &lcdc_info,
  197. },
  198. };
  199. /* CEU0 */
  200. static struct sh_mobile_ceu_info sh_mobile_ceu0_info = {
  201. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  202. };
  203. static struct resource ceu0_resources[] = {
  204. [0] = {
  205. .name = "CEU0",
  206. .start = 0xfe910000,
  207. .end = 0xfe91009f,
  208. .flags = IORESOURCE_MEM,
  209. },
  210. [1] = {
  211. .start = evt2irq(0x880),
  212. .flags = IORESOURCE_IRQ,
  213. },
  214. [2] = {
  215. /* place holder for contiguous memory */
  216. },
  217. };
  218. static struct platform_device ceu0_device = {
  219. .name = "sh_mobile_ceu",
  220. .id = 0, /* "ceu0" clock */
  221. .num_resources = ARRAY_SIZE(ceu0_resources),
  222. .resource = ceu0_resources,
  223. .dev = {
  224. .platform_data = &sh_mobile_ceu0_info,
  225. },
  226. };
  227. /* CEU1 */
  228. static struct sh_mobile_ceu_info sh_mobile_ceu1_info = {
  229. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  230. };
  231. static struct resource ceu1_resources[] = {
  232. [0] = {
  233. .name = "CEU1",
  234. .start = 0xfe914000,
  235. .end = 0xfe91409f,
  236. .flags = IORESOURCE_MEM,
  237. },
  238. [1] = {
  239. .start = evt2irq(0x9e0),
  240. .flags = IORESOURCE_IRQ,
  241. },
  242. [2] = {
  243. /* place holder for contiguous memory */
  244. },
  245. };
  246. static struct platform_device ceu1_device = {
  247. .name = "sh_mobile_ceu",
  248. .id = 1, /* "ceu1" clock */
  249. .num_resources = ARRAY_SIZE(ceu1_resources),
  250. .resource = ceu1_resources,
  251. .dev = {
  252. .platform_data = &sh_mobile_ceu1_info,
  253. },
  254. };
  255. /* FSI */
  256. /* change J20, J21, J22 pin to 1-2 connection to use slave mode */
  257. static struct resource fsi_resources[] = {
  258. [0] = {
  259. .name = "FSI",
  260. .start = 0xFE3C0000,
  261. .end = 0xFE3C021d,
  262. .flags = IORESOURCE_MEM,
  263. },
  264. [1] = {
  265. .start = evt2irq(0xf80),
  266. .flags = IORESOURCE_IRQ,
  267. },
  268. };
  269. static struct platform_device fsi_device = {
  270. .name = "sh_fsi",
  271. .id = 0,
  272. .num_resources = ARRAY_SIZE(fsi_resources),
  273. .resource = fsi_resources,
  274. };
  275. static struct asoc_simple_card_info fsi_ak4642_info = {
  276. .name = "AK4642",
  277. .card = "FSIA-AK4642",
  278. .codec = "ak4642-codec.0-0012",
  279. .platform = "sh_fsi.0",
  280. .daifmt = SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_CBM_CFM,
  281. .cpu_dai = {
  282. .name = "fsia-dai",
  283. },
  284. .codec_dai = {
  285. .name = "ak4642-hifi",
  286. .sysclk = 11289600,
  287. },
  288. };
  289. static struct platform_device fsi_ak4642_device = {
  290. .name = "asoc-simple-card",
  291. .dev = {
  292. .platform_data = &fsi_ak4642_info,
  293. },
  294. };
  295. /* KEYSC in SoC (Needs SW33-2 set to ON) */
  296. static struct sh_keysc_info keysc_info = {
  297. .mode = SH_KEYSC_MODE_1,
  298. .scan_timing = 3,
  299. .delay = 50,
  300. .keycodes = {
  301. KEY_1, KEY_2, KEY_3, KEY_4, KEY_5,
  302. KEY_6, KEY_7, KEY_8, KEY_9, KEY_A,
  303. KEY_B, KEY_C, KEY_D, KEY_E, KEY_F,
  304. KEY_G, KEY_H, KEY_I, KEY_K, KEY_L,
  305. KEY_M, KEY_N, KEY_O, KEY_P, KEY_Q,
  306. KEY_R, KEY_S, KEY_T, KEY_U, KEY_V,
  307. },
  308. };
  309. static struct resource keysc_resources[] = {
  310. [0] = {
  311. .name = "KEYSC",
  312. .start = 0x044b0000,
  313. .end = 0x044b000f,
  314. .flags = IORESOURCE_MEM,
  315. },
  316. [1] = {
  317. .start = evt2irq(0xbe0),
  318. .flags = IORESOURCE_IRQ,
  319. },
  320. };
  321. static struct platform_device keysc_device = {
  322. .name = "sh_keysc",
  323. .id = 0, /* "keysc0" clock */
  324. .num_resources = ARRAY_SIZE(keysc_resources),
  325. .resource = keysc_resources,
  326. .dev = {
  327. .platform_data = &keysc_info,
  328. },
  329. };
  330. /* SH Eth */
  331. static struct resource sh_eth_resources[] = {
  332. [0] = {
  333. .start = SH_ETH_ADDR,
  334. .end = SH_ETH_ADDR + 0x1FC - 1,
  335. .flags = IORESOURCE_MEM,
  336. },
  337. [1] = {
  338. .start = evt2irq(0xd60),
  339. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  340. },
  341. };
  342. static struct sh_eth_plat_data sh_eth_plat = {
  343. .phy = 0x1f, /* SMSC LAN8187 */
  344. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  345. .phy_interface = PHY_INTERFACE_MODE_MII,
  346. };
  347. static struct platform_device sh_eth_device = {
  348. .name = "sh7724-ether",
  349. .id = 0,
  350. .dev = {
  351. .platform_data = &sh_eth_plat,
  352. },
  353. .num_resources = ARRAY_SIZE(sh_eth_resources),
  354. .resource = sh_eth_resources,
  355. };
  356. static struct r8a66597_platdata sh7724_usb0_host_data = {
  357. .on_chip = 1,
  358. };
  359. static struct resource sh7724_usb0_host_resources[] = {
  360. [0] = {
  361. .start = 0xa4d80000,
  362. .end = 0xa4d80124 - 1,
  363. .flags = IORESOURCE_MEM,
  364. },
  365. [1] = {
  366. .start = evt2irq(0xa20),
  367. .end = evt2irq(0xa20),
  368. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  369. },
  370. };
  371. static struct platform_device sh7724_usb0_host_device = {
  372. .name = "r8a66597_hcd",
  373. .id = 0,
  374. .dev = {
  375. .dma_mask = NULL, /* not use dma */
  376. .coherent_dma_mask = 0xffffffff,
  377. .platform_data = &sh7724_usb0_host_data,
  378. },
  379. .num_resources = ARRAY_SIZE(sh7724_usb0_host_resources),
  380. .resource = sh7724_usb0_host_resources,
  381. };
  382. static struct r8a66597_platdata sh7724_usb1_gadget_data = {
  383. .on_chip = 1,
  384. };
  385. static struct resource sh7724_usb1_gadget_resources[] = {
  386. [0] = {
  387. .start = 0xa4d90000,
  388. .end = 0xa4d90123,
  389. .flags = IORESOURCE_MEM,
  390. },
  391. [1] = {
  392. .start = evt2irq(0xa40),
  393. .end = evt2irq(0xa40),
  394. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  395. },
  396. };
  397. static struct platform_device sh7724_usb1_gadget_device = {
  398. .name = "r8a66597_udc",
  399. .id = 1, /* USB1 */
  400. .dev = {
  401. .dma_mask = NULL, /* not use dma */
  402. .coherent_dma_mask = 0xffffffff,
  403. .platform_data = &sh7724_usb1_gadget_data,
  404. },
  405. .num_resources = ARRAY_SIZE(sh7724_usb1_gadget_resources),
  406. .resource = sh7724_usb1_gadget_resources,
  407. };
  408. /* Fixed 3.3V regulator to be used by SDHI0, SDHI1 */
  409. static struct regulator_consumer_supply fixed3v3_power_consumers[] =
  410. {
  411. REGULATOR_SUPPLY("vmmc", "sh_mobile_sdhi.0"),
  412. REGULATOR_SUPPLY("vqmmc", "sh_mobile_sdhi.0"),
  413. REGULATOR_SUPPLY("vmmc", "sh_mobile_sdhi.1"),
  414. REGULATOR_SUPPLY("vqmmc", "sh_mobile_sdhi.1"),
  415. };
  416. static struct resource sdhi0_cn7_resources[] = {
  417. [0] = {
  418. .name = "SDHI0",
  419. .start = 0x04ce0000,
  420. .end = 0x04ce00ff,
  421. .flags = IORESOURCE_MEM,
  422. },
  423. [1] = {
  424. .start = evt2irq(0xe80),
  425. .flags = IORESOURCE_IRQ,
  426. },
  427. };
  428. static struct sh_mobile_sdhi_info sh7724_sdhi0_data = {
  429. .dma_slave_tx = SHDMA_SLAVE_SDHI0_TX,
  430. .dma_slave_rx = SHDMA_SLAVE_SDHI0_RX,
  431. .tmio_caps = MMC_CAP_SDIO_IRQ,
  432. };
  433. static struct platform_device sdhi0_cn7_device = {
  434. .name = "sh_mobile_sdhi",
  435. .id = 0,
  436. .num_resources = ARRAY_SIZE(sdhi0_cn7_resources),
  437. .resource = sdhi0_cn7_resources,
  438. .dev = {
  439. .platform_data = &sh7724_sdhi0_data,
  440. },
  441. };
  442. static struct resource sdhi1_cn8_resources[] = {
  443. [0] = {
  444. .name = "SDHI1",
  445. .start = 0x04cf0000,
  446. .end = 0x04cf00ff,
  447. .flags = IORESOURCE_MEM,
  448. },
  449. [1] = {
  450. .start = evt2irq(0x4e0),
  451. .flags = IORESOURCE_IRQ,
  452. },
  453. };
  454. static struct sh_mobile_sdhi_info sh7724_sdhi1_data = {
  455. .dma_slave_tx = SHDMA_SLAVE_SDHI1_TX,
  456. .dma_slave_rx = SHDMA_SLAVE_SDHI1_RX,
  457. .tmio_caps = MMC_CAP_SDIO_IRQ,
  458. };
  459. static struct platform_device sdhi1_cn8_device = {
  460. .name = "sh_mobile_sdhi",
  461. .id = 1,
  462. .num_resources = ARRAY_SIZE(sdhi1_cn8_resources),
  463. .resource = sdhi1_cn8_resources,
  464. .dev = {
  465. .platform_data = &sh7724_sdhi1_data,
  466. },
  467. };
  468. /* IrDA */
  469. static struct resource irda_resources[] = {
  470. [0] = {
  471. .name = "IrDA",
  472. .start = 0xA45D0000,
  473. .end = 0xA45D0049,
  474. .flags = IORESOURCE_MEM,
  475. },
  476. [1] = {
  477. .start = evt2irq(0x480),
  478. .flags = IORESOURCE_IRQ,
  479. },
  480. };
  481. static struct platform_device irda_device = {
  482. .name = "sh_sir",
  483. .num_resources = ARRAY_SIZE(irda_resources),
  484. .resource = irda_resources,
  485. };
  486. #include <media/ak881x.h>
  487. #include <media/sh_vou.h>
  488. static struct ak881x_pdata ak881x_pdata = {
  489. .flags = AK881X_IF_MODE_SLAVE,
  490. };
  491. static struct i2c_board_info ak8813 = {
  492. /* With open J18 jumper address is 0x21 */
  493. I2C_BOARD_INFO("ak8813", 0x20),
  494. .platform_data = &ak881x_pdata,
  495. };
  496. static struct sh_vou_pdata sh_vou_pdata = {
  497. .bus_fmt = SH_VOU_BUS_8BIT,
  498. .flags = SH_VOU_HSYNC_LOW | SH_VOU_VSYNC_LOW,
  499. .board_info = &ak8813,
  500. .i2c_adap = 0,
  501. };
  502. static struct resource sh_vou_resources[] = {
  503. [0] = {
  504. .start = 0xfe960000,
  505. .end = 0xfe962043,
  506. .flags = IORESOURCE_MEM,
  507. },
  508. [1] = {
  509. .start = evt2irq(0x8e0),
  510. .flags = IORESOURCE_IRQ,
  511. },
  512. };
  513. static struct platform_device vou_device = {
  514. .name = "sh-vou",
  515. .id = -1,
  516. .num_resources = ARRAY_SIZE(sh_vou_resources),
  517. .resource = sh_vou_resources,
  518. .dev = {
  519. .platform_data = &sh_vou_pdata,
  520. },
  521. };
  522. static struct platform_device *ms7724se_devices[] __initdata = {
  523. &heartbeat_device,
  524. &smc91x_eth_device,
  525. &lcdc_device,
  526. &nor_flash_device,
  527. &ceu0_device,
  528. &ceu1_device,
  529. &keysc_device,
  530. &sh_eth_device,
  531. &sh7724_usb0_host_device,
  532. &sh7724_usb1_gadget_device,
  533. &fsi_device,
  534. &fsi_ak4642_device,
  535. &sdhi0_cn7_device,
  536. &sdhi1_cn8_device,
  537. &irda_device,
  538. &vou_device,
  539. };
  540. /* I2C device */
  541. static struct i2c_board_info i2c0_devices[] = {
  542. {
  543. I2C_BOARD_INFO("ak4642", 0x12),
  544. },
  545. };
  546. #define EEPROM_OP 0xBA206000
  547. #define EEPROM_ADR 0xBA206004
  548. #define EEPROM_DATA 0xBA20600C
  549. #define EEPROM_STAT 0xBA206010
  550. #define EEPROM_STRT 0xBA206014
  551. static int __init sh_eth_is_eeprom_ready(void)
  552. {
  553. int t = 10000;
  554. while (t--) {
  555. if (!__raw_readw(EEPROM_STAT))
  556. return 1;
  557. udelay(1);
  558. }
  559. printk(KERN_ERR "ms7724se can not access to eeprom\n");
  560. return 0;
  561. }
  562. static void __init sh_eth_init(void)
  563. {
  564. int i;
  565. u16 mac;
  566. /* check EEPROM status */
  567. if (!sh_eth_is_eeprom_ready())
  568. return;
  569. /* read MAC addr from EEPROM */
  570. for (i = 0 ; i < 3 ; i++) {
  571. __raw_writew(0x0, EEPROM_OP); /* read */
  572. __raw_writew(i*2, EEPROM_ADR);
  573. __raw_writew(0x1, EEPROM_STRT);
  574. if (!sh_eth_is_eeprom_ready())
  575. return;
  576. mac = __raw_readw(EEPROM_DATA);
  577. sh_eth_plat.mac_addr[i << 1] = mac & 0xff;
  578. sh_eth_plat.mac_addr[(i << 1) + 1] = mac >> 8;
  579. }
  580. }
  581. #define SW4140 0xBA201000
  582. #define FPGA_OUT 0xBA200400
  583. #define PORT_HIZA 0xA4050158
  584. #define PORT_MSELCRB 0xA4050182
  585. #define SW41_A 0x0100
  586. #define SW41_B 0x0200
  587. #define SW41_C 0x0400
  588. #define SW41_D 0x0800
  589. #define SW41_E 0x1000
  590. #define SW41_F 0x2000
  591. #define SW41_G 0x4000
  592. #define SW41_H 0x8000
  593. extern char ms7724se_sdram_enter_start;
  594. extern char ms7724se_sdram_enter_end;
  595. extern char ms7724se_sdram_leave_start;
  596. extern char ms7724se_sdram_leave_end;
  597. static int __init arch_setup(void)
  598. {
  599. /* enable I2C device */
  600. i2c_register_board_info(0, i2c0_devices,
  601. ARRAY_SIZE(i2c0_devices));
  602. return 0;
  603. }
  604. arch_initcall(arch_setup);
  605. static int __init devices_setup(void)
  606. {
  607. u16 sw = __raw_readw(SW4140); /* select camera, monitor */
  608. struct clk *clk;
  609. u16 fpga_out;
  610. /* register board specific self-refresh code */
  611. sh_mobile_register_self_refresh(SUSP_SH_STANDBY | SUSP_SH_SF |
  612. SUSP_SH_RSTANDBY,
  613. &ms7724se_sdram_enter_start,
  614. &ms7724se_sdram_enter_end,
  615. &ms7724se_sdram_leave_start,
  616. &ms7724se_sdram_leave_end);
  617. regulator_register_always_on(0, "fixed-3.3V", fixed3v3_power_consumers,
  618. ARRAY_SIZE(fixed3v3_power_consumers), 3300000);
  619. /* Reset Release */
  620. fpga_out = __raw_readw(FPGA_OUT);
  621. /* bit4: NTSC_PDN, bit5: NTSC_RESET */
  622. fpga_out &= ~((1 << 1) | /* LAN */
  623. (1 << 4) | /* AK8813 PDN */
  624. (1 << 5) | /* AK8813 RESET */
  625. (1 << 6) | /* VIDEO DAC */
  626. (1 << 7) | /* AK4643 */
  627. (1 << 8) | /* IrDA */
  628. (1 << 12) | /* USB0 */
  629. (1 << 14)); /* RMII */
  630. __raw_writew(fpga_out | (1 << 4), FPGA_OUT);
  631. udelay(10);
  632. /* AK8813 RESET */
  633. __raw_writew(fpga_out | (1 << 5), FPGA_OUT);
  634. udelay(10);
  635. __raw_writew(fpga_out, FPGA_OUT);
  636. /* turn on USB clocks, use external clock */
  637. __raw_writew((__raw_readw(PORT_MSELCRB) & ~0xc000) | 0x8000, PORT_MSELCRB);
  638. /* Let LED9 show STATUS2 */
  639. gpio_request(GPIO_FN_STATUS2, NULL);
  640. /* Lit LED10 show STATUS0 */
  641. gpio_request(GPIO_FN_STATUS0, NULL);
  642. /* Lit LED11 show PDSTATUS */
  643. gpio_request(GPIO_FN_PDSTATUS, NULL);
  644. /* enable USB0 port */
  645. __raw_writew(0x0600, 0xa40501d4);
  646. /* enable USB1 port */
  647. __raw_writew(0x0600, 0xa4050192);
  648. /* enable IRQ 0,1,2 */
  649. gpio_request(GPIO_FN_INTC_IRQ0, NULL);
  650. gpio_request(GPIO_FN_INTC_IRQ1, NULL);
  651. gpio_request(GPIO_FN_INTC_IRQ2, NULL);
  652. /* enable SCIFA3 */
  653. gpio_request(GPIO_FN_SCIF3_I_SCK, NULL);
  654. gpio_request(GPIO_FN_SCIF3_I_RXD, NULL);
  655. gpio_request(GPIO_FN_SCIF3_I_TXD, NULL);
  656. gpio_request(GPIO_FN_SCIF3_I_CTS, NULL);
  657. gpio_request(GPIO_FN_SCIF3_I_RTS, NULL);
  658. /* enable LCDC */
  659. gpio_request(GPIO_FN_LCDD23, NULL);
  660. gpio_request(GPIO_FN_LCDD22, NULL);
  661. gpio_request(GPIO_FN_LCDD21, NULL);
  662. gpio_request(GPIO_FN_LCDD20, NULL);
  663. gpio_request(GPIO_FN_LCDD19, NULL);
  664. gpio_request(GPIO_FN_LCDD18, NULL);
  665. gpio_request(GPIO_FN_LCDD17, NULL);
  666. gpio_request(GPIO_FN_LCDD16, NULL);
  667. gpio_request(GPIO_FN_LCDD15, NULL);
  668. gpio_request(GPIO_FN_LCDD14, NULL);
  669. gpio_request(GPIO_FN_LCDD13, NULL);
  670. gpio_request(GPIO_FN_LCDD12, NULL);
  671. gpio_request(GPIO_FN_LCDD11, NULL);
  672. gpio_request(GPIO_FN_LCDD10, NULL);
  673. gpio_request(GPIO_FN_LCDD9, NULL);
  674. gpio_request(GPIO_FN_LCDD8, NULL);
  675. gpio_request(GPIO_FN_LCDD7, NULL);
  676. gpio_request(GPIO_FN_LCDD6, NULL);
  677. gpio_request(GPIO_FN_LCDD5, NULL);
  678. gpio_request(GPIO_FN_LCDD4, NULL);
  679. gpio_request(GPIO_FN_LCDD3, NULL);
  680. gpio_request(GPIO_FN_LCDD2, NULL);
  681. gpio_request(GPIO_FN_LCDD1, NULL);
  682. gpio_request(GPIO_FN_LCDD0, NULL);
  683. gpio_request(GPIO_FN_LCDDISP, NULL);
  684. gpio_request(GPIO_FN_LCDHSYN, NULL);
  685. gpio_request(GPIO_FN_LCDDCK, NULL);
  686. gpio_request(GPIO_FN_LCDVSYN, NULL);
  687. gpio_request(GPIO_FN_LCDDON, NULL);
  688. gpio_request(GPIO_FN_LCDVEPWC, NULL);
  689. gpio_request(GPIO_FN_LCDVCPWC, NULL);
  690. gpio_request(GPIO_FN_LCDRD, NULL);
  691. gpio_request(GPIO_FN_LCDLCLK, NULL);
  692. __raw_writew((__raw_readw(PORT_HIZA) & ~0x0001), PORT_HIZA);
  693. /* enable CEU0 */
  694. gpio_request(GPIO_FN_VIO0_D15, NULL);
  695. gpio_request(GPIO_FN_VIO0_D14, NULL);
  696. gpio_request(GPIO_FN_VIO0_D13, NULL);
  697. gpio_request(GPIO_FN_VIO0_D12, NULL);
  698. gpio_request(GPIO_FN_VIO0_D11, NULL);
  699. gpio_request(GPIO_FN_VIO0_D10, NULL);
  700. gpio_request(GPIO_FN_VIO0_D9, NULL);
  701. gpio_request(GPIO_FN_VIO0_D8, NULL);
  702. gpio_request(GPIO_FN_VIO0_D7, NULL);
  703. gpio_request(GPIO_FN_VIO0_D6, NULL);
  704. gpio_request(GPIO_FN_VIO0_D5, NULL);
  705. gpio_request(GPIO_FN_VIO0_D4, NULL);
  706. gpio_request(GPIO_FN_VIO0_D3, NULL);
  707. gpio_request(GPIO_FN_VIO0_D2, NULL);
  708. gpio_request(GPIO_FN_VIO0_D1, NULL);
  709. gpio_request(GPIO_FN_VIO0_D0, NULL);
  710. gpio_request(GPIO_FN_VIO0_VD, NULL);
  711. gpio_request(GPIO_FN_VIO0_CLK, NULL);
  712. gpio_request(GPIO_FN_VIO0_FLD, NULL);
  713. gpio_request(GPIO_FN_VIO0_HD, NULL);
  714. platform_resource_setup_memory(&ceu0_device, "ceu0", 4 << 20);
  715. /* enable CEU1 */
  716. gpio_request(GPIO_FN_VIO1_D7, NULL);
  717. gpio_request(GPIO_FN_VIO1_D6, NULL);
  718. gpio_request(GPIO_FN_VIO1_D5, NULL);
  719. gpio_request(GPIO_FN_VIO1_D4, NULL);
  720. gpio_request(GPIO_FN_VIO1_D3, NULL);
  721. gpio_request(GPIO_FN_VIO1_D2, NULL);
  722. gpio_request(GPIO_FN_VIO1_D1, NULL);
  723. gpio_request(GPIO_FN_VIO1_D0, NULL);
  724. gpio_request(GPIO_FN_VIO1_FLD, NULL);
  725. gpio_request(GPIO_FN_VIO1_HD, NULL);
  726. gpio_request(GPIO_FN_VIO1_VD, NULL);
  727. gpio_request(GPIO_FN_VIO1_CLK, NULL);
  728. platform_resource_setup_memory(&ceu1_device, "ceu1", 4 << 20);
  729. /* KEYSC */
  730. gpio_request(GPIO_FN_KEYOUT5_IN5, NULL);
  731. gpio_request(GPIO_FN_KEYOUT4_IN6, NULL);
  732. gpio_request(GPIO_FN_KEYIN4, NULL);
  733. gpio_request(GPIO_FN_KEYIN3, NULL);
  734. gpio_request(GPIO_FN_KEYIN2, NULL);
  735. gpio_request(GPIO_FN_KEYIN1, NULL);
  736. gpio_request(GPIO_FN_KEYIN0, NULL);
  737. gpio_request(GPIO_FN_KEYOUT3, NULL);
  738. gpio_request(GPIO_FN_KEYOUT2, NULL);
  739. gpio_request(GPIO_FN_KEYOUT1, NULL);
  740. gpio_request(GPIO_FN_KEYOUT0, NULL);
  741. /* enable FSI */
  742. gpio_request(GPIO_FN_FSIMCKA, NULL);
  743. gpio_request(GPIO_FN_FSIIASD, NULL);
  744. gpio_request(GPIO_FN_FSIOASD, NULL);
  745. gpio_request(GPIO_FN_FSIIABCK, NULL);
  746. gpio_request(GPIO_FN_FSIIALRCK, NULL);
  747. gpio_request(GPIO_FN_FSIOABCK, NULL);
  748. gpio_request(GPIO_FN_FSIOALRCK, NULL);
  749. gpio_request(GPIO_FN_CLKAUDIOAO, NULL);
  750. /* set SPU2 clock to 83.4 MHz */
  751. clk = clk_get(NULL, "spu_clk");
  752. if (!IS_ERR(clk)) {
  753. clk_set_rate(clk, clk_round_rate(clk, 83333333));
  754. clk_put(clk);
  755. }
  756. /* change parent of FSI A */
  757. clk = clk_get(NULL, "fsia_clk");
  758. if (!IS_ERR(clk)) {
  759. /* 48kHz dummy clock was used to make sure 1/1 divide */
  760. clk_set_rate(&sh7724_fsimcka_clk, 48000);
  761. clk_set_parent(clk, &sh7724_fsimcka_clk);
  762. clk_set_rate(clk, 48000);
  763. clk_put(clk);
  764. }
  765. /* SDHI0 connected to cn7 */
  766. gpio_request(GPIO_FN_SDHI0CD, NULL);
  767. gpio_request(GPIO_FN_SDHI0WP, NULL);
  768. gpio_request(GPIO_FN_SDHI0D3, NULL);
  769. gpio_request(GPIO_FN_SDHI0D2, NULL);
  770. gpio_request(GPIO_FN_SDHI0D1, NULL);
  771. gpio_request(GPIO_FN_SDHI0D0, NULL);
  772. gpio_request(GPIO_FN_SDHI0CMD, NULL);
  773. gpio_request(GPIO_FN_SDHI0CLK, NULL);
  774. /* SDHI1 connected to cn8 */
  775. gpio_request(GPIO_FN_SDHI1CD, NULL);
  776. gpio_request(GPIO_FN_SDHI1WP, NULL);
  777. gpio_request(GPIO_FN_SDHI1D3, NULL);
  778. gpio_request(GPIO_FN_SDHI1D2, NULL);
  779. gpio_request(GPIO_FN_SDHI1D1, NULL);
  780. gpio_request(GPIO_FN_SDHI1D0, NULL);
  781. gpio_request(GPIO_FN_SDHI1CMD, NULL);
  782. gpio_request(GPIO_FN_SDHI1CLK, NULL);
  783. /* enable IrDA */
  784. gpio_request(GPIO_FN_IRDA_OUT, NULL);
  785. gpio_request(GPIO_FN_IRDA_IN, NULL);
  786. /*
  787. * enable SH-Eth
  788. *
  789. * please remove J33 pin from your board !!
  790. *
  791. * ms7724 board should not use GPIO_FN_LNKSTA pin
  792. * So, This time PTX5 is set to input pin
  793. */
  794. gpio_request(GPIO_FN_RMII_RXD0, NULL);
  795. gpio_request(GPIO_FN_RMII_RXD1, NULL);
  796. gpio_request(GPIO_FN_RMII_TXD0, NULL);
  797. gpio_request(GPIO_FN_RMII_TXD1, NULL);
  798. gpio_request(GPIO_FN_RMII_REF_CLK, NULL);
  799. gpio_request(GPIO_FN_RMII_TX_EN, NULL);
  800. gpio_request(GPIO_FN_RMII_RX_ER, NULL);
  801. gpio_request(GPIO_FN_RMII_CRS_DV, NULL);
  802. gpio_request(GPIO_FN_MDIO, NULL);
  803. gpio_request(GPIO_FN_MDC, NULL);
  804. gpio_request(GPIO_PTX5, NULL);
  805. gpio_direction_input(GPIO_PTX5);
  806. sh_eth_init();
  807. if (sw & SW41_B) {
  808. /* 720p */
  809. lcdc_info.ch[0].lcd_modes = lcdc_720p_modes;
  810. lcdc_info.ch[0].num_modes = ARRAY_SIZE(lcdc_720p_modes);
  811. } else {
  812. /* VGA */
  813. lcdc_info.ch[0].lcd_modes = lcdc_vga_modes;
  814. lcdc_info.ch[0].num_modes = ARRAY_SIZE(lcdc_vga_modes);
  815. }
  816. if (sw & SW41_A) {
  817. /* Digital monitor */
  818. lcdc_info.ch[0].interface_type = RGB18;
  819. lcdc_info.ch[0].flags = 0;
  820. } else {
  821. /* Analog monitor */
  822. lcdc_info.ch[0].interface_type = RGB24;
  823. lcdc_info.ch[0].flags = LCDC_FLAGS_DWPOL;
  824. }
  825. /* VOU */
  826. gpio_request(GPIO_FN_DV_D15, NULL);
  827. gpio_request(GPIO_FN_DV_D14, NULL);
  828. gpio_request(GPIO_FN_DV_D13, NULL);
  829. gpio_request(GPIO_FN_DV_D12, NULL);
  830. gpio_request(GPIO_FN_DV_D11, NULL);
  831. gpio_request(GPIO_FN_DV_D10, NULL);
  832. gpio_request(GPIO_FN_DV_D9, NULL);
  833. gpio_request(GPIO_FN_DV_D8, NULL);
  834. gpio_request(GPIO_FN_DV_CLKI, NULL);
  835. gpio_request(GPIO_FN_DV_CLK, NULL);
  836. gpio_request(GPIO_FN_DV_VSYNC, NULL);
  837. gpio_request(GPIO_FN_DV_HSYNC, NULL);
  838. return platform_add_devices(ms7724se_devices,
  839. ARRAY_SIZE(ms7724se_devices));
  840. }
  841. device_initcall(devices_setup);
  842. static struct sh_machine_vector mv_ms7724se __initmv = {
  843. .mv_name = "ms7724se",
  844. .mv_init_irq = init_se7724_IRQ,
  845. };