processor.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999
  4. * Author(s): Hartmut Penner (hp@de.ibm.com),
  5. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  6. *
  7. * Derived from "include/asm-i386/processor.h"
  8. * Copyright (C) 1994, Linus Torvalds
  9. */
  10. #ifndef __ASM_S390_PROCESSOR_H
  11. #define __ASM_S390_PROCESSOR_H
  12. #define CIF_MCCK_PENDING 0 /* machine check handling is pending */
  13. #define CIF_ASCE 1 /* user asce needs fixup / uaccess */
  14. #define _CIF_MCCK_PENDING (1<<CIF_MCCK_PENDING)
  15. #define _CIF_ASCE (1<<CIF_ASCE)
  16. #ifndef __ASSEMBLY__
  17. #include <linux/linkage.h>
  18. #include <linux/irqflags.h>
  19. #include <asm/cpu.h>
  20. #include <asm/page.h>
  21. #include <asm/ptrace.h>
  22. #include <asm/setup.h>
  23. #include <asm/runtime_instr.h>
  24. static inline void set_cpu_flag(int flag)
  25. {
  26. S390_lowcore.cpu_flags |= (1U << flag);
  27. }
  28. static inline void clear_cpu_flag(int flag)
  29. {
  30. S390_lowcore.cpu_flags &= ~(1U << flag);
  31. }
  32. static inline int test_cpu_flag(int flag)
  33. {
  34. return !!(S390_lowcore.cpu_flags & (1U << flag));
  35. }
  36. /*
  37. * Default implementation of macro that returns current
  38. * instruction pointer ("program counter").
  39. */
  40. #define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
  41. static inline void get_cpu_id(struct cpuid *ptr)
  42. {
  43. asm volatile("stidp %0" : "=Q" (*ptr));
  44. }
  45. extern void s390_adjust_jiffies(void);
  46. extern const struct seq_operations cpuinfo_op;
  47. extern int sysctl_ieee_emulation_warnings;
  48. extern void execve_tail(void);
  49. /*
  50. * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
  51. */
  52. #ifndef CONFIG_64BIT
  53. #define TASK_SIZE (1UL << 31)
  54. #define TASK_MAX_SIZE (1UL << 31)
  55. #define TASK_UNMAPPED_BASE (1UL << 30)
  56. #else /* CONFIG_64BIT */
  57. #define TASK_SIZE_OF(tsk) ((tsk)->mm->context.asce_limit)
  58. #define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
  59. (1UL << 30) : (1UL << 41))
  60. #define TASK_SIZE TASK_SIZE_OF(current)
  61. #define TASK_MAX_SIZE (1UL << 53)
  62. #endif /* CONFIG_64BIT */
  63. #ifndef CONFIG_64BIT
  64. #define STACK_TOP (1UL << 31)
  65. #define STACK_TOP_MAX (1UL << 31)
  66. #else /* CONFIG_64BIT */
  67. #define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
  68. #define STACK_TOP_MAX (1UL << 42)
  69. #endif /* CONFIG_64BIT */
  70. #define HAVE_ARCH_PICK_MMAP_LAYOUT
  71. typedef struct {
  72. __u32 ar4;
  73. } mm_segment_t;
  74. /*
  75. * Thread structure
  76. */
  77. struct thread_struct {
  78. s390_fp_regs fp_regs;
  79. unsigned int acrs[NUM_ACRS];
  80. unsigned long ksp; /* kernel stack pointer */
  81. mm_segment_t mm_segment;
  82. unsigned long gmap_addr; /* address of last gmap fault. */
  83. unsigned int gmap_pfault; /* signal of a pending guest pfault */
  84. struct per_regs per_user; /* User specified PER registers */
  85. struct per_event per_event; /* Cause of the last PER trap */
  86. unsigned long per_flags; /* Flags to control debug behavior */
  87. /* pfault_wait is used to block the process on a pfault event */
  88. unsigned long pfault_wait;
  89. struct list_head list;
  90. /* cpu runtime instrumentation */
  91. struct runtime_instr_cb *ri_cb;
  92. int ri_signum;
  93. #ifdef CONFIG_64BIT
  94. unsigned char trap_tdb[256]; /* Transaction abort diagnose block */
  95. #endif
  96. };
  97. /* Flag to disable transactions. */
  98. #define PER_FLAG_NO_TE 1UL
  99. /* Flag to enable random transaction aborts. */
  100. #define PER_FLAG_TE_ABORT_RAND 2UL
  101. /* Flag to specify random transaction abort mode:
  102. * - abort each transaction at a random instruction before TEND if set.
  103. * - abort random transactions at a random instruction if cleared.
  104. */
  105. #define PER_FLAG_TE_ABORT_RAND_TEND 4UL
  106. typedef struct thread_struct thread_struct;
  107. /*
  108. * Stack layout of a C stack frame.
  109. */
  110. #ifndef __PACK_STACK
  111. struct stack_frame {
  112. unsigned long back_chain;
  113. unsigned long empty1[5];
  114. unsigned long gprs[10];
  115. unsigned int empty2[8];
  116. };
  117. #else
  118. struct stack_frame {
  119. unsigned long empty1[5];
  120. unsigned int empty2[8];
  121. unsigned long gprs[10];
  122. unsigned long back_chain;
  123. };
  124. #endif
  125. #define ARCH_MIN_TASKALIGN 8
  126. #define INIT_THREAD { \
  127. .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
  128. }
  129. /*
  130. * Do necessary setup to start up a new thread.
  131. */
  132. #define start_thread(regs, new_psw, new_stackp) do { \
  133. regs->psw.mask = PSW_USER_BITS | PSW_MASK_EA | PSW_MASK_BA; \
  134. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  135. regs->gprs[15] = new_stackp; \
  136. execve_tail(); \
  137. } while (0)
  138. #define start_thread31(regs, new_psw, new_stackp) do { \
  139. regs->psw.mask = PSW_USER_BITS | PSW_MASK_BA; \
  140. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  141. regs->gprs[15] = new_stackp; \
  142. crst_table_downgrade(current->mm, 1UL << 31); \
  143. execve_tail(); \
  144. } while (0)
  145. /* Forward declaration, a strange C thing */
  146. struct task_struct;
  147. struct mm_struct;
  148. struct seq_file;
  149. #ifdef CONFIG_64BIT
  150. extern void show_cacheinfo(struct seq_file *m);
  151. #else
  152. static inline void show_cacheinfo(struct seq_file *m) { }
  153. #endif
  154. /* Free all resources held by a thread. */
  155. extern void release_thread(struct task_struct *);
  156. /*
  157. * Return saved PC of a blocked thread.
  158. */
  159. extern unsigned long thread_saved_pc(struct task_struct *t);
  160. unsigned long get_wchan(struct task_struct *p);
  161. #define task_pt_regs(tsk) ((struct pt_regs *) \
  162. (task_stack_page(tsk) + THREAD_SIZE) - 1)
  163. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
  164. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
  165. /* Has task runtime instrumentation enabled ? */
  166. #define is_ri_task(tsk) (!!(tsk)->thread.ri_cb)
  167. static inline unsigned short stap(void)
  168. {
  169. unsigned short cpu_address;
  170. asm volatile("stap %0" : "=m" (cpu_address));
  171. return cpu_address;
  172. }
  173. /*
  174. * Give up the time slice of the virtual PU.
  175. */
  176. static inline void cpu_relax(void)
  177. {
  178. if (MACHINE_HAS_DIAG44)
  179. asm volatile("diag 0,0,68");
  180. barrier();
  181. }
  182. #define arch_mutex_cpu_relax() barrier()
  183. static inline void psw_set_key(unsigned int key)
  184. {
  185. asm volatile("spka 0(%0)" : : "d" (key));
  186. }
  187. /*
  188. * Set PSW to specified value.
  189. */
  190. static inline void __load_psw(psw_t psw)
  191. {
  192. #ifndef CONFIG_64BIT
  193. asm volatile("lpsw %0" : : "Q" (psw) : "cc");
  194. #else
  195. asm volatile("lpswe %0" : : "Q" (psw) : "cc");
  196. #endif
  197. }
  198. /*
  199. * Set PSW mask to specified value, while leaving the
  200. * PSW addr pointing to the next instruction.
  201. */
  202. static inline void __load_psw_mask (unsigned long mask)
  203. {
  204. unsigned long addr;
  205. psw_t psw;
  206. psw.mask = mask;
  207. #ifndef CONFIG_64BIT
  208. asm volatile(
  209. " basr %0,0\n"
  210. "0: ahi %0,1f-0b\n"
  211. " st %0,%O1+4(%R1)\n"
  212. " lpsw %1\n"
  213. "1:"
  214. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  215. #else /* CONFIG_64BIT */
  216. asm volatile(
  217. " larl %0,1f\n"
  218. " stg %0,%O1+8(%R1)\n"
  219. " lpswe %1\n"
  220. "1:"
  221. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  222. #endif /* CONFIG_64BIT */
  223. }
  224. /*
  225. * Rewind PSW instruction address by specified number of bytes.
  226. */
  227. static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
  228. {
  229. #ifndef CONFIG_64BIT
  230. if (psw.addr & PSW_ADDR_AMODE)
  231. /* 31 bit mode */
  232. return (psw.addr - ilc) | PSW_ADDR_AMODE;
  233. /* 24 bit mode */
  234. return (psw.addr - ilc) & ((1UL << 24) - 1);
  235. #else
  236. unsigned long mask;
  237. mask = (psw.mask & PSW_MASK_EA) ? -1UL :
  238. (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
  239. (1UL << 24) - 1;
  240. return (psw.addr - ilc) & mask;
  241. #endif
  242. }
  243. /*
  244. * Function to drop a processor into disabled wait state
  245. */
  246. static inline void __noreturn disabled_wait(unsigned long code)
  247. {
  248. unsigned long ctl_buf;
  249. psw_t dw_psw;
  250. dw_psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
  251. dw_psw.addr = code;
  252. /*
  253. * Store status and then load disabled wait psw,
  254. * the processor is dead afterwards
  255. */
  256. #ifndef CONFIG_64BIT
  257. asm volatile(
  258. " stctl 0,0,0(%2)\n"
  259. " ni 0(%2),0xef\n" /* switch off protection */
  260. " lctl 0,0,0(%2)\n"
  261. " stpt 0xd8\n" /* store timer */
  262. " stckc 0xe0\n" /* store clock comparator */
  263. " stpx 0x108\n" /* store prefix register */
  264. " stam 0,15,0x120\n" /* store access registers */
  265. " std 0,0x160\n" /* store f0 */
  266. " std 2,0x168\n" /* store f2 */
  267. " std 4,0x170\n" /* store f4 */
  268. " std 6,0x178\n" /* store f6 */
  269. " stm 0,15,0x180\n" /* store general registers */
  270. " stctl 0,15,0x1c0\n" /* store control registers */
  271. " oi 0x1c0,0x10\n" /* fake protection bit */
  272. " lpsw 0(%1)"
  273. : "=m" (ctl_buf)
  274. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc");
  275. #else /* CONFIG_64BIT */
  276. asm volatile(
  277. " stctg 0,0,0(%2)\n"
  278. " ni 4(%2),0xef\n" /* switch off protection */
  279. " lctlg 0,0,0(%2)\n"
  280. " lghi 1,0x1000\n"
  281. " stpt 0x328(1)\n" /* store timer */
  282. " stckc 0x330(1)\n" /* store clock comparator */
  283. " stpx 0x318(1)\n" /* store prefix register */
  284. " stam 0,15,0x340(1)\n"/* store access registers */
  285. " stfpc 0x31c(1)\n" /* store fpu control */
  286. " std 0,0x200(1)\n" /* store f0 */
  287. " std 1,0x208(1)\n" /* store f1 */
  288. " std 2,0x210(1)\n" /* store f2 */
  289. " std 3,0x218(1)\n" /* store f3 */
  290. " std 4,0x220(1)\n" /* store f4 */
  291. " std 5,0x228(1)\n" /* store f5 */
  292. " std 6,0x230(1)\n" /* store f6 */
  293. " std 7,0x238(1)\n" /* store f7 */
  294. " std 8,0x240(1)\n" /* store f8 */
  295. " std 9,0x248(1)\n" /* store f9 */
  296. " std 10,0x250(1)\n" /* store f10 */
  297. " std 11,0x258(1)\n" /* store f11 */
  298. " std 12,0x260(1)\n" /* store f12 */
  299. " std 13,0x268(1)\n" /* store f13 */
  300. " std 14,0x270(1)\n" /* store f14 */
  301. " std 15,0x278(1)\n" /* store f15 */
  302. " stmg 0,15,0x280(1)\n"/* store general registers */
  303. " stctg 0,15,0x380(1)\n"/* store control registers */
  304. " oi 0x384(1),0x10\n"/* fake protection bit */
  305. " lpswe 0(%1)"
  306. : "=m" (ctl_buf)
  307. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc", "0", "1");
  308. #endif /* CONFIG_64BIT */
  309. while (1);
  310. }
  311. /*
  312. * Use to set psw mask except for the first byte which
  313. * won't be changed by this function.
  314. */
  315. static inline void
  316. __set_psw_mask(unsigned long mask)
  317. {
  318. __load_psw_mask(mask | (arch_local_save_flags() & ~(-1UL >> 8)));
  319. }
  320. #define local_mcck_enable() \
  321. __set_psw_mask(PSW_KERNEL_BITS | PSW_MASK_DAT | PSW_MASK_MCHECK)
  322. #define local_mcck_disable() \
  323. __set_psw_mask(PSW_KERNEL_BITS | PSW_MASK_DAT)
  324. /*
  325. * Basic Machine Check/Program Check Handler.
  326. */
  327. extern void s390_base_mcck_handler(void);
  328. extern void s390_base_pgm_handler(void);
  329. extern void s390_base_ext_handler(void);
  330. extern void (*s390_base_mcck_handler_fn)(void);
  331. extern void (*s390_base_pgm_handler_fn)(void);
  332. extern void (*s390_base_ext_handler_fn)(void);
  333. #define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
  334. extern int memcpy_real(void *, void *, size_t);
  335. extern void memcpy_absolute(void *, void *, size_t);
  336. #define mem_assign_absolute(dest, val) { \
  337. __typeof__(dest) __tmp = (val); \
  338. \
  339. BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
  340. memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
  341. }
  342. /*
  343. * Helper macro for exception table entries
  344. */
  345. #define EX_TABLE(_fault, _target) \
  346. ".section __ex_table,\"a\"\n" \
  347. ".align 4\n" \
  348. ".long (" #_fault ") - .\n" \
  349. ".long (" #_target ") - .\n" \
  350. ".previous\n"
  351. #else /* __ASSEMBLY__ */
  352. #define EX_TABLE(_fault, _target) \
  353. .section __ex_table,"a" ; \
  354. .align 4 ; \
  355. .long (_fault) - . ; \
  356. .long (_target) - . ; \
  357. .previous
  358. #endif /* __ASSEMBLY__ */
  359. #endif /* __ASM_S390_PROCESSOR_H */