mpic.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857
  1. /*
  2. * OpenPIC emulation
  3. *
  4. * Copyright (c) 2004 Jocelyn Mayer
  5. * 2011 Alexander Graf
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include <linux/slab.h>
  26. #include <linux/mutex.h>
  27. #include <linux/kvm_host.h>
  28. #include <linux/errno.h>
  29. #include <linux/fs.h>
  30. #include <linux/anon_inodes.h>
  31. #include <asm/uaccess.h>
  32. #include <asm/mpic.h>
  33. #include <asm/kvm_para.h>
  34. #include <asm/kvm_host.h>
  35. #include <asm/kvm_ppc.h>
  36. #include "iodev.h"
  37. #define MAX_CPU 32
  38. #define MAX_SRC 256
  39. #define MAX_TMR 4
  40. #define MAX_IPI 4
  41. #define MAX_MSI 8
  42. #define MAX_IRQ (MAX_SRC + MAX_IPI + MAX_TMR)
  43. #define VID 0x03 /* MPIC version ID */
  44. /* OpenPIC capability flags */
  45. #define OPENPIC_FLAG_IDR_CRIT (1 << 0)
  46. #define OPENPIC_FLAG_ILR (2 << 0)
  47. /* OpenPIC address map */
  48. #define OPENPIC_REG_SIZE 0x40000
  49. #define OPENPIC_GLB_REG_START 0x0
  50. #define OPENPIC_GLB_REG_SIZE 0x10F0
  51. #define OPENPIC_TMR_REG_START 0x10F0
  52. #define OPENPIC_TMR_REG_SIZE 0x220
  53. #define OPENPIC_MSI_REG_START 0x1600
  54. #define OPENPIC_MSI_REG_SIZE 0x200
  55. #define OPENPIC_SUMMARY_REG_START 0x3800
  56. #define OPENPIC_SUMMARY_REG_SIZE 0x800
  57. #define OPENPIC_SRC_REG_START 0x10000
  58. #define OPENPIC_SRC_REG_SIZE (MAX_SRC * 0x20)
  59. #define OPENPIC_CPU_REG_START 0x20000
  60. #define OPENPIC_CPU_REG_SIZE (0x100 + ((MAX_CPU - 1) * 0x1000))
  61. struct fsl_mpic_info {
  62. int max_ext;
  63. };
  64. static struct fsl_mpic_info fsl_mpic_20 = {
  65. .max_ext = 12,
  66. };
  67. static struct fsl_mpic_info fsl_mpic_42 = {
  68. .max_ext = 12,
  69. };
  70. #define FRR_NIRQ_SHIFT 16
  71. #define FRR_NCPU_SHIFT 8
  72. #define FRR_VID_SHIFT 0
  73. #define VID_REVISION_1_2 2
  74. #define VID_REVISION_1_3 3
  75. #define VIR_GENERIC 0x00000000 /* Generic Vendor ID */
  76. #define GCR_RESET 0x80000000
  77. #define GCR_MODE_PASS 0x00000000
  78. #define GCR_MODE_MIXED 0x20000000
  79. #define GCR_MODE_PROXY 0x60000000
  80. #define TBCR_CI 0x80000000 /* count inhibit */
  81. #define TCCR_TOG 0x80000000 /* toggles when decrement to zero */
  82. #define IDR_EP_SHIFT 31
  83. #define IDR_EP_MASK (1 << IDR_EP_SHIFT)
  84. #define IDR_CI0_SHIFT 30
  85. #define IDR_CI1_SHIFT 29
  86. #define IDR_P1_SHIFT 1
  87. #define IDR_P0_SHIFT 0
  88. #define ILR_INTTGT_MASK 0x000000ff
  89. #define ILR_INTTGT_INT 0x00
  90. #define ILR_INTTGT_CINT 0x01 /* critical */
  91. #define ILR_INTTGT_MCP 0x02 /* machine check */
  92. #define NUM_OUTPUTS 3
  93. #define MSIIR_OFFSET 0x140
  94. #define MSIIR_SRS_SHIFT 29
  95. #define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT)
  96. #define MSIIR_IBS_SHIFT 24
  97. #define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT)
  98. static int get_current_cpu(void)
  99. {
  100. #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
  101. struct kvm_vcpu *vcpu = current->thread.kvm_vcpu;
  102. return vcpu ? vcpu->arch.irq_cpu_id : -1;
  103. #else
  104. /* XXX */
  105. return -1;
  106. #endif
  107. }
  108. static int openpic_cpu_write_internal(void *opaque, gpa_t addr,
  109. u32 val, int idx);
  110. static int openpic_cpu_read_internal(void *opaque, gpa_t addr,
  111. u32 *ptr, int idx);
  112. static inline void write_IRQreg_idr(struct openpic *opp, int n_IRQ,
  113. uint32_t val);
  114. enum irq_type {
  115. IRQ_TYPE_NORMAL = 0,
  116. IRQ_TYPE_FSLINT, /* FSL internal interrupt -- level only */
  117. IRQ_TYPE_FSLSPECIAL, /* FSL timer/IPI interrupt, edge, no polarity */
  118. };
  119. struct irq_queue {
  120. /* Round up to the nearest 64 IRQs so that the queue length
  121. * won't change when moving between 32 and 64 bit hosts.
  122. */
  123. unsigned long queue[BITS_TO_LONGS((MAX_IRQ + 63) & ~63)];
  124. int next;
  125. int priority;
  126. };
  127. struct irq_source {
  128. uint32_t ivpr; /* IRQ vector/priority register */
  129. uint32_t idr; /* IRQ destination register */
  130. uint32_t destmask; /* bitmap of CPU destinations */
  131. int last_cpu;
  132. int output; /* IRQ level, e.g. ILR_INTTGT_INT */
  133. int pending; /* TRUE if IRQ is pending */
  134. enum irq_type type;
  135. bool level:1; /* level-triggered */
  136. bool nomask:1; /* critical interrupts ignore mask on some FSL MPICs */
  137. };
  138. #define IVPR_MASK_SHIFT 31
  139. #define IVPR_MASK_MASK (1 << IVPR_MASK_SHIFT)
  140. #define IVPR_ACTIVITY_SHIFT 30
  141. #define IVPR_ACTIVITY_MASK (1 << IVPR_ACTIVITY_SHIFT)
  142. #define IVPR_MODE_SHIFT 29
  143. #define IVPR_MODE_MASK (1 << IVPR_MODE_SHIFT)
  144. #define IVPR_POLARITY_SHIFT 23
  145. #define IVPR_POLARITY_MASK (1 << IVPR_POLARITY_SHIFT)
  146. #define IVPR_SENSE_SHIFT 22
  147. #define IVPR_SENSE_MASK (1 << IVPR_SENSE_SHIFT)
  148. #define IVPR_PRIORITY_MASK (0xF << 16)
  149. #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16))
  150. #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask)
  151. /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */
  152. #define IDR_EP 0x80000000 /* external pin */
  153. #define IDR_CI 0x40000000 /* critical interrupt */
  154. struct irq_dest {
  155. struct kvm_vcpu *vcpu;
  156. int32_t ctpr; /* CPU current task priority */
  157. struct irq_queue raised;
  158. struct irq_queue servicing;
  159. /* Count of IRQ sources asserting on non-INT outputs */
  160. uint32_t outputs_active[NUM_OUTPUTS];
  161. };
  162. #define MAX_MMIO_REGIONS 10
  163. struct openpic {
  164. struct kvm *kvm;
  165. struct kvm_device *dev;
  166. struct kvm_io_device mmio;
  167. const struct mem_reg *mmio_regions[MAX_MMIO_REGIONS];
  168. int num_mmio_regions;
  169. gpa_t reg_base;
  170. spinlock_t lock;
  171. /* Behavior control */
  172. struct fsl_mpic_info *fsl;
  173. uint32_t model;
  174. uint32_t flags;
  175. uint32_t nb_irqs;
  176. uint32_t vid;
  177. uint32_t vir; /* Vendor identification register */
  178. uint32_t vector_mask;
  179. uint32_t tfrr_reset;
  180. uint32_t ivpr_reset;
  181. uint32_t idr_reset;
  182. uint32_t brr1;
  183. uint32_t mpic_mode_mask;
  184. /* Global registers */
  185. uint32_t frr; /* Feature reporting register */
  186. uint32_t gcr; /* Global configuration register */
  187. uint32_t pir; /* Processor initialization register */
  188. uint32_t spve; /* Spurious vector register */
  189. uint32_t tfrr; /* Timer frequency reporting register */
  190. /* Source registers */
  191. struct irq_source src[MAX_IRQ];
  192. /* Local registers per output pin */
  193. struct irq_dest dst[MAX_CPU];
  194. uint32_t nb_cpus;
  195. /* Timer registers */
  196. struct {
  197. uint32_t tccr; /* Global timer current count register */
  198. uint32_t tbcr; /* Global timer base count register */
  199. } timers[MAX_TMR];
  200. /* Shared MSI registers */
  201. struct {
  202. uint32_t msir; /* Shared Message Signaled Interrupt Register */
  203. } msi[MAX_MSI];
  204. uint32_t max_irq;
  205. uint32_t irq_ipi0;
  206. uint32_t irq_tim0;
  207. uint32_t irq_msi;
  208. };
  209. static void mpic_irq_raise(struct openpic *opp, struct irq_dest *dst,
  210. int output)
  211. {
  212. struct kvm_interrupt irq = {
  213. .irq = KVM_INTERRUPT_SET_LEVEL,
  214. };
  215. if (!dst->vcpu) {
  216. pr_debug("%s: destination cpu %d does not exist\n",
  217. __func__, (int)(dst - &opp->dst[0]));
  218. return;
  219. }
  220. pr_debug("%s: cpu %d output %d\n", __func__, dst->vcpu->arch.irq_cpu_id,
  221. output);
  222. if (output != ILR_INTTGT_INT) /* TODO */
  223. return;
  224. kvm_vcpu_ioctl_interrupt(dst->vcpu, &irq);
  225. }
  226. static void mpic_irq_lower(struct openpic *opp, struct irq_dest *dst,
  227. int output)
  228. {
  229. if (!dst->vcpu) {
  230. pr_debug("%s: destination cpu %d does not exist\n",
  231. __func__, (int)(dst - &opp->dst[0]));
  232. return;
  233. }
  234. pr_debug("%s: cpu %d output %d\n", __func__, dst->vcpu->arch.irq_cpu_id,
  235. output);
  236. if (output != ILR_INTTGT_INT) /* TODO */
  237. return;
  238. kvmppc_core_dequeue_external(dst->vcpu);
  239. }
  240. static inline void IRQ_setbit(struct irq_queue *q, int n_IRQ)
  241. {
  242. set_bit(n_IRQ, q->queue);
  243. }
  244. static inline void IRQ_resetbit(struct irq_queue *q, int n_IRQ)
  245. {
  246. clear_bit(n_IRQ, q->queue);
  247. }
  248. static inline int IRQ_testbit(struct irq_queue *q, int n_IRQ)
  249. {
  250. return test_bit(n_IRQ, q->queue);
  251. }
  252. static void IRQ_check(struct openpic *opp, struct irq_queue *q)
  253. {
  254. int irq = -1;
  255. int next = -1;
  256. int priority = -1;
  257. for (;;) {
  258. irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
  259. if (irq == opp->max_irq)
  260. break;
  261. pr_debug("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n",
  262. irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
  263. if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
  264. next = irq;
  265. priority = IVPR_PRIORITY(opp->src[irq].ivpr);
  266. }
  267. }
  268. q->next = next;
  269. q->priority = priority;
  270. }
  271. static int IRQ_get_next(struct openpic *opp, struct irq_queue *q)
  272. {
  273. /* XXX: optimize */
  274. IRQ_check(opp, q);
  275. return q->next;
  276. }
  277. static void IRQ_local_pipe(struct openpic *opp, int n_CPU, int n_IRQ,
  278. bool active, bool was_active)
  279. {
  280. struct irq_dest *dst;
  281. struct irq_source *src;
  282. int priority;
  283. dst = &opp->dst[n_CPU];
  284. src = &opp->src[n_IRQ];
  285. pr_debug("%s: IRQ %d active %d was %d\n",
  286. __func__, n_IRQ, active, was_active);
  287. if (src->output != ILR_INTTGT_INT) {
  288. pr_debug("%s: output %d irq %d active %d was %d count %d\n",
  289. __func__, src->output, n_IRQ, active, was_active,
  290. dst->outputs_active[src->output]);
  291. /* On Freescale MPIC, critical interrupts ignore priority,
  292. * IACK, EOI, etc. Before MPIC v4.1 they also ignore
  293. * masking.
  294. */
  295. if (active) {
  296. if (!was_active &&
  297. dst->outputs_active[src->output]++ == 0) {
  298. pr_debug("%s: Raise OpenPIC output %d cpu %d irq %d\n",
  299. __func__, src->output, n_CPU, n_IRQ);
  300. mpic_irq_raise(opp, dst, src->output);
  301. }
  302. } else {
  303. if (was_active &&
  304. --dst->outputs_active[src->output] == 0) {
  305. pr_debug("%s: Lower OpenPIC output %d cpu %d irq %d\n",
  306. __func__, src->output, n_CPU, n_IRQ);
  307. mpic_irq_lower(opp, dst, src->output);
  308. }
  309. }
  310. return;
  311. }
  312. priority = IVPR_PRIORITY(src->ivpr);
  313. /* Even if the interrupt doesn't have enough priority,
  314. * it is still raised, in case ctpr is lowered later.
  315. */
  316. if (active)
  317. IRQ_setbit(&dst->raised, n_IRQ);
  318. else
  319. IRQ_resetbit(&dst->raised, n_IRQ);
  320. IRQ_check(opp, &dst->raised);
  321. if (active && priority <= dst->ctpr) {
  322. pr_debug("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n",
  323. __func__, n_IRQ, priority, dst->ctpr, n_CPU);
  324. active = 0;
  325. }
  326. if (active) {
  327. if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
  328. priority <= dst->servicing.priority) {
  329. pr_debug("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
  330. __func__, n_IRQ, dst->servicing.next, n_CPU);
  331. } else {
  332. pr_debug("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n",
  333. __func__, n_CPU, n_IRQ, dst->raised.next);
  334. mpic_irq_raise(opp, dst, ILR_INTTGT_INT);
  335. }
  336. } else {
  337. IRQ_get_next(opp, &dst->servicing);
  338. if (dst->raised.priority > dst->ctpr &&
  339. dst->raised.priority > dst->servicing.priority) {
  340. pr_debug("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n",
  341. __func__, n_IRQ, dst->raised.next,
  342. dst->raised.priority, dst->ctpr,
  343. dst->servicing.priority, n_CPU);
  344. /* IRQ line stays asserted */
  345. } else {
  346. pr_debug("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n",
  347. __func__, n_IRQ, dst->ctpr,
  348. dst->servicing.priority, n_CPU);
  349. mpic_irq_lower(opp, dst, ILR_INTTGT_INT);
  350. }
  351. }
  352. }
  353. /* update pic state because registers for n_IRQ have changed value */
  354. static void openpic_update_irq(struct openpic *opp, int n_IRQ)
  355. {
  356. struct irq_source *src;
  357. bool active, was_active;
  358. int i;
  359. src = &opp->src[n_IRQ];
  360. active = src->pending;
  361. if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
  362. /* Interrupt source is disabled */
  363. pr_debug("%s: IRQ %d is disabled\n", __func__, n_IRQ);
  364. active = false;
  365. }
  366. was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
  367. /*
  368. * We don't have a similar check for already-active because
  369. * ctpr may have changed and we need to withdraw the interrupt.
  370. */
  371. if (!active && !was_active) {
  372. pr_debug("%s: IRQ %d is already inactive\n", __func__, n_IRQ);
  373. return;
  374. }
  375. if (active)
  376. src->ivpr |= IVPR_ACTIVITY_MASK;
  377. else
  378. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  379. if (src->destmask == 0) {
  380. /* No target */
  381. pr_debug("%s: IRQ %d has no target\n", __func__, n_IRQ);
  382. return;
  383. }
  384. if (src->destmask == (1 << src->last_cpu)) {
  385. /* Only one CPU is allowed to receive this IRQ */
  386. IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
  387. } else if (!(src->ivpr & IVPR_MODE_MASK)) {
  388. /* Directed delivery mode */
  389. for (i = 0; i < opp->nb_cpus; i++) {
  390. if (src->destmask & (1 << i)) {
  391. IRQ_local_pipe(opp, i, n_IRQ, active,
  392. was_active);
  393. }
  394. }
  395. } else {
  396. /* Distributed delivery mode */
  397. for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
  398. if (i == opp->nb_cpus)
  399. i = 0;
  400. if (src->destmask & (1 << i)) {
  401. IRQ_local_pipe(opp, i, n_IRQ, active,
  402. was_active);
  403. src->last_cpu = i;
  404. break;
  405. }
  406. }
  407. }
  408. }
  409. static void openpic_set_irq(void *opaque, int n_IRQ, int level)
  410. {
  411. struct openpic *opp = opaque;
  412. struct irq_source *src;
  413. if (n_IRQ >= MAX_IRQ) {
  414. WARN_ONCE(1, "%s: IRQ %d out of range\n", __func__, n_IRQ);
  415. return;
  416. }
  417. src = &opp->src[n_IRQ];
  418. pr_debug("openpic: set irq %d = %d ivpr=0x%08x\n",
  419. n_IRQ, level, src->ivpr);
  420. if (src->level) {
  421. /* level-sensitive irq */
  422. src->pending = level;
  423. openpic_update_irq(opp, n_IRQ);
  424. } else {
  425. /* edge-sensitive irq */
  426. if (level) {
  427. src->pending = 1;
  428. openpic_update_irq(opp, n_IRQ);
  429. }
  430. if (src->output != ILR_INTTGT_INT) {
  431. /* Edge-triggered interrupts shouldn't be used
  432. * with non-INT delivery, but just in case,
  433. * try to make it do something sane rather than
  434. * cause an interrupt storm. This is close to
  435. * what you'd probably see happen in real hardware.
  436. */
  437. src->pending = 0;
  438. openpic_update_irq(opp, n_IRQ);
  439. }
  440. }
  441. }
  442. static void openpic_reset(struct openpic *opp)
  443. {
  444. int i;
  445. opp->gcr = GCR_RESET;
  446. /* Initialise controller registers */
  447. opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
  448. (opp->vid << FRR_VID_SHIFT);
  449. opp->pir = 0;
  450. opp->spve = -1 & opp->vector_mask;
  451. opp->tfrr = opp->tfrr_reset;
  452. /* Initialise IRQ sources */
  453. for (i = 0; i < opp->max_irq; i++) {
  454. opp->src[i].ivpr = opp->ivpr_reset;
  455. switch (opp->src[i].type) {
  456. case IRQ_TYPE_NORMAL:
  457. opp->src[i].level =
  458. !!(opp->ivpr_reset & IVPR_SENSE_MASK);
  459. break;
  460. case IRQ_TYPE_FSLINT:
  461. opp->src[i].ivpr |= IVPR_POLARITY_MASK;
  462. break;
  463. case IRQ_TYPE_FSLSPECIAL:
  464. break;
  465. }
  466. write_IRQreg_idr(opp, i, opp->idr_reset);
  467. }
  468. /* Initialise IRQ destinations */
  469. for (i = 0; i < MAX_CPU; i++) {
  470. opp->dst[i].ctpr = 15;
  471. memset(&opp->dst[i].raised, 0, sizeof(struct irq_queue));
  472. opp->dst[i].raised.next = -1;
  473. memset(&opp->dst[i].servicing, 0, sizeof(struct irq_queue));
  474. opp->dst[i].servicing.next = -1;
  475. }
  476. /* Initialise timers */
  477. for (i = 0; i < MAX_TMR; i++) {
  478. opp->timers[i].tccr = 0;
  479. opp->timers[i].tbcr = TBCR_CI;
  480. }
  481. /* Go out of RESET state */
  482. opp->gcr = 0;
  483. }
  484. static inline uint32_t read_IRQreg_idr(struct openpic *opp, int n_IRQ)
  485. {
  486. return opp->src[n_IRQ].idr;
  487. }
  488. static inline uint32_t read_IRQreg_ilr(struct openpic *opp, int n_IRQ)
  489. {
  490. if (opp->flags & OPENPIC_FLAG_ILR)
  491. return opp->src[n_IRQ].output;
  492. return 0xffffffff;
  493. }
  494. static inline uint32_t read_IRQreg_ivpr(struct openpic *opp, int n_IRQ)
  495. {
  496. return opp->src[n_IRQ].ivpr;
  497. }
  498. static inline void write_IRQreg_idr(struct openpic *opp, int n_IRQ,
  499. uint32_t val)
  500. {
  501. struct irq_source *src = &opp->src[n_IRQ];
  502. uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
  503. uint32_t crit_mask = 0;
  504. uint32_t mask = normal_mask;
  505. int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
  506. int i;
  507. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  508. crit_mask = mask << crit_shift;
  509. mask |= crit_mask | IDR_EP;
  510. }
  511. src->idr = val & mask;
  512. pr_debug("Set IDR %d to 0x%08x\n", n_IRQ, src->idr);
  513. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  514. if (src->idr & crit_mask) {
  515. if (src->idr & normal_mask) {
  516. pr_debug("%s: IRQ configured for multiple output types, using critical\n",
  517. __func__);
  518. }
  519. src->output = ILR_INTTGT_CINT;
  520. src->nomask = true;
  521. src->destmask = 0;
  522. for (i = 0; i < opp->nb_cpus; i++) {
  523. int n_ci = IDR_CI0_SHIFT - i;
  524. if (src->idr & (1UL << n_ci))
  525. src->destmask |= 1UL << i;
  526. }
  527. } else {
  528. src->output = ILR_INTTGT_INT;
  529. src->nomask = false;
  530. src->destmask = src->idr & normal_mask;
  531. }
  532. } else {
  533. src->destmask = src->idr;
  534. }
  535. }
  536. static inline void write_IRQreg_ilr(struct openpic *opp, int n_IRQ,
  537. uint32_t val)
  538. {
  539. if (opp->flags & OPENPIC_FLAG_ILR) {
  540. struct irq_source *src = &opp->src[n_IRQ];
  541. src->output = val & ILR_INTTGT_MASK;
  542. pr_debug("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr,
  543. src->output);
  544. /* TODO: on MPIC v4.0 only, set nomask for non-INT */
  545. }
  546. }
  547. static inline void write_IRQreg_ivpr(struct openpic *opp, int n_IRQ,
  548. uint32_t val)
  549. {
  550. uint32_t mask;
  551. /* NOTE when implementing newer FSL MPIC models: starting with v4.0,
  552. * the polarity bit is read-only on internal interrupts.
  553. */
  554. mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
  555. IVPR_POLARITY_MASK | opp->vector_mask;
  556. /* ACTIVITY bit is read-only */
  557. opp->src[n_IRQ].ivpr =
  558. (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
  559. /* For FSL internal interrupts, The sense bit is reserved and zero,
  560. * and the interrupt is always level-triggered. Timers and IPIs
  561. * have no sense or polarity bits, and are edge-triggered.
  562. */
  563. switch (opp->src[n_IRQ].type) {
  564. case IRQ_TYPE_NORMAL:
  565. opp->src[n_IRQ].level =
  566. !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
  567. break;
  568. case IRQ_TYPE_FSLINT:
  569. opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
  570. break;
  571. case IRQ_TYPE_FSLSPECIAL:
  572. opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
  573. break;
  574. }
  575. openpic_update_irq(opp, n_IRQ);
  576. pr_debug("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val,
  577. opp->src[n_IRQ].ivpr);
  578. }
  579. static void openpic_gcr_write(struct openpic *opp, uint64_t val)
  580. {
  581. if (val & GCR_RESET) {
  582. openpic_reset(opp);
  583. return;
  584. }
  585. opp->gcr &= ~opp->mpic_mode_mask;
  586. opp->gcr |= val & opp->mpic_mode_mask;
  587. }
  588. static int openpic_gbl_write(void *opaque, gpa_t addr, u32 val)
  589. {
  590. struct openpic *opp = opaque;
  591. int err = 0;
  592. pr_debug("%s: addr %#llx <= %08x\n", __func__, addr, val);
  593. if (addr & 0xF)
  594. return 0;
  595. switch (addr) {
  596. case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
  597. break;
  598. case 0x40:
  599. case 0x50:
  600. case 0x60:
  601. case 0x70:
  602. case 0x80:
  603. case 0x90:
  604. case 0xA0:
  605. case 0xB0:
  606. err = openpic_cpu_write_internal(opp, addr, val,
  607. get_current_cpu());
  608. break;
  609. case 0x1000: /* FRR */
  610. break;
  611. case 0x1020: /* GCR */
  612. openpic_gcr_write(opp, val);
  613. break;
  614. case 0x1080: /* VIR */
  615. break;
  616. case 0x1090: /* PIR */
  617. /*
  618. * This register is used to reset a CPU core --
  619. * let userspace handle it.
  620. */
  621. err = -ENXIO;
  622. break;
  623. case 0x10A0: /* IPI_IVPR */
  624. case 0x10B0:
  625. case 0x10C0:
  626. case 0x10D0: {
  627. int idx;
  628. idx = (addr - 0x10A0) >> 4;
  629. write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
  630. break;
  631. }
  632. case 0x10E0: /* SPVE */
  633. opp->spve = val & opp->vector_mask;
  634. break;
  635. default:
  636. break;
  637. }
  638. return err;
  639. }
  640. static int openpic_gbl_read(void *opaque, gpa_t addr, u32 *ptr)
  641. {
  642. struct openpic *opp = opaque;
  643. u32 retval;
  644. int err = 0;
  645. pr_debug("%s: addr %#llx\n", __func__, addr);
  646. retval = 0xFFFFFFFF;
  647. if (addr & 0xF)
  648. goto out;
  649. switch (addr) {
  650. case 0x1000: /* FRR */
  651. retval = opp->frr;
  652. retval |= (opp->nb_cpus - 1) << FRR_NCPU_SHIFT;
  653. break;
  654. case 0x1020: /* GCR */
  655. retval = opp->gcr;
  656. break;
  657. case 0x1080: /* VIR */
  658. retval = opp->vir;
  659. break;
  660. case 0x1090: /* PIR */
  661. retval = 0x00000000;
  662. break;
  663. case 0x00: /* Block Revision Register1 (BRR1) */
  664. retval = opp->brr1;
  665. break;
  666. case 0x40:
  667. case 0x50:
  668. case 0x60:
  669. case 0x70:
  670. case 0x80:
  671. case 0x90:
  672. case 0xA0:
  673. case 0xB0:
  674. err = openpic_cpu_read_internal(opp, addr,
  675. &retval, get_current_cpu());
  676. break;
  677. case 0x10A0: /* IPI_IVPR */
  678. case 0x10B0:
  679. case 0x10C0:
  680. case 0x10D0:
  681. {
  682. int idx;
  683. idx = (addr - 0x10A0) >> 4;
  684. retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
  685. }
  686. break;
  687. case 0x10E0: /* SPVE */
  688. retval = opp->spve;
  689. break;
  690. default:
  691. break;
  692. }
  693. out:
  694. pr_debug("%s: => 0x%08x\n", __func__, retval);
  695. *ptr = retval;
  696. return err;
  697. }
  698. static int openpic_tmr_write(void *opaque, gpa_t addr, u32 val)
  699. {
  700. struct openpic *opp = opaque;
  701. int idx;
  702. addr += 0x10f0;
  703. pr_debug("%s: addr %#llx <= %08x\n", __func__, addr, val);
  704. if (addr & 0xF)
  705. return 0;
  706. if (addr == 0x10f0) {
  707. /* TFRR */
  708. opp->tfrr = val;
  709. return 0;
  710. }
  711. idx = (addr >> 6) & 0x3;
  712. addr = addr & 0x30;
  713. switch (addr & 0x30) {
  714. case 0x00: /* TCCR */
  715. break;
  716. case 0x10: /* TBCR */
  717. if ((opp->timers[idx].tccr & TCCR_TOG) != 0 &&
  718. (val & TBCR_CI) == 0 &&
  719. (opp->timers[idx].tbcr & TBCR_CI) != 0)
  720. opp->timers[idx].tccr &= ~TCCR_TOG;
  721. opp->timers[idx].tbcr = val;
  722. break;
  723. case 0x20: /* TVPR */
  724. write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
  725. break;
  726. case 0x30: /* TDR */
  727. write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
  728. break;
  729. }
  730. return 0;
  731. }
  732. static int openpic_tmr_read(void *opaque, gpa_t addr, u32 *ptr)
  733. {
  734. struct openpic *opp = opaque;
  735. uint32_t retval = -1;
  736. int idx;
  737. pr_debug("%s: addr %#llx\n", __func__, addr);
  738. if (addr & 0xF)
  739. goto out;
  740. idx = (addr >> 6) & 0x3;
  741. if (addr == 0x0) {
  742. /* TFRR */
  743. retval = opp->tfrr;
  744. goto out;
  745. }
  746. switch (addr & 0x30) {
  747. case 0x00: /* TCCR */
  748. retval = opp->timers[idx].tccr;
  749. break;
  750. case 0x10: /* TBCR */
  751. retval = opp->timers[idx].tbcr;
  752. break;
  753. case 0x20: /* TIPV */
  754. retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
  755. break;
  756. case 0x30: /* TIDE (TIDR) */
  757. retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
  758. break;
  759. }
  760. out:
  761. pr_debug("%s: => 0x%08x\n", __func__, retval);
  762. *ptr = retval;
  763. return 0;
  764. }
  765. static int openpic_src_write(void *opaque, gpa_t addr, u32 val)
  766. {
  767. struct openpic *opp = opaque;
  768. int idx;
  769. pr_debug("%s: addr %#llx <= %08x\n", __func__, addr, val);
  770. addr = addr & 0xffff;
  771. idx = addr >> 5;
  772. switch (addr & 0x1f) {
  773. case 0x00:
  774. write_IRQreg_ivpr(opp, idx, val);
  775. break;
  776. case 0x10:
  777. write_IRQreg_idr(opp, idx, val);
  778. break;
  779. case 0x18:
  780. write_IRQreg_ilr(opp, idx, val);
  781. break;
  782. }
  783. return 0;
  784. }
  785. static int openpic_src_read(void *opaque, gpa_t addr, u32 *ptr)
  786. {
  787. struct openpic *opp = opaque;
  788. uint32_t retval;
  789. int idx;
  790. pr_debug("%s: addr %#llx\n", __func__, addr);
  791. retval = 0xFFFFFFFF;
  792. addr = addr & 0xffff;
  793. idx = addr >> 5;
  794. switch (addr & 0x1f) {
  795. case 0x00:
  796. retval = read_IRQreg_ivpr(opp, idx);
  797. break;
  798. case 0x10:
  799. retval = read_IRQreg_idr(opp, idx);
  800. break;
  801. case 0x18:
  802. retval = read_IRQreg_ilr(opp, idx);
  803. break;
  804. }
  805. pr_debug("%s: => 0x%08x\n", __func__, retval);
  806. *ptr = retval;
  807. return 0;
  808. }
  809. static int openpic_msi_write(void *opaque, gpa_t addr, u32 val)
  810. {
  811. struct openpic *opp = opaque;
  812. int idx = opp->irq_msi;
  813. int srs, ibs;
  814. pr_debug("%s: addr %#llx <= 0x%08x\n", __func__, addr, val);
  815. if (addr & 0xF)
  816. return 0;
  817. switch (addr) {
  818. case MSIIR_OFFSET:
  819. srs = val >> MSIIR_SRS_SHIFT;
  820. idx += srs;
  821. ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
  822. opp->msi[srs].msir |= 1 << ibs;
  823. openpic_set_irq(opp, idx, 1);
  824. break;
  825. default:
  826. /* most registers are read-only, thus ignored */
  827. break;
  828. }
  829. return 0;
  830. }
  831. static int openpic_msi_read(void *opaque, gpa_t addr, u32 *ptr)
  832. {
  833. struct openpic *opp = opaque;
  834. uint32_t r = 0;
  835. int i, srs;
  836. pr_debug("%s: addr %#llx\n", __func__, addr);
  837. if (addr & 0xF)
  838. return -ENXIO;
  839. srs = addr >> 4;
  840. switch (addr) {
  841. case 0x00:
  842. case 0x10:
  843. case 0x20:
  844. case 0x30:
  845. case 0x40:
  846. case 0x50:
  847. case 0x60:
  848. case 0x70: /* MSIRs */
  849. r = opp->msi[srs].msir;
  850. /* Clear on read */
  851. opp->msi[srs].msir = 0;
  852. openpic_set_irq(opp, opp->irq_msi + srs, 0);
  853. break;
  854. case 0x120: /* MSISR */
  855. for (i = 0; i < MAX_MSI; i++)
  856. r |= (opp->msi[i].msir ? 1 : 0) << i;
  857. break;
  858. }
  859. pr_debug("%s: => 0x%08x\n", __func__, r);
  860. *ptr = r;
  861. return 0;
  862. }
  863. static int openpic_summary_read(void *opaque, gpa_t addr, u32 *ptr)
  864. {
  865. uint32_t r = 0;
  866. pr_debug("%s: addr %#llx\n", __func__, addr);
  867. /* TODO: EISR/EIMR */
  868. *ptr = r;
  869. return 0;
  870. }
  871. static int openpic_summary_write(void *opaque, gpa_t addr, u32 val)
  872. {
  873. pr_debug("%s: addr %#llx <= 0x%08x\n", __func__, addr, val);
  874. /* TODO: EISR/EIMR */
  875. return 0;
  876. }
  877. static int openpic_cpu_write_internal(void *opaque, gpa_t addr,
  878. u32 val, int idx)
  879. {
  880. struct openpic *opp = opaque;
  881. struct irq_source *src;
  882. struct irq_dest *dst;
  883. int s_IRQ, n_IRQ;
  884. pr_debug("%s: cpu %d addr %#llx <= 0x%08x\n", __func__, idx,
  885. addr, val);
  886. if (idx < 0)
  887. return 0;
  888. if (addr & 0xF)
  889. return 0;
  890. dst = &opp->dst[idx];
  891. addr &= 0xFF0;
  892. switch (addr) {
  893. case 0x40: /* IPIDR */
  894. case 0x50:
  895. case 0x60:
  896. case 0x70:
  897. idx = (addr - 0x40) >> 4;
  898. /* we use IDE as mask which CPUs to deliver the IPI to still. */
  899. opp->src[opp->irq_ipi0 + idx].destmask |= val;
  900. openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
  901. openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
  902. break;
  903. case 0x80: /* CTPR */
  904. dst->ctpr = val & 0x0000000F;
  905. pr_debug("%s: set CPU %d ctpr to %d, raised %d servicing %d\n",
  906. __func__, idx, dst->ctpr, dst->raised.priority,
  907. dst->servicing.priority);
  908. if (dst->raised.priority <= dst->ctpr) {
  909. pr_debug("%s: Lower OpenPIC INT output cpu %d due to ctpr\n",
  910. __func__, idx);
  911. mpic_irq_lower(opp, dst, ILR_INTTGT_INT);
  912. } else if (dst->raised.priority > dst->servicing.priority) {
  913. pr_debug("%s: Raise OpenPIC INT output cpu %d irq %d\n",
  914. __func__, idx, dst->raised.next);
  915. mpic_irq_raise(opp, dst, ILR_INTTGT_INT);
  916. }
  917. break;
  918. case 0x90: /* WHOAMI */
  919. /* Read-only register */
  920. break;
  921. case 0xA0: /* IACK */
  922. /* Read-only register */
  923. break;
  924. case 0xB0: { /* EOI */
  925. int notify_eoi;
  926. pr_debug("EOI\n");
  927. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  928. if (s_IRQ < 0) {
  929. pr_debug("%s: EOI with no interrupt in service\n",
  930. __func__);
  931. break;
  932. }
  933. IRQ_resetbit(&dst->servicing, s_IRQ);
  934. /* Notify listeners that the IRQ is over */
  935. notify_eoi = s_IRQ;
  936. /* Set up next servicing IRQ */
  937. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  938. /* Check queued interrupts. */
  939. n_IRQ = IRQ_get_next(opp, &dst->raised);
  940. src = &opp->src[n_IRQ];
  941. if (n_IRQ != -1 &&
  942. (s_IRQ == -1 ||
  943. IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
  944. pr_debug("Raise OpenPIC INT output cpu %d irq %d\n",
  945. idx, n_IRQ);
  946. mpic_irq_raise(opp, dst, ILR_INTTGT_INT);
  947. }
  948. spin_unlock(&opp->lock);
  949. kvm_notify_acked_irq(opp->kvm, 0, notify_eoi);
  950. spin_lock(&opp->lock);
  951. break;
  952. }
  953. default:
  954. break;
  955. }
  956. return 0;
  957. }
  958. static int openpic_cpu_write(void *opaque, gpa_t addr, u32 val)
  959. {
  960. struct openpic *opp = opaque;
  961. return openpic_cpu_write_internal(opp, addr, val,
  962. (addr & 0x1f000) >> 12);
  963. }
  964. static uint32_t openpic_iack(struct openpic *opp, struct irq_dest *dst,
  965. int cpu)
  966. {
  967. struct irq_source *src;
  968. int retval, irq;
  969. pr_debug("Lower OpenPIC INT output\n");
  970. mpic_irq_lower(opp, dst, ILR_INTTGT_INT);
  971. irq = IRQ_get_next(opp, &dst->raised);
  972. pr_debug("IACK: irq=%d\n", irq);
  973. if (irq == -1)
  974. /* No more interrupt pending */
  975. return opp->spve;
  976. src = &opp->src[irq];
  977. if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
  978. !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
  979. pr_err("%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n",
  980. __func__, irq, dst->ctpr, src->ivpr);
  981. openpic_update_irq(opp, irq);
  982. retval = opp->spve;
  983. } else {
  984. /* IRQ enter servicing state */
  985. IRQ_setbit(&dst->servicing, irq);
  986. retval = IVPR_VECTOR(opp, src->ivpr);
  987. }
  988. if (!src->level) {
  989. /* edge-sensitive IRQ */
  990. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  991. src->pending = 0;
  992. IRQ_resetbit(&dst->raised, irq);
  993. }
  994. if ((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + MAX_IPI))) {
  995. src->destmask &= ~(1 << cpu);
  996. if (src->destmask && !src->level) {
  997. /* trigger on CPUs that didn't know about it yet */
  998. openpic_set_irq(opp, irq, 1);
  999. openpic_set_irq(opp, irq, 0);
  1000. /* if all CPUs knew about it, set active bit again */
  1001. src->ivpr |= IVPR_ACTIVITY_MASK;
  1002. }
  1003. }
  1004. return retval;
  1005. }
  1006. void kvmppc_mpic_set_epr(struct kvm_vcpu *vcpu)
  1007. {
  1008. struct openpic *opp = vcpu->arch.mpic;
  1009. int cpu = vcpu->arch.irq_cpu_id;
  1010. unsigned long flags;
  1011. spin_lock_irqsave(&opp->lock, flags);
  1012. if ((opp->gcr & opp->mpic_mode_mask) == GCR_MODE_PROXY)
  1013. kvmppc_set_epr(vcpu, openpic_iack(opp, &opp->dst[cpu], cpu));
  1014. spin_unlock_irqrestore(&opp->lock, flags);
  1015. }
  1016. static int openpic_cpu_read_internal(void *opaque, gpa_t addr,
  1017. u32 *ptr, int idx)
  1018. {
  1019. struct openpic *opp = opaque;
  1020. struct irq_dest *dst;
  1021. uint32_t retval;
  1022. pr_debug("%s: cpu %d addr %#llx\n", __func__, idx, addr);
  1023. retval = 0xFFFFFFFF;
  1024. if (idx < 0)
  1025. goto out;
  1026. if (addr & 0xF)
  1027. goto out;
  1028. dst = &opp->dst[idx];
  1029. addr &= 0xFF0;
  1030. switch (addr) {
  1031. case 0x80: /* CTPR */
  1032. retval = dst->ctpr;
  1033. break;
  1034. case 0x90: /* WHOAMI */
  1035. retval = idx;
  1036. break;
  1037. case 0xA0: /* IACK */
  1038. retval = openpic_iack(opp, dst, idx);
  1039. break;
  1040. case 0xB0: /* EOI */
  1041. retval = 0;
  1042. break;
  1043. default:
  1044. break;
  1045. }
  1046. pr_debug("%s: => 0x%08x\n", __func__, retval);
  1047. out:
  1048. *ptr = retval;
  1049. return 0;
  1050. }
  1051. static int openpic_cpu_read(void *opaque, gpa_t addr, u32 *ptr)
  1052. {
  1053. struct openpic *opp = opaque;
  1054. return openpic_cpu_read_internal(opp, addr, ptr,
  1055. (addr & 0x1f000) >> 12);
  1056. }
  1057. struct mem_reg {
  1058. int (*read)(void *opaque, gpa_t addr, u32 *ptr);
  1059. int (*write)(void *opaque, gpa_t addr, u32 val);
  1060. gpa_t start_addr;
  1061. int size;
  1062. };
  1063. static const struct mem_reg openpic_gbl_mmio = {
  1064. .write = openpic_gbl_write,
  1065. .read = openpic_gbl_read,
  1066. .start_addr = OPENPIC_GLB_REG_START,
  1067. .size = OPENPIC_GLB_REG_SIZE,
  1068. };
  1069. static const struct mem_reg openpic_tmr_mmio = {
  1070. .write = openpic_tmr_write,
  1071. .read = openpic_tmr_read,
  1072. .start_addr = OPENPIC_TMR_REG_START,
  1073. .size = OPENPIC_TMR_REG_SIZE,
  1074. };
  1075. static const struct mem_reg openpic_cpu_mmio = {
  1076. .write = openpic_cpu_write,
  1077. .read = openpic_cpu_read,
  1078. .start_addr = OPENPIC_CPU_REG_START,
  1079. .size = OPENPIC_CPU_REG_SIZE,
  1080. };
  1081. static const struct mem_reg openpic_src_mmio = {
  1082. .write = openpic_src_write,
  1083. .read = openpic_src_read,
  1084. .start_addr = OPENPIC_SRC_REG_START,
  1085. .size = OPENPIC_SRC_REG_SIZE,
  1086. };
  1087. static const struct mem_reg openpic_msi_mmio = {
  1088. .read = openpic_msi_read,
  1089. .write = openpic_msi_write,
  1090. .start_addr = OPENPIC_MSI_REG_START,
  1091. .size = OPENPIC_MSI_REG_SIZE,
  1092. };
  1093. static const struct mem_reg openpic_summary_mmio = {
  1094. .read = openpic_summary_read,
  1095. .write = openpic_summary_write,
  1096. .start_addr = OPENPIC_SUMMARY_REG_START,
  1097. .size = OPENPIC_SUMMARY_REG_SIZE,
  1098. };
  1099. static void add_mmio_region(struct openpic *opp, const struct mem_reg *mr)
  1100. {
  1101. if (opp->num_mmio_regions >= MAX_MMIO_REGIONS) {
  1102. WARN(1, "kvm mpic: too many mmio regions\n");
  1103. return;
  1104. }
  1105. opp->mmio_regions[opp->num_mmio_regions++] = mr;
  1106. }
  1107. static void fsl_common_init(struct openpic *opp)
  1108. {
  1109. int i;
  1110. int virq = MAX_SRC;
  1111. add_mmio_region(opp, &openpic_msi_mmio);
  1112. add_mmio_region(opp, &openpic_summary_mmio);
  1113. opp->vid = VID_REVISION_1_2;
  1114. opp->vir = VIR_GENERIC;
  1115. opp->vector_mask = 0xFFFF;
  1116. opp->tfrr_reset = 0;
  1117. opp->ivpr_reset = IVPR_MASK_MASK;
  1118. opp->idr_reset = 1 << 0;
  1119. opp->max_irq = MAX_IRQ;
  1120. opp->irq_ipi0 = virq;
  1121. virq += MAX_IPI;
  1122. opp->irq_tim0 = virq;
  1123. virq += MAX_TMR;
  1124. BUG_ON(virq > MAX_IRQ);
  1125. opp->irq_msi = 224;
  1126. for (i = 0; i < opp->fsl->max_ext; i++)
  1127. opp->src[i].level = false;
  1128. /* Internal interrupts, including message and MSI */
  1129. for (i = 16; i < MAX_SRC; i++) {
  1130. opp->src[i].type = IRQ_TYPE_FSLINT;
  1131. opp->src[i].level = true;
  1132. }
  1133. /* timers and IPIs */
  1134. for (i = MAX_SRC; i < virq; i++) {
  1135. opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
  1136. opp->src[i].level = false;
  1137. }
  1138. }
  1139. static int kvm_mpic_read_internal(struct openpic *opp, gpa_t addr, u32 *ptr)
  1140. {
  1141. int i;
  1142. for (i = 0; i < opp->num_mmio_regions; i++) {
  1143. const struct mem_reg *mr = opp->mmio_regions[i];
  1144. if (mr->start_addr > addr || addr >= mr->start_addr + mr->size)
  1145. continue;
  1146. return mr->read(opp, addr - mr->start_addr, ptr);
  1147. }
  1148. return -ENXIO;
  1149. }
  1150. static int kvm_mpic_write_internal(struct openpic *opp, gpa_t addr, u32 val)
  1151. {
  1152. int i;
  1153. for (i = 0; i < opp->num_mmio_regions; i++) {
  1154. const struct mem_reg *mr = opp->mmio_regions[i];
  1155. if (mr->start_addr > addr || addr >= mr->start_addr + mr->size)
  1156. continue;
  1157. return mr->write(opp, addr - mr->start_addr, val);
  1158. }
  1159. return -ENXIO;
  1160. }
  1161. static int kvm_mpic_read(struct kvm_io_device *this, gpa_t addr,
  1162. int len, void *ptr)
  1163. {
  1164. struct openpic *opp = container_of(this, struct openpic, mmio);
  1165. int ret;
  1166. union {
  1167. u32 val;
  1168. u8 bytes[4];
  1169. } u;
  1170. if (addr & (len - 1)) {
  1171. pr_debug("%s: bad alignment %llx/%d\n",
  1172. __func__, addr, len);
  1173. return -EINVAL;
  1174. }
  1175. spin_lock_irq(&opp->lock);
  1176. ret = kvm_mpic_read_internal(opp, addr - opp->reg_base, &u.val);
  1177. spin_unlock_irq(&opp->lock);
  1178. /*
  1179. * Technically only 32-bit accesses are allowed, but be nice to
  1180. * people dumping registers a byte at a time -- it works in real
  1181. * hardware (reads only, not writes).
  1182. */
  1183. if (len == 4) {
  1184. *(u32 *)ptr = u.val;
  1185. pr_debug("%s: addr %llx ret %d len 4 val %x\n",
  1186. __func__, addr, ret, u.val);
  1187. } else if (len == 1) {
  1188. *(u8 *)ptr = u.bytes[addr & 3];
  1189. pr_debug("%s: addr %llx ret %d len 1 val %x\n",
  1190. __func__, addr, ret, u.bytes[addr & 3]);
  1191. } else {
  1192. pr_debug("%s: bad length %d\n", __func__, len);
  1193. return -EINVAL;
  1194. }
  1195. return ret;
  1196. }
  1197. static int kvm_mpic_write(struct kvm_io_device *this, gpa_t addr,
  1198. int len, const void *ptr)
  1199. {
  1200. struct openpic *opp = container_of(this, struct openpic, mmio);
  1201. int ret;
  1202. if (len != 4) {
  1203. pr_debug("%s: bad length %d\n", __func__, len);
  1204. return -EOPNOTSUPP;
  1205. }
  1206. if (addr & 3) {
  1207. pr_debug("%s: bad alignment %llx/%d\n", __func__, addr, len);
  1208. return -EOPNOTSUPP;
  1209. }
  1210. spin_lock_irq(&opp->lock);
  1211. ret = kvm_mpic_write_internal(opp, addr - opp->reg_base,
  1212. *(const u32 *)ptr);
  1213. spin_unlock_irq(&opp->lock);
  1214. pr_debug("%s: addr %llx ret %d val %x\n",
  1215. __func__, addr, ret, *(const u32 *)ptr);
  1216. return ret;
  1217. }
  1218. static const struct kvm_io_device_ops mpic_mmio_ops = {
  1219. .read = kvm_mpic_read,
  1220. .write = kvm_mpic_write,
  1221. };
  1222. static void map_mmio(struct openpic *opp)
  1223. {
  1224. kvm_iodevice_init(&opp->mmio, &mpic_mmio_ops);
  1225. kvm_io_bus_register_dev(opp->kvm, KVM_MMIO_BUS,
  1226. opp->reg_base, OPENPIC_REG_SIZE,
  1227. &opp->mmio);
  1228. }
  1229. static void unmap_mmio(struct openpic *opp)
  1230. {
  1231. kvm_io_bus_unregister_dev(opp->kvm, KVM_MMIO_BUS, &opp->mmio);
  1232. }
  1233. static int set_base_addr(struct openpic *opp, struct kvm_device_attr *attr)
  1234. {
  1235. u64 base;
  1236. if (copy_from_user(&base, (u64 __user *)(long)attr->addr, sizeof(u64)))
  1237. return -EFAULT;
  1238. if (base & 0x3ffff) {
  1239. pr_debug("kvm mpic %s: KVM_DEV_MPIC_BASE_ADDR %08llx not aligned\n",
  1240. __func__, base);
  1241. return -EINVAL;
  1242. }
  1243. if (base == opp->reg_base)
  1244. return 0;
  1245. mutex_lock(&opp->kvm->slots_lock);
  1246. unmap_mmio(opp);
  1247. opp->reg_base = base;
  1248. pr_debug("kvm mpic %s: KVM_DEV_MPIC_BASE_ADDR %08llx\n",
  1249. __func__, base);
  1250. if (base == 0)
  1251. goto out;
  1252. map_mmio(opp);
  1253. out:
  1254. mutex_unlock(&opp->kvm->slots_lock);
  1255. return 0;
  1256. }
  1257. #define ATTR_SET 0
  1258. #define ATTR_GET 1
  1259. static int access_reg(struct openpic *opp, gpa_t addr, u32 *val, int type)
  1260. {
  1261. int ret;
  1262. if (addr & 3)
  1263. return -ENXIO;
  1264. spin_lock_irq(&opp->lock);
  1265. if (type == ATTR_SET)
  1266. ret = kvm_mpic_write_internal(opp, addr, *val);
  1267. else
  1268. ret = kvm_mpic_read_internal(opp, addr, val);
  1269. spin_unlock_irq(&opp->lock);
  1270. pr_debug("%s: type %d addr %llx val %x\n", __func__, type, addr, *val);
  1271. return ret;
  1272. }
  1273. static int mpic_set_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
  1274. {
  1275. struct openpic *opp = dev->private;
  1276. u32 attr32;
  1277. switch (attr->group) {
  1278. case KVM_DEV_MPIC_GRP_MISC:
  1279. switch (attr->attr) {
  1280. case KVM_DEV_MPIC_BASE_ADDR:
  1281. return set_base_addr(opp, attr);
  1282. }
  1283. break;
  1284. case KVM_DEV_MPIC_GRP_REGISTER:
  1285. if (get_user(attr32, (u32 __user *)(long)attr->addr))
  1286. return -EFAULT;
  1287. return access_reg(opp, attr->attr, &attr32, ATTR_SET);
  1288. case KVM_DEV_MPIC_GRP_IRQ_ACTIVE:
  1289. if (attr->attr > MAX_SRC)
  1290. return -EINVAL;
  1291. if (get_user(attr32, (u32 __user *)(long)attr->addr))
  1292. return -EFAULT;
  1293. if (attr32 != 0 && attr32 != 1)
  1294. return -EINVAL;
  1295. spin_lock_irq(&opp->lock);
  1296. openpic_set_irq(opp, attr->attr, attr32);
  1297. spin_unlock_irq(&opp->lock);
  1298. return 0;
  1299. }
  1300. return -ENXIO;
  1301. }
  1302. static int mpic_get_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
  1303. {
  1304. struct openpic *opp = dev->private;
  1305. u64 attr64;
  1306. u32 attr32;
  1307. int ret;
  1308. switch (attr->group) {
  1309. case KVM_DEV_MPIC_GRP_MISC:
  1310. switch (attr->attr) {
  1311. case KVM_DEV_MPIC_BASE_ADDR:
  1312. mutex_lock(&opp->kvm->slots_lock);
  1313. attr64 = opp->reg_base;
  1314. mutex_unlock(&opp->kvm->slots_lock);
  1315. if (copy_to_user((u64 __user *)(long)attr->addr,
  1316. &attr64, sizeof(u64)))
  1317. return -EFAULT;
  1318. return 0;
  1319. }
  1320. break;
  1321. case KVM_DEV_MPIC_GRP_REGISTER:
  1322. ret = access_reg(opp, attr->attr, &attr32, ATTR_GET);
  1323. if (ret)
  1324. return ret;
  1325. if (put_user(attr32, (u32 __user *)(long)attr->addr))
  1326. return -EFAULT;
  1327. return 0;
  1328. case KVM_DEV_MPIC_GRP_IRQ_ACTIVE:
  1329. if (attr->attr > MAX_SRC)
  1330. return -EINVAL;
  1331. spin_lock_irq(&opp->lock);
  1332. attr32 = opp->src[attr->attr].pending;
  1333. spin_unlock_irq(&opp->lock);
  1334. if (put_user(attr32, (u32 __user *)(long)attr->addr))
  1335. return -EFAULT;
  1336. return 0;
  1337. }
  1338. return -ENXIO;
  1339. }
  1340. static int mpic_has_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
  1341. {
  1342. switch (attr->group) {
  1343. case KVM_DEV_MPIC_GRP_MISC:
  1344. switch (attr->attr) {
  1345. case KVM_DEV_MPIC_BASE_ADDR:
  1346. return 0;
  1347. }
  1348. break;
  1349. case KVM_DEV_MPIC_GRP_REGISTER:
  1350. return 0;
  1351. case KVM_DEV_MPIC_GRP_IRQ_ACTIVE:
  1352. if (attr->attr > MAX_SRC)
  1353. break;
  1354. return 0;
  1355. }
  1356. return -ENXIO;
  1357. }
  1358. static void mpic_destroy(struct kvm_device *dev)
  1359. {
  1360. struct openpic *opp = dev->private;
  1361. dev->kvm->arch.mpic = NULL;
  1362. kfree(opp);
  1363. kfree(dev);
  1364. }
  1365. static int mpic_set_default_irq_routing(struct openpic *opp)
  1366. {
  1367. struct kvm_irq_routing_entry *routing;
  1368. /* Create a nop default map, so that dereferencing it still works */
  1369. routing = kzalloc((sizeof(*routing)), GFP_KERNEL);
  1370. if (!routing)
  1371. return -ENOMEM;
  1372. kvm_set_irq_routing(opp->kvm, routing, 0, 0);
  1373. kfree(routing);
  1374. return 0;
  1375. }
  1376. static int mpic_create(struct kvm_device *dev, u32 type)
  1377. {
  1378. struct openpic *opp;
  1379. int ret;
  1380. /* We only support one MPIC at a time for now */
  1381. if (dev->kvm->arch.mpic)
  1382. return -EINVAL;
  1383. opp = kzalloc(sizeof(struct openpic), GFP_KERNEL);
  1384. if (!opp)
  1385. return -ENOMEM;
  1386. dev->private = opp;
  1387. opp->kvm = dev->kvm;
  1388. opp->dev = dev;
  1389. opp->model = type;
  1390. spin_lock_init(&opp->lock);
  1391. add_mmio_region(opp, &openpic_gbl_mmio);
  1392. add_mmio_region(opp, &openpic_tmr_mmio);
  1393. add_mmio_region(opp, &openpic_src_mmio);
  1394. add_mmio_region(opp, &openpic_cpu_mmio);
  1395. switch (opp->model) {
  1396. case KVM_DEV_TYPE_FSL_MPIC_20:
  1397. opp->fsl = &fsl_mpic_20;
  1398. opp->brr1 = 0x00400200;
  1399. opp->flags |= OPENPIC_FLAG_IDR_CRIT;
  1400. opp->nb_irqs = 80;
  1401. opp->mpic_mode_mask = GCR_MODE_MIXED;
  1402. fsl_common_init(opp);
  1403. break;
  1404. case KVM_DEV_TYPE_FSL_MPIC_42:
  1405. opp->fsl = &fsl_mpic_42;
  1406. opp->brr1 = 0x00400402;
  1407. opp->flags |= OPENPIC_FLAG_ILR;
  1408. opp->nb_irqs = 196;
  1409. opp->mpic_mode_mask = GCR_MODE_PROXY;
  1410. fsl_common_init(opp);
  1411. break;
  1412. default:
  1413. ret = -ENODEV;
  1414. goto err;
  1415. }
  1416. ret = mpic_set_default_irq_routing(opp);
  1417. if (ret)
  1418. goto err;
  1419. openpic_reset(opp);
  1420. smp_wmb();
  1421. dev->kvm->arch.mpic = opp;
  1422. return 0;
  1423. err:
  1424. kfree(opp);
  1425. return ret;
  1426. }
  1427. struct kvm_device_ops kvm_mpic_ops = {
  1428. .name = "kvm-mpic",
  1429. .create = mpic_create,
  1430. .destroy = mpic_destroy,
  1431. .set_attr = mpic_set_attr,
  1432. .get_attr = mpic_get_attr,
  1433. .has_attr = mpic_has_attr,
  1434. };
  1435. int kvmppc_mpic_connect_vcpu(struct kvm_device *dev, struct kvm_vcpu *vcpu,
  1436. u32 cpu)
  1437. {
  1438. struct openpic *opp = dev->private;
  1439. int ret = 0;
  1440. if (dev->ops != &kvm_mpic_ops)
  1441. return -EPERM;
  1442. if (opp->kvm != vcpu->kvm)
  1443. return -EPERM;
  1444. if (cpu < 0 || cpu >= MAX_CPU)
  1445. return -EPERM;
  1446. spin_lock_irq(&opp->lock);
  1447. if (opp->dst[cpu].vcpu) {
  1448. ret = -EEXIST;
  1449. goto out;
  1450. }
  1451. if (vcpu->arch.irq_type) {
  1452. ret = -EBUSY;
  1453. goto out;
  1454. }
  1455. opp->dst[cpu].vcpu = vcpu;
  1456. opp->nb_cpus = max(opp->nb_cpus, cpu + 1);
  1457. vcpu->arch.mpic = opp;
  1458. vcpu->arch.irq_cpu_id = cpu;
  1459. vcpu->arch.irq_type = KVMPPC_IRQ_MPIC;
  1460. /* This might need to be changed if GCR gets extended */
  1461. if (opp->mpic_mode_mask == GCR_MODE_PROXY)
  1462. vcpu->arch.epr_flags |= KVMPPC_EPR_KERNEL;
  1463. out:
  1464. spin_unlock_irq(&opp->lock);
  1465. return ret;
  1466. }
  1467. /*
  1468. * This should only happen immediately before the mpic is destroyed,
  1469. * so we shouldn't need to worry about anything still trying to
  1470. * access the vcpu pointer.
  1471. */
  1472. void kvmppc_mpic_disconnect_vcpu(struct openpic *opp, struct kvm_vcpu *vcpu)
  1473. {
  1474. BUG_ON(!opp->dst[vcpu->arch.irq_cpu_id].vcpu);
  1475. opp->dst[vcpu->arch.irq_cpu_id].vcpu = NULL;
  1476. }
  1477. /*
  1478. * Return value:
  1479. * < 0 Interrupt was ignored (masked or not delivered for other reasons)
  1480. * = 0 Interrupt was coalesced (previous irq is still pending)
  1481. * > 0 Number of CPUs interrupt was delivered to
  1482. */
  1483. static int mpic_set_irq(struct kvm_kernel_irq_routing_entry *e,
  1484. struct kvm *kvm, int irq_source_id, int level,
  1485. bool line_status)
  1486. {
  1487. u32 irq = e->irqchip.pin;
  1488. struct openpic *opp = kvm->arch.mpic;
  1489. unsigned long flags;
  1490. spin_lock_irqsave(&opp->lock, flags);
  1491. openpic_set_irq(opp, irq, level);
  1492. spin_unlock_irqrestore(&opp->lock, flags);
  1493. /* All code paths we care about don't check for the return value */
  1494. return 0;
  1495. }
  1496. int kvm_set_msi(struct kvm_kernel_irq_routing_entry *e,
  1497. struct kvm *kvm, int irq_source_id, int level, bool line_status)
  1498. {
  1499. struct openpic *opp = kvm->arch.mpic;
  1500. unsigned long flags;
  1501. spin_lock_irqsave(&opp->lock, flags);
  1502. /*
  1503. * XXX We ignore the target address for now, as we only support
  1504. * a single MSI bank.
  1505. */
  1506. openpic_msi_write(kvm->arch.mpic, MSIIR_OFFSET, e->msi.data);
  1507. spin_unlock_irqrestore(&opp->lock, flags);
  1508. /* All code paths we care about don't check for the return value */
  1509. return 0;
  1510. }
  1511. int kvm_set_routing_entry(struct kvm_irq_routing_table *rt,
  1512. struct kvm_kernel_irq_routing_entry *e,
  1513. const struct kvm_irq_routing_entry *ue)
  1514. {
  1515. int r = -EINVAL;
  1516. switch (ue->type) {
  1517. case KVM_IRQ_ROUTING_IRQCHIP:
  1518. e->set = mpic_set_irq;
  1519. e->irqchip.irqchip = ue->u.irqchip.irqchip;
  1520. e->irqchip.pin = ue->u.irqchip.pin;
  1521. if (e->irqchip.pin >= KVM_IRQCHIP_NUM_PINS)
  1522. goto out;
  1523. rt->chip[ue->u.irqchip.irqchip][e->irqchip.pin] = ue->gsi;
  1524. break;
  1525. case KVM_IRQ_ROUTING_MSI:
  1526. e->set = kvm_set_msi;
  1527. e->msi.address_lo = ue->u.msi.address_lo;
  1528. e->msi.address_hi = ue->u.msi.address_hi;
  1529. e->msi.data = ue->u.msi.data;
  1530. break;
  1531. default:
  1532. goto out;
  1533. }
  1534. r = 0;
  1535. out:
  1536. return r;
  1537. }