bookehv_interrupts.S 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  16. *
  17. * Author: Varun Sethi <varun.sethi@freescale.com>
  18. * Author: Scott Wood <scotwood@freescale.com>
  19. * Author: Mihai Caraman <mihai.caraman@freescale.com>
  20. *
  21. * This file is derived from arch/powerpc/kvm/booke_interrupts.S
  22. */
  23. #include <asm/ppc_asm.h>
  24. #include <asm/kvm_asm.h>
  25. #include <asm/reg.h>
  26. #include <asm/mmu-44x.h>
  27. #include <asm/page.h>
  28. #include <asm/asm-compat.h>
  29. #include <asm/asm-offsets.h>
  30. #include <asm/bitsperlong.h>
  31. #include <asm/thread_info.h>
  32. #ifdef CONFIG_64BIT
  33. #include <asm/exception-64e.h>
  34. #include <asm/hw_irq.h>
  35. #include <asm/irqflags.h>
  36. #else
  37. #include "../kernel/head_booke.h" /* for THREAD_NORMSAVE() */
  38. #endif
  39. #define LONGBYTES (BITS_PER_LONG / 8)
  40. #define VCPU_GUEST_SPRG(n) (VCPU_GUEST_SPRGS + (n * LONGBYTES))
  41. /* The host stack layout: */
  42. #define HOST_R1 0 /* Implied by stwu. */
  43. #define HOST_CALLEE_LR PPC_LR_STKOFF
  44. #define HOST_RUN (HOST_CALLEE_LR + LONGBYTES)
  45. /*
  46. * r2 is special: it holds 'current', and it made nonvolatile in the
  47. * kernel with the -ffixed-r2 gcc option.
  48. */
  49. #define HOST_R2 (HOST_RUN + LONGBYTES)
  50. #define HOST_CR (HOST_R2 + LONGBYTES)
  51. #define HOST_NV_GPRS (HOST_CR + LONGBYTES)
  52. #define __HOST_NV_GPR(n) (HOST_NV_GPRS + ((n - 14) * LONGBYTES))
  53. #define HOST_NV_GPR(n) __HOST_NV_GPR(__REG_##n)
  54. #define HOST_MIN_STACK_SIZE (HOST_NV_GPR(R31) + LONGBYTES)
  55. #define HOST_STACK_SIZE ((HOST_MIN_STACK_SIZE + 15) & ~15) /* Align. */
  56. /* LR in caller stack frame. */
  57. #define HOST_STACK_LR (HOST_STACK_SIZE + PPC_LR_STKOFF)
  58. #define NEED_EMU 0x00000001 /* emulation -- save nv regs */
  59. #define NEED_DEAR 0x00000002 /* save faulting DEAR */
  60. #define NEED_ESR 0x00000004 /* save faulting ESR */
  61. /*
  62. * On entry:
  63. * r4 = vcpu, r5 = srr0, r6 = srr1
  64. * saved in vcpu: cr, ctr, r3-r13
  65. */
  66. .macro kvm_handler_common intno, srr0, flags
  67. /* Restore host stack pointer */
  68. PPC_STL r1, VCPU_GPR(R1)(r4)
  69. PPC_STL r2, VCPU_GPR(R2)(r4)
  70. PPC_LL r1, VCPU_HOST_STACK(r4)
  71. PPC_LL r2, HOST_R2(r1)
  72. mfspr r10, SPRN_PID
  73. lwz r8, VCPU_HOST_PID(r4)
  74. PPC_LL r11, VCPU_SHARED(r4)
  75. PPC_STL r14, VCPU_GPR(R14)(r4) /* We need a non-volatile GPR. */
  76. li r14, \intno
  77. stw r10, VCPU_GUEST_PID(r4)
  78. mtspr SPRN_PID, r8
  79. #ifdef CONFIG_KVM_EXIT_TIMING
  80. /* save exit time */
  81. 1: mfspr r7, SPRN_TBRU
  82. mfspr r8, SPRN_TBRL
  83. mfspr r9, SPRN_TBRU
  84. cmpw r9, r7
  85. stw r8, VCPU_TIMING_EXIT_TBL(r4)
  86. bne- 1b
  87. stw r9, VCPU_TIMING_EXIT_TBU(r4)
  88. #endif
  89. oris r8, r6, MSR_CE@h
  90. PPC_STD(r6, VCPU_SHARED_MSR, r11)
  91. ori r8, r8, MSR_ME | MSR_RI
  92. PPC_STL r5, VCPU_PC(r4)
  93. /*
  94. * Make sure CE/ME/RI are set (if appropriate for exception type)
  95. * whether or not the guest had it set. Since mfmsr/mtmsr are
  96. * somewhat expensive, skip in the common case where the guest
  97. * had all these bits set (and thus they're still set if
  98. * appropriate for the exception type).
  99. */
  100. cmpw r6, r8
  101. beq 1f
  102. mfmsr r7
  103. .if \srr0 != SPRN_MCSRR0 && \srr0 != SPRN_CSRR0
  104. oris r7, r7, MSR_CE@h
  105. .endif
  106. .if \srr0 != SPRN_MCSRR0
  107. ori r7, r7, MSR_ME | MSR_RI
  108. .endif
  109. mtmsr r7
  110. 1:
  111. .if \flags & NEED_EMU
  112. /*
  113. * This assumes you have external PID support.
  114. * To support a bookehv CPU without external PID, you'll
  115. * need to look up the TLB entry and create a temporary mapping.
  116. *
  117. * FIXME: we don't currently handle if the lwepx faults. PR-mode
  118. * booke doesn't handle it either. Since Linux doesn't use
  119. * broadcast tlbivax anymore, the only way this should happen is
  120. * if the guest maps its memory execute-but-not-read, or if we
  121. * somehow take a TLB miss in the middle of this entry code and
  122. * evict the relevant entry. On e500mc, all kernel lowmem is
  123. * bolted into TLB1 large page mappings, and we don't use
  124. * broadcast invalidates, so we should not take a TLB miss here.
  125. *
  126. * Later we'll need to deal with faults here. Disallowing guest
  127. * mappings that are execute-but-not-read could be an option on
  128. * e500mc, but not on chips with an LRAT if it is used.
  129. */
  130. mfspr r3, SPRN_EPLC /* will already have correct ELPID and EGS */
  131. PPC_STL r15, VCPU_GPR(R15)(r4)
  132. PPC_STL r16, VCPU_GPR(R16)(r4)
  133. PPC_STL r17, VCPU_GPR(R17)(r4)
  134. PPC_STL r18, VCPU_GPR(R18)(r4)
  135. PPC_STL r19, VCPU_GPR(R19)(r4)
  136. mr r8, r3
  137. PPC_STL r20, VCPU_GPR(R20)(r4)
  138. rlwimi r8, r6, EPC_EAS_SHIFT - MSR_IR_LG, EPC_EAS
  139. PPC_STL r21, VCPU_GPR(R21)(r4)
  140. rlwimi r8, r6, EPC_EPR_SHIFT - MSR_PR_LG, EPC_EPR
  141. PPC_STL r22, VCPU_GPR(R22)(r4)
  142. rlwimi r8, r10, EPC_EPID_SHIFT, EPC_EPID
  143. PPC_STL r23, VCPU_GPR(R23)(r4)
  144. PPC_STL r24, VCPU_GPR(R24)(r4)
  145. PPC_STL r25, VCPU_GPR(R25)(r4)
  146. PPC_STL r26, VCPU_GPR(R26)(r4)
  147. PPC_STL r27, VCPU_GPR(R27)(r4)
  148. PPC_STL r28, VCPU_GPR(R28)(r4)
  149. PPC_STL r29, VCPU_GPR(R29)(r4)
  150. PPC_STL r30, VCPU_GPR(R30)(r4)
  151. PPC_STL r31, VCPU_GPR(R31)(r4)
  152. mtspr SPRN_EPLC, r8
  153. /* disable preemption, so we are sure we hit the fixup handler */
  154. CURRENT_THREAD_INFO(r8, r1)
  155. li r7, 1
  156. stw r7, TI_PREEMPT(r8)
  157. isync
  158. /*
  159. * In case the read goes wrong, we catch it and write an invalid value
  160. * in LAST_INST instead.
  161. */
  162. 1: lwepx r9, 0, r5
  163. 2:
  164. .section .fixup, "ax"
  165. 3: li r9, KVM_INST_FETCH_FAILED
  166. b 2b
  167. .previous
  168. .section __ex_table,"a"
  169. PPC_LONG_ALIGN
  170. PPC_LONG 1b,3b
  171. .previous
  172. mtspr SPRN_EPLC, r3
  173. li r7, 0
  174. stw r7, TI_PREEMPT(r8)
  175. stw r9, VCPU_LAST_INST(r4)
  176. .endif
  177. .if \flags & NEED_ESR
  178. mfspr r8, SPRN_ESR
  179. PPC_STL r8, VCPU_FAULT_ESR(r4)
  180. .endif
  181. .if \flags & NEED_DEAR
  182. mfspr r9, SPRN_DEAR
  183. PPC_STL r9, VCPU_FAULT_DEAR(r4)
  184. .endif
  185. b kvmppc_resume_host
  186. .endm
  187. #ifdef CONFIG_64BIT
  188. /* Exception types */
  189. #define EX_GEN 1
  190. #define EX_GDBELL 2
  191. #define EX_DBG 3
  192. #define EX_MC 4
  193. #define EX_CRIT 5
  194. #define EX_TLB 6
  195. /*
  196. * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
  197. */
  198. .macro kvm_handler intno type scratch, paca_ex, ex_r10, ex_r11, srr0, srr1, flags
  199. _GLOBAL(kvmppc_handler_\intno\()_\srr1)
  200. mr r11, r4
  201. /*
  202. * Get vcpu from Paca: paca->__current.thread->kvm_vcpu
  203. */
  204. PPC_LL r4, PACACURRENT(r13)
  205. PPC_LL r4, (THREAD + THREAD_KVM_VCPU)(r4)
  206. stw r10, VCPU_CR(r4)
  207. PPC_STL r11, VCPU_GPR(R4)(r4)
  208. PPC_STL r5, VCPU_GPR(R5)(r4)
  209. PPC_STL r6, VCPU_GPR(R6)(r4)
  210. PPC_STL r8, VCPU_GPR(R8)(r4)
  211. PPC_STL r9, VCPU_GPR(R9)(r4)
  212. .if \type == EX_TLB
  213. PPC_LL r5, EX_TLB_R13(r12)
  214. PPC_LL r6, EX_TLB_R10(r12)
  215. PPC_LL r8, EX_TLB_R11(r12)
  216. mfspr r12, \scratch
  217. .else
  218. mfspr r5, \scratch
  219. PPC_LL r6, (\paca_ex + \ex_r10)(r13)
  220. PPC_LL r8, (\paca_ex + \ex_r11)(r13)
  221. .endif
  222. PPC_STL r5, VCPU_GPR(R13)(r4)
  223. PPC_STL r3, VCPU_GPR(R3)(r4)
  224. PPC_STL r7, VCPU_GPR(R7)(r4)
  225. PPC_STL r12, VCPU_GPR(R12)(r4)
  226. PPC_STL r6, VCPU_GPR(R10)(r4)
  227. PPC_STL r8, VCPU_GPR(R11)(r4)
  228. mfctr r5
  229. PPC_STL r5, VCPU_CTR(r4)
  230. mfspr r5, \srr0
  231. mfspr r6, \srr1
  232. kvm_handler_common \intno, \srr0, \flags
  233. .endm
  234. #define EX_PARAMS(type) \
  235. EX_##type, \
  236. SPRN_SPRG_##type##_SCRATCH, \
  237. PACA_EX##type, \
  238. EX_R10, \
  239. EX_R11
  240. #define EX_PARAMS_TLB \
  241. EX_TLB, \
  242. SPRN_SPRG_GEN_SCRATCH, \
  243. PACA_EXTLB, \
  244. EX_TLB_R10, \
  245. EX_TLB_R11
  246. kvm_handler BOOKE_INTERRUPT_CRITICAL, EX_PARAMS(CRIT), \
  247. SPRN_CSRR0, SPRN_CSRR1, 0
  248. kvm_handler BOOKE_INTERRUPT_MACHINE_CHECK, EX_PARAMS(MC), \
  249. SPRN_MCSRR0, SPRN_MCSRR1, 0
  250. kvm_handler BOOKE_INTERRUPT_DATA_STORAGE, EX_PARAMS(GEN), \
  251. SPRN_SRR0, SPRN_SRR1,(NEED_EMU | NEED_DEAR | NEED_ESR)
  252. kvm_handler BOOKE_INTERRUPT_INST_STORAGE, EX_PARAMS(GEN), \
  253. SPRN_SRR0, SPRN_SRR1, NEED_ESR
  254. kvm_handler BOOKE_INTERRUPT_EXTERNAL, EX_PARAMS(GEN), \
  255. SPRN_SRR0, SPRN_SRR1, 0
  256. kvm_handler BOOKE_INTERRUPT_ALIGNMENT, EX_PARAMS(GEN), \
  257. SPRN_SRR0, SPRN_SRR1,(NEED_DEAR | NEED_ESR)
  258. kvm_handler BOOKE_INTERRUPT_PROGRAM, EX_PARAMS(GEN), \
  259. SPRN_SRR0, SPRN_SRR1,NEED_ESR
  260. kvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, EX_PARAMS(GEN), \
  261. SPRN_SRR0, SPRN_SRR1, 0
  262. kvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, EX_PARAMS(GEN), \
  263. SPRN_SRR0, SPRN_SRR1, 0
  264. kvm_handler BOOKE_INTERRUPT_DECREMENTER, EX_PARAMS(GEN), \
  265. SPRN_SRR0, SPRN_SRR1, 0
  266. kvm_handler BOOKE_INTERRUPT_FIT, EX_PARAMS(GEN), \
  267. SPRN_SRR0, SPRN_SRR1, 0
  268. kvm_handler BOOKE_INTERRUPT_WATCHDOG, EX_PARAMS(CRIT),\
  269. SPRN_CSRR0, SPRN_CSRR1, 0
  270. /*
  271. * Only bolted TLB miss exception handlers are supported for now
  272. */
  273. kvm_handler BOOKE_INTERRUPT_DTLB_MISS, EX_PARAMS_TLB, \
  274. SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
  275. kvm_handler BOOKE_INTERRUPT_ITLB_MISS, EX_PARAMS_TLB, \
  276. SPRN_SRR0, SPRN_SRR1, 0
  277. kvm_handler BOOKE_INTERRUPT_SPE_UNAVAIL, EX_PARAMS(GEN), \
  278. SPRN_SRR0, SPRN_SRR1, 0
  279. kvm_handler BOOKE_INTERRUPT_SPE_FP_DATA, EX_PARAMS(GEN), \
  280. SPRN_SRR0, SPRN_SRR1, 0
  281. kvm_handler BOOKE_INTERRUPT_SPE_FP_ROUND, EX_PARAMS(GEN), \
  282. SPRN_SRR0, SPRN_SRR1, 0
  283. kvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, EX_PARAMS(GEN), \
  284. SPRN_SRR0, SPRN_SRR1, 0
  285. kvm_handler BOOKE_INTERRUPT_DOORBELL, EX_PARAMS(GEN), \
  286. SPRN_SRR0, SPRN_SRR1, 0
  287. kvm_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, EX_PARAMS(CRIT), \
  288. SPRN_CSRR0, SPRN_CSRR1, 0
  289. kvm_handler BOOKE_INTERRUPT_HV_PRIV, EX_PARAMS(GEN), \
  290. SPRN_SRR0, SPRN_SRR1, NEED_EMU
  291. kvm_handler BOOKE_INTERRUPT_HV_SYSCALL, EX_PARAMS(GEN), \
  292. SPRN_SRR0, SPRN_SRR1, 0
  293. kvm_handler BOOKE_INTERRUPT_GUEST_DBELL, EX_PARAMS(GDBELL), \
  294. SPRN_GSRR0, SPRN_GSRR1, 0
  295. kvm_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, EX_PARAMS(CRIT), \
  296. SPRN_CSRR0, SPRN_CSRR1, 0
  297. kvm_handler BOOKE_INTERRUPT_DEBUG, EX_PARAMS(DBG), \
  298. SPRN_DSRR0, SPRN_DSRR1, 0
  299. kvm_handler BOOKE_INTERRUPT_DEBUG, EX_PARAMS(CRIT), \
  300. SPRN_CSRR0, SPRN_CSRR1, 0
  301. kvm_handler BOOKE_INTERRUPT_LRAT_ERROR, EX_PARAMS(GEN), \
  302. SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
  303. #else
  304. /*
  305. * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
  306. */
  307. .macro kvm_handler intno srr0, srr1, flags
  308. _GLOBAL(kvmppc_handler_\intno\()_\srr1)
  309. PPC_LL r11, THREAD_KVM_VCPU(r10)
  310. PPC_STL r3, VCPU_GPR(R3)(r11)
  311. mfspr r3, SPRN_SPRG_RSCRATCH0
  312. PPC_STL r4, VCPU_GPR(R4)(r11)
  313. PPC_LL r4, THREAD_NORMSAVE(0)(r10)
  314. PPC_STL r5, VCPU_GPR(R5)(r11)
  315. stw r13, VCPU_CR(r11)
  316. mfspr r5, \srr0
  317. PPC_STL r3, VCPU_GPR(R10)(r11)
  318. PPC_LL r3, THREAD_NORMSAVE(2)(r10)
  319. PPC_STL r6, VCPU_GPR(R6)(r11)
  320. PPC_STL r4, VCPU_GPR(R11)(r11)
  321. mfspr r6, \srr1
  322. PPC_STL r7, VCPU_GPR(R7)(r11)
  323. PPC_STL r8, VCPU_GPR(R8)(r11)
  324. PPC_STL r9, VCPU_GPR(R9)(r11)
  325. PPC_STL r3, VCPU_GPR(R13)(r11)
  326. mfctr r7
  327. PPC_STL r12, VCPU_GPR(R12)(r11)
  328. PPC_STL r7, VCPU_CTR(r11)
  329. mr r4, r11
  330. kvm_handler_common \intno, \srr0, \flags
  331. .endm
  332. .macro kvm_lvl_handler intno scratch srr0, srr1, flags
  333. _GLOBAL(kvmppc_handler_\intno\()_\srr1)
  334. mfspr r10, SPRN_SPRG_THREAD
  335. PPC_LL r11, THREAD_KVM_VCPU(r10)
  336. PPC_STL r3, VCPU_GPR(R3)(r11)
  337. mfspr r3, \scratch
  338. PPC_STL r4, VCPU_GPR(R4)(r11)
  339. PPC_LL r4, GPR9(r8)
  340. PPC_STL r5, VCPU_GPR(R5)(r11)
  341. stw r9, VCPU_CR(r11)
  342. mfspr r5, \srr0
  343. PPC_STL r3, VCPU_GPR(R8)(r11)
  344. PPC_LL r3, GPR10(r8)
  345. PPC_STL r6, VCPU_GPR(R6)(r11)
  346. PPC_STL r4, VCPU_GPR(R9)(r11)
  347. mfspr r6, \srr1
  348. PPC_LL r4, GPR11(r8)
  349. PPC_STL r7, VCPU_GPR(R7)(r11)
  350. PPC_STL r3, VCPU_GPR(R10)(r11)
  351. mfctr r7
  352. PPC_STL r12, VCPU_GPR(R12)(r11)
  353. PPC_STL r13, VCPU_GPR(R13)(r11)
  354. PPC_STL r4, VCPU_GPR(R11)(r11)
  355. PPC_STL r7, VCPU_CTR(r11)
  356. mr r4, r11
  357. kvm_handler_common \intno, \srr0, \flags
  358. .endm
  359. kvm_lvl_handler BOOKE_INTERRUPT_CRITICAL, \
  360. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  361. kvm_lvl_handler BOOKE_INTERRUPT_MACHINE_CHECK, \
  362. SPRN_SPRG_RSCRATCH_MC, SPRN_MCSRR0, SPRN_MCSRR1, 0
  363. kvm_handler BOOKE_INTERRUPT_DATA_STORAGE, \
  364. SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
  365. kvm_handler BOOKE_INTERRUPT_INST_STORAGE, SPRN_SRR0, SPRN_SRR1, NEED_ESR
  366. kvm_handler BOOKE_INTERRUPT_EXTERNAL, SPRN_SRR0, SPRN_SRR1, 0
  367. kvm_handler BOOKE_INTERRUPT_ALIGNMENT, \
  368. SPRN_SRR0, SPRN_SRR1, (NEED_DEAR | NEED_ESR)
  369. kvm_handler BOOKE_INTERRUPT_PROGRAM, SPRN_SRR0, SPRN_SRR1, NEED_ESR
  370. kvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
  371. kvm_handler BOOKE_INTERRUPT_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
  372. kvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
  373. kvm_handler BOOKE_INTERRUPT_DECREMENTER, SPRN_SRR0, SPRN_SRR1, 0
  374. kvm_handler BOOKE_INTERRUPT_FIT, SPRN_SRR0, SPRN_SRR1, 0
  375. kvm_lvl_handler BOOKE_INTERRUPT_WATCHDOG, \
  376. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  377. kvm_handler BOOKE_INTERRUPT_DTLB_MISS, \
  378. SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
  379. kvm_handler BOOKE_INTERRUPT_ITLB_MISS, SPRN_SRR0, SPRN_SRR1, 0
  380. kvm_handler BOOKE_INTERRUPT_SPE_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
  381. kvm_handler BOOKE_INTERRUPT_SPE_FP_DATA, SPRN_SRR0, SPRN_SRR1, 0
  382. kvm_handler BOOKE_INTERRUPT_SPE_FP_ROUND, SPRN_SRR0, SPRN_SRR1, 0
  383. kvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, SPRN_SRR0, SPRN_SRR1, 0
  384. kvm_handler BOOKE_INTERRUPT_DOORBELL, SPRN_SRR0, SPRN_SRR1, 0
  385. kvm_lvl_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, \
  386. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  387. kvm_handler BOOKE_INTERRUPT_HV_PRIV, SPRN_SRR0, SPRN_SRR1, NEED_EMU
  388. kvm_handler BOOKE_INTERRUPT_HV_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
  389. kvm_handler BOOKE_INTERRUPT_GUEST_DBELL, SPRN_GSRR0, SPRN_GSRR1, 0
  390. kvm_lvl_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, \
  391. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  392. kvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
  393. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  394. kvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
  395. SPRN_SPRG_RSCRATCH_DBG, SPRN_DSRR0, SPRN_DSRR1, 0
  396. #endif
  397. /* Registers:
  398. * SPRG_SCRATCH0: guest r10
  399. * r4: vcpu pointer
  400. * r11: vcpu->arch.shared
  401. * r14: KVM exit number
  402. */
  403. _GLOBAL(kvmppc_resume_host)
  404. /* Save remaining volatile guest register state to vcpu. */
  405. mfspr r3, SPRN_VRSAVE
  406. PPC_STL r0, VCPU_GPR(R0)(r4)
  407. mflr r5
  408. mfspr r6, SPRN_SPRG4
  409. PPC_STL r5, VCPU_LR(r4)
  410. mfspr r7, SPRN_SPRG5
  411. stw r3, VCPU_VRSAVE(r4)
  412. #ifdef CONFIG_64BIT
  413. PPC_LL r3, PACA_SPRG_VDSO(r13)
  414. #endif
  415. PPC_STD(r6, VCPU_SHARED_SPRG4, r11)
  416. mfspr r8, SPRN_SPRG6
  417. PPC_STD(r7, VCPU_SHARED_SPRG5, r11)
  418. mfspr r9, SPRN_SPRG7
  419. #ifdef CONFIG_64BIT
  420. mtspr SPRN_SPRG_VDSO_WRITE, r3
  421. #endif
  422. PPC_STD(r8, VCPU_SHARED_SPRG6, r11)
  423. mfxer r3
  424. PPC_STD(r9, VCPU_SHARED_SPRG7, r11)
  425. /* save guest MAS registers and restore host mas4 & mas6 */
  426. mfspr r5, SPRN_MAS0
  427. PPC_STL r3, VCPU_XER(r4)
  428. mfspr r6, SPRN_MAS1
  429. stw r5, VCPU_SHARED_MAS0(r11)
  430. mfspr r7, SPRN_MAS2
  431. stw r6, VCPU_SHARED_MAS1(r11)
  432. PPC_STD(r7, VCPU_SHARED_MAS2, r11)
  433. mfspr r5, SPRN_MAS3
  434. mfspr r6, SPRN_MAS4
  435. stw r5, VCPU_SHARED_MAS7_3+4(r11)
  436. mfspr r7, SPRN_MAS6
  437. stw r6, VCPU_SHARED_MAS4(r11)
  438. mfspr r5, SPRN_MAS7
  439. lwz r6, VCPU_HOST_MAS4(r4)
  440. stw r7, VCPU_SHARED_MAS6(r11)
  441. lwz r8, VCPU_HOST_MAS6(r4)
  442. mtspr SPRN_MAS4, r6
  443. stw r5, VCPU_SHARED_MAS7_3+0(r11)
  444. mtspr SPRN_MAS6, r8
  445. /* Enable MAS register updates via exception */
  446. mfspr r3, SPRN_EPCR
  447. rlwinm r3, r3, 0, ~SPRN_EPCR_DMIUH
  448. mtspr SPRN_EPCR, r3
  449. isync
  450. #ifdef CONFIG_64BIT
  451. /*
  452. * We enter with interrupts disabled in hardware, but
  453. * we need to call RECONCILE_IRQ_STATE to ensure
  454. * that the software state is kept in sync.
  455. */
  456. RECONCILE_IRQ_STATE(r3,r5)
  457. #endif
  458. /* Switch to kernel stack and jump to handler. */
  459. PPC_LL r3, HOST_RUN(r1)
  460. mr r5, r14 /* intno */
  461. mr r14, r4 /* Save vcpu pointer. */
  462. bl kvmppc_handle_exit
  463. /* Restore vcpu pointer and the nonvolatiles we used. */
  464. mr r4, r14
  465. PPC_LL r14, VCPU_GPR(R14)(r4)
  466. andi. r5, r3, RESUME_FLAG_NV
  467. beq skip_nv_load
  468. PPC_LL r15, VCPU_GPR(R15)(r4)
  469. PPC_LL r16, VCPU_GPR(R16)(r4)
  470. PPC_LL r17, VCPU_GPR(R17)(r4)
  471. PPC_LL r18, VCPU_GPR(R18)(r4)
  472. PPC_LL r19, VCPU_GPR(R19)(r4)
  473. PPC_LL r20, VCPU_GPR(R20)(r4)
  474. PPC_LL r21, VCPU_GPR(R21)(r4)
  475. PPC_LL r22, VCPU_GPR(R22)(r4)
  476. PPC_LL r23, VCPU_GPR(R23)(r4)
  477. PPC_LL r24, VCPU_GPR(R24)(r4)
  478. PPC_LL r25, VCPU_GPR(R25)(r4)
  479. PPC_LL r26, VCPU_GPR(R26)(r4)
  480. PPC_LL r27, VCPU_GPR(R27)(r4)
  481. PPC_LL r28, VCPU_GPR(R28)(r4)
  482. PPC_LL r29, VCPU_GPR(R29)(r4)
  483. PPC_LL r30, VCPU_GPR(R30)(r4)
  484. PPC_LL r31, VCPU_GPR(R31)(r4)
  485. skip_nv_load:
  486. /* Should we return to the guest? */
  487. andi. r5, r3, RESUME_FLAG_HOST
  488. beq lightweight_exit
  489. srawi r3, r3, 2 /* Shift -ERR back down. */
  490. heavyweight_exit:
  491. /* Not returning to guest. */
  492. PPC_LL r5, HOST_STACK_LR(r1)
  493. lwz r6, HOST_CR(r1)
  494. /*
  495. * We already saved guest volatile register state; now save the
  496. * non-volatiles.
  497. */
  498. PPC_STL r15, VCPU_GPR(R15)(r4)
  499. PPC_STL r16, VCPU_GPR(R16)(r4)
  500. PPC_STL r17, VCPU_GPR(R17)(r4)
  501. PPC_STL r18, VCPU_GPR(R18)(r4)
  502. PPC_STL r19, VCPU_GPR(R19)(r4)
  503. PPC_STL r20, VCPU_GPR(R20)(r4)
  504. PPC_STL r21, VCPU_GPR(R21)(r4)
  505. PPC_STL r22, VCPU_GPR(R22)(r4)
  506. PPC_STL r23, VCPU_GPR(R23)(r4)
  507. PPC_STL r24, VCPU_GPR(R24)(r4)
  508. PPC_STL r25, VCPU_GPR(R25)(r4)
  509. PPC_STL r26, VCPU_GPR(R26)(r4)
  510. PPC_STL r27, VCPU_GPR(R27)(r4)
  511. PPC_STL r28, VCPU_GPR(R28)(r4)
  512. PPC_STL r29, VCPU_GPR(R29)(r4)
  513. PPC_STL r30, VCPU_GPR(R30)(r4)
  514. PPC_STL r31, VCPU_GPR(R31)(r4)
  515. /* Load host non-volatile register state from host stack. */
  516. PPC_LL r14, HOST_NV_GPR(R14)(r1)
  517. PPC_LL r15, HOST_NV_GPR(R15)(r1)
  518. PPC_LL r16, HOST_NV_GPR(R16)(r1)
  519. PPC_LL r17, HOST_NV_GPR(R17)(r1)
  520. PPC_LL r18, HOST_NV_GPR(R18)(r1)
  521. PPC_LL r19, HOST_NV_GPR(R19)(r1)
  522. PPC_LL r20, HOST_NV_GPR(R20)(r1)
  523. PPC_LL r21, HOST_NV_GPR(R21)(r1)
  524. PPC_LL r22, HOST_NV_GPR(R22)(r1)
  525. PPC_LL r23, HOST_NV_GPR(R23)(r1)
  526. PPC_LL r24, HOST_NV_GPR(R24)(r1)
  527. PPC_LL r25, HOST_NV_GPR(R25)(r1)
  528. PPC_LL r26, HOST_NV_GPR(R26)(r1)
  529. PPC_LL r27, HOST_NV_GPR(R27)(r1)
  530. PPC_LL r28, HOST_NV_GPR(R28)(r1)
  531. PPC_LL r29, HOST_NV_GPR(R29)(r1)
  532. PPC_LL r30, HOST_NV_GPR(R30)(r1)
  533. PPC_LL r31, HOST_NV_GPR(R31)(r1)
  534. /* Return to kvm_vcpu_run(). */
  535. mtlr r5
  536. mtcr r6
  537. addi r1, r1, HOST_STACK_SIZE
  538. /* r3 still contains the return code from kvmppc_handle_exit(). */
  539. blr
  540. /* Registers:
  541. * r3: kvm_run pointer
  542. * r4: vcpu pointer
  543. */
  544. _GLOBAL(__kvmppc_vcpu_run)
  545. stwu r1, -HOST_STACK_SIZE(r1)
  546. PPC_STL r1, VCPU_HOST_STACK(r4) /* Save stack pointer to vcpu. */
  547. /* Save host state to stack. */
  548. PPC_STL r3, HOST_RUN(r1)
  549. mflr r3
  550. mfcr r5
  551. PPC_STL r3, HOST_STACK_LR(r1)
  552. stw r5, HOST_CR(r1)
  553. /* Save host non-volatile register state to stack. */
  554. PPC_STL r14, HOST_NV_GPR(R14)(r1)
  555. PPC_STL r15, HOST_NV_GPR(R15)(r1)
  556. PPC_STL r16, HOST_NV_GPR(R16)(r1)
  557. PPC_STL r17, HOST_NV_GPR(R17)(r1)
  558. PPC_STL r18, HOST_NV_GPR(R18)(r1)
  559. PPC_STL r19, HOST_NV_GPR(R19)(r1)
  560. PPC_STL r20, HOST_NV_GPR(R20)(r1)
  561. PPC_STL r21, HOST_NV_GPR(R21)(r1)
  562. PPC_STL r22, HOST_NV_GPR(R22)(r1)
  563. PPC_STL r23, HOST_NV_GPR(R23)(r1)
  564. PPC_STL r24, HOST_NV_GPR(R24)(r1)
  565. PPC_STL r25, HOST_NV_GPR(R25)(r1)
  566. PPC_STL r26, HOST_NV_GPR(R26)(r1)
  567. PPC_STL r27, HOST_NV_GPR(R27)(r1)
  568. PPC_STL r28, HOST_NV_GPR(R28)(r1)
  569. PPC_STL r29, HOST_NV_GPR(R29)(r1)
  570. PPC_STL r30, HOST_NV_GPR(R30)(r1)
  571. PPC_STL r31, HOST_NV_GPR(R31)(r1)
  572. /* Load guest non-volatiles. */
  573. PPC_LL r14, VCPU_GPR(R14)(r4)
  574. PPC_LL r15, VCPU_GPR(R15)(r4)
  575. PPC_LL r16, VCPU_GPR(R16)(r4)
  576. PPC_LL r17, VCPU_GPR(R17)(r4)
  577. PPC_LL r18, VCPU_GPR(R18)(r4)
  578. PPC_LL r19, VCPU_GPR(R19)(r4)
  579. PPC_LL r20, VCPU_GPR(R20)(r4)
  580. PPC_LL r21, VCPU_GPR(R21)(r4)
  581. PPC_LL r22, VCPU_GPR(R22)(r4)
  582. PPC_LL r23, VCPU_GPR(R23)(r4)
  583. PPC_LL r24, VCPU_GPR(R24)(r4)
  584. PPC_LL r25, VCPU_GPR(R25)(r4)
  585. PPC_LL r26, VCPU_GPR(R26)(r4)
  586. PPC_LL r27, VCPU_GPR(R27)(r4)
  587. PPC_LL r28, VCPU_GPR(R28)(r4)
  588. PPC_LL r29, VCPU_GPR(R29)(r4)
  589. PPC_LL r30, VCPU_GPR(R30)(r4)
  590. PPC_LL r31, VCPU_GPR(R31)(r4)
  591. lightweight_exit:
  592. PPC_STL r2, HOST_R2(r1)
  593. mfspr r3, SPRN_PID
  594. stw r3, VCPU_HOST_PID(r4)
  595. lwz r3, VCPU_GUEST_PID(r4)
  596. mtspr SPRN_PID, r3
  597. PPC_LL r11, VCPU_SHARED(r4)
  598. /* Disable MAS register updates via exception */
  599. mfspr r3, SPRN_EPCR
  600. oris r3, r3, SPRN_EPCR_DMIUH@h
  601. mtspr SPRN_EPCR, r3
  602. isync
  603. /* Save host mas4 and mas6 and load guest MAS registers */
  604. mfspr r3, SPRN_MAS4
  605. stw r3, VCPU_HOST_MAS4(r4)
  606. mfspr r3, SPRN_MAS6
  607. stw r3, VCPU_HOST_MAS6(r4)
  608. lwz r3, VCPU_SHARED_MAS0(r11)
  609. lwz r5, VCPU_SHARED_MAS1(r11)
  610. PPC_LD(r6, VCPU_SHARED_MAS2, r11)
  611. lwz r7, VCPU_SHARED_MAS7_3+4(r11)
  612. lwz r8, VCPU_SHARED_MAS4(r11)
  613. mtspr SPRN_MAS0, r3
  614. mtspr SPRN_MAS1, r5
  615. mtspr SPRN_MAS2, r6
  616. mtspr SPRN_MAS3, r7
  617. mtspr SPRN_MAS4, r8
  618. lwz r3, VCPU_SHARED_MAS6(r11)
  619. lwz r5, VCPU_SHARED_MAS7_3+0(r11)
  620. mtspr SPRN_MAS6, r3
  621. mtspr SPRN_MAS7, r5
  622. /*
  623. * Host interrupt handlers may have clobbered these guest-readable
  624. * SPRGs, so we need to reload them here with the guest's values.
  625. */
  626. lwz r3, VCPU_VRSAVE(r4)
  627. PPC_LD(r5, VCPU_SHARED_SPRG4, r11)
  628. mtspr SPRN_VRSAVE, r3
  629. PPC_LD(r6, VCPU_SHARED_SPRG5, r11)
  630. mtspr SPRN_SPRG4W, r5
  631. PPC_LD(r7, VCPU_SHARED_SPRG6, r11)
  632. mtspr SPRN_SPRG5W, r6
  633. PPC_LD(r8, VCPU_SHARED_SPRG7, r11)
  634. mtspr SPRN_SPRG6W, r7
  635. mtspr SPRN_SPRG7W, r8
  636. /* Load some guest volatiles. */
  637. PPC_LL r3, VCPU_LR(r4)
  638. PPC_LL r5, VCPU_XER(r4)
  639. PPC_LL r6, VCPU_CTR(r4)
  640. lwz r7, VCPU_CR(r4)
  641. PPC_LL r8, VCPU_PC(r4)
  642. PPC_LD(r9, VCPU_SHARED_MSR, r11)
  643. PPC_LL r0, VCPU_GPR(R0)(r4)
  644. PPC_LL r1, VCPU_GPR(R1)(r4)
  645. PPC_LL r2, VCPU_GPR(R2)(r4)
  646. PPC_LL r10, VCPU_GPR(R10)(r4)
  647. PPC_LL r11, VCPU_GPR(R11)(r4)
  648. PPC_LL r12, VCPU_GPR(R12)(r4)
  649. PPC_LL r13, VCPU_GPR(R13)(r4)
  650. mtlr r3
  651. mtxer r5
  652. mtctr r6
  653. mtsrr0 r8
  654. mtsrr1 r9
  655. #ifdef CONFIG_KVM_EXIT_TIMING
  656. /* save enter time */
  657. 1:
  658. mfspr r6, SPRN_TBRU
  659. mfspr r9, SPRN_TBRL
  660. mfspr r8, SPRN_TBRU
  661. cmpw r8, r6
  662. stw r9, VCPU_TIMING_LAST_ENTER_TBL(r4)
  663. bne 1b
  664. stw r8, VCPU_TIMING_LAST_ENTER_TBU(r4)
  665. #endif
  666. /*
  667. * Don't execute any instruction which can change CR after
  668. * below instruction.
  669. */
  670. mtcr r7
  671. /* Finish loading guest volatiles and jump to guest. */
  672. PPC_LL r5, VCPU_GPR(R5)(r4)
  673. PPC_LL r6, VCPU_GPR(R6)(r4)
  674. PPC_LL r7, VCPU_GPR(R7)(r4)
  675. PPC_LL r8, VCPU_GPR(R8)(r4)
  676. PPC_LL r9, VCPU_GPR(R9)(r4)
  677. PPC_LL r3, VCPU_GPR(R3)(r4)
  678. PPC_LL r4, VCPU_GPR(R4)(r4)
  679. rfi