book3s_pr.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674
  1. /*
  2. * Copyright (C) 2009. SUSE Linux Products GmbH. All rights reserved.
  3. *
  4. * Authors:
  5. * Alexander Graf <agraf@suse.de>
  6. * Kevin Wolf <mail@kevin-wolf.de>
  7. * Paul Mackerras <paulus@samba.org>
  8. *
  9. * Description:
  10. * Functions relating to running KVM on Book 3S processors where
  11. * we don't have access to hypervisor mode, and we run the guest
  12. * in problem state (user mode).
  13. *
  14. * This file is derived from arch/powerpc/kvm/44x.c,
  15. * by Hollis Blanchard <hollisb@us.ibm.com>.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License, version 2, as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kvm_host.h>
  22. #include <linux/export.h>
  23. #include <linux/err.h>
  24. #include <linux/slab.h>
  25. #include <asm/reg.h>
  26. #include <asm/cputable.h>
  27. #include <asm/cacheflush.h>
  28. #include <asm/tlbflush.h>
  29. #include <asm/uaccess.h>
  30. #include <asm/io.h>
  31. #include <asm/kvm_ppc.h>
  32. #include <asm/kvm_book3s.h>
  33. #include <asm/mmu_context.h>
  34. #include <asm/switch_to.h>
  35. #include <asm/firmware.h>
  36. #include <asm/hvcall.h>
  37. #include <linux/gfp.h>
  38. #include <linux/sched.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/highmem.h>
  41. #include <linux/module.h>
  42. #include <linux/miscdevice.h>
  43. #include "book3s.h"
  44. #define CREATE_TRACE_POINTS
  45. #include "trace_pr.h"
  46. /* #define EXIT_DEBUG */
  47. /* #define DEBUG_EXT */
  48. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  49. ulong msr);
  50. static void kvmppc_giveup_fac(struct kvm_vcpu *vcpu, ulong fac);
  51. /* Some compatibility defines */
  52. #ifdef CONFIG_PPC_BOOK3S_32
  53. #define MSR_USER32 MSR_USER
  54. #define MSR_USER64 MSR_USER
  55. #define HW_PAGE_SIZE PAGE_SIZE
  56. #endif
  57. static void kvmppc_core_vcpu_load_pr(struct kvm_vcpu *vcpu, int cpu)
  58. {
  59. #ifdef CONFIG_PPC_BOOK3S_64
  60. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  61. memcpy(svcpu->slb, to_book3s(vcpu)->slb_shadow, sizeof(svcpu->slb));
  62. svcpu->slb_max = to_book3s(vcpu)->slb_shadow_max;
  63. svcpu->in_use = 0;
  64. svcpu_put(svcpu);
  65. #endif
  66. vcpu->cpu = smp_processor_id();
  67. #ifdef CONFIG_PPC_BOOK3S_32
  68. current->thread.kvm_shadow_vcpu = vcpu->arch.shadow_vcpu;
  69. #endif
  70. }
  71. static void kvmppc_core_vcpu_put_pr(struct kvm_vcpu *vcpu)
  72. {
  73. #ifdef CONFIG_PPC_BOOK3S_64
  74. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  75. if (svcpu->in_use) {
  76. kvmppc_copy_from_svcpu(vcpu, svcpu);
  77. }
  78. memcpy(to_book3s(vcpu)->slb_shadow, svcpu->slb, sizeof(svcpu->slb));
  79. to_book3s(vcpu)->slb_shadow_max = svcpu->slb_max;
  80. svcpu_put(svcpu);
  81. #endif
  82. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  83. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  84. vcpu->cpu = -1;
  85. }
  86. /* Copy data needed by real-mode code from vcpu to shadow vcpu */
  87. void kvmppc_copy_to_svcpu(struct kvmppc_book3s_shadow_vcpu *svcpu,
  88. struct kvm_vcpu *vcpu)
  89. {
  90. svcpu->gpr[0] = vcpu->arch.gpr[0];
  91. svcpu->gpr[1] = vcpu->arch.gpr[1];
  92. svcpu->gpr[2] = vcpu->arch.gpr[2];
  93. svcpu->gpr[3] = vcpu->arch.gpr[3];
  94. svcpu->gpr[4] = vcpu->arch.gpr[4];
  95. svcpu->gpr[5] = vcpu->arch.gpr[5];
  96. svcpu->gpr[6] = vcpu->arch.gpr[6];
  97. svcpu->gpr[7] = vcpu->arch.gpr[7];
  98. svcpu->gpr[8] = vcpu->arch.gpr[8];
  99. svcpu->gpr[9] = vcpu->arch.gpr[9];
  100. svcpu->gpr[10] = vcpu->arch.gpr[10];
  101. svcpu->gpr[11] = vcpu->arch.gpr[11];
  102. svcpu->gpr[12] = vcpu->arch.gpr[12];
  103. svcpu->gpr[13] = vcpu->arch.gpr[13];
  104. svcpu->cr = vcpu->arch.cr;
  105. svcpu->xer = vcpu->arch.xer;
  106. svcpu->ctr = vcpu->arch.ctr;
  107. svcpu->lr = vcpu->arch.lr;
  108. svcpu->pc = vcpu->arch.pc;
  109. #ifdef CONFIG_PPC_BOOK3S_64
  110. svcpu->shadow_fscr = vcpu->arch.shadow_fscr;
  111. #endif
  112. svcpu->in_use = true;
  113. }
  114. /* Copy data touched by real-mode code from shadow vcpu back to vcpu */
  115. void kvmppc_copy_from_svcpu(struct kvm_vcpu *vcpu,
  116. struct kvmppc_book3s_shadow_vcpu *svcpu)
  117. {
  118. /*
  119. * vcpu_put would just call us again because in_use hasn't
  120. * been updated yet.
  121. */
  122. preempt_disable();
  123. /*
  124. * Maybe we were already preempted and synced the svcpu from
  125. * our preempt notifiers. Don't bother touching this svcpu then.
  126. */
  127. if (!svcpu->in_use)
  128. goto out;
  129. vcpu->arch.gpr[0] = svcpu->gpr[0];
  130. vcpu->arch.gpr[1] = svcpu->gpr[1];
  131. vcpu->arch.gpr[2] = svcpu->gpr[2];
  132. vcpu->arch.gpr[3] = svcpu->gpr[3];
  133. vcpu->arch.gpr[4] = svcpu->gpr[4];
  134. vcpu->arch.gpr[5] = svcpu->gpr[5];
  135. vcpu->arch.gpr[6] = svcpu->gpr[6];
  136. vcpu->arch.gpr[7] = svcpu->gpr[7];
  137. vcpu->arch.gpr[8] = svcpu->gpr[8];
  138. vcpu->arch.gpr[9] = svcpu->gpr[9];
  139. vcpu->arch.gpr[10] = svcpu->gpr[10];
  140. vcpu->arch.gpr[11] = svcpu->gpr[11];
  141. vcpu->arch.gpr[12] = svcpu->gpr[12];
  142. vcpu->arch.gpr[13] = svcpu->gpr[13];
  143. vcpu->arch.cr = svcpu->cr;
  144. vcpu->arch.xer = svcpu->xer;
  145. vcpu->arch.ctr = svcpu->ctr;
  146. vcpu->arch.lr = svcpu->lr;
  147. vcpu->arch.pc = svcpu->pc;
  148. vcpu->arch.shadow_srr1 = svcpu->shadow_srr1;
  149. vcpu->arch.fault_dar = svcpu->fault_dar;
  150. vcpu->arch.fault_dsisr = svcpu->fault_dsisr;
  151. vcpu->arch.last_inst = svcpu->last_inst;
  152. #ifdef CONFIG_PPC_BOOK3S_64
  153. vcpu->arch.shadow_fscr = svcpu->shadow_fscr;
  154. #endif
  155. svcpu->in_use = false;
  156. out:
  157. preempt_enable();
  158. }
  159. static int kvmppc_core_check_requests_pr(struct kvm_vcpu *vcpu)
  160. {
  161. int r = 1; /* Indicate we want to get back into the guest */
  162. /* We misuse TLB_FLUSH to indicate that we want to clear
  163. all shadow cache entries */
  164. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  165. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  166. return r;
  167. }
  168. /************* MMU Notifiers *************/
  169. static void do_kvm_unmap_hva(struct kvm *kvm, unsigned long start,
  170. unsigned long end)
  171. {
  172. long i;
  173. struct kvm_vcpu *vcpu;
  174. struct kvm_memslots *slots;
  175. struct kvm_memory_slot *memslot;
  176. slots = kvm_memslots(kvm);
  177. kvm_for_each_memslot(memslot, slots) {
  178. unsigned long hva_start, hva_end;
  179. gfn_t gfn, gfn_end;
  180. hva_start = max(start, memslot->userspace_addr);
  181. hva_end = min(end, memslot->userspace_addr +
  182. (memslot->npages << PAGE_SHIFT));
  183. if (hva_start >= hva_end)
  184. continue;
  185. /*
  186. * {gfn(page) | page intersects with [hva_start, hva_end)} =
  187. * {gfn, gfn+1, ..., gfn_end-1}.
  188. */
  189. gfn = hva_to_gfn_memslot(hva_start, memslot);
  190. gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
  191. kvm_for_each_vcpu(i, vcpu, kvm)
  192. kvmppc_mmu_pte_pflush(vcpu, gfn << PAGE_SHIFT,
  193. gfn_end << PAGE_SHIFT);
  194. }
  195. }
  196. static int kvm_unmap_hva_pr(struct kvm *kvm, unsigned long hva)
  197. {
  198. trace_kvm_unmap_hva(hva);
  199. do_kvm_unmap_hva(kvm, hva, hva + PAGE_SIZE);
  200. return 0;
  201. }
  202. static int kvm_unmap_hva_range_pr(struct kvm *kvm, unsigned long start,
  203. unsigned long end)
  204. {
  205. do_kvm_unmap_hva(kvm, start, end);
  206. return 0;
  207. }
  208. static int kvm_age_hva_pr(struct kvm *kvm, unsigned long hva)
  209. {
  210. /* XXX could be more clever ;) */
  211. return 0;
  212. }
  213. static int kvm_test_age_hva_pr(struct kvm *kvm, unsigned long hva)
  214. {
  215. /* XXX could be more clever ;) */
  216. return 0;
  217. }
  218. static void kvm_set_spte_hva_pr(struct kvm *kvm, unsigned long hva, pte_t pte)
  219. {
  220. /* The page will get remapped properly on its next fault */
  221. do_kvm_unmap_hva(kvm, hva, hva + PAGE_SIZE);
  222. }
  223. /*****************************************/
  224. static void kvmppc_recalc_shadow_msr(struct kvm_vcpu *vcpu)
  225. {
  226. ulong guest_msr = kvmppc_get_msr(vcpu);
  227. ulong smsr = guest_msr;
  228. /* Guest MSR values */
  229. smsr &= MSR_FE0 | MSR_FE1 | MSR_SF | MSR_SE | MSR_BE | MSR_LE;
  230. /* Process MSR values */
  231. smsr |= MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_PR | MSR_EE;
  232. /* External providers the guest reserved */
  233. smsr |= (guest_msr & vcpu->arch.guest_owned_ext);
  234. /* 64-bit Process MSR values */
  235. #ifdef CONFIG_PPC_BOOK3S_64
  236. smsr |= MSR_ISF | MSR_HV;
  237. #endif
  238. vcpu->arch.shadow_msr = smsr;
  239. }
  240. static void kvmppc_set_msr_pr(struct kvm_vcpu *vcpu, u64 msr)
  241. {
  242. ulong old_msr = kvmppc_get_msr(vcpu);
  243. #ifdef EXIT_DEBUG
  244. printk(KERN_INFO "KVM: Set MSR to 0x%llx\n", msr);
  245. #endif
  246. msr &= to_book3s(vcpu)->msr_mask;
  247. kvmppc_set_msr_fast(vcpu, msr);
  248. kvmppc_recalc_shadow_msr(vcpu);
  249. if (msr & MSR_POW) {
  250. if (!vcpu->arch.pending_exceptions) {
  251. kvm_vcpu_block(vcpu);
  252. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  253. vcpu->stat.halt_wakeup++;
  254. /* Unset POW bit after we woke up */
  255. msr &= ~MSR_POW;
  256. kvmppc_set_msr_fast(vcpu, msr);
  257. }
  258. }
  259. if ((kvmppc_get_msr(vcpu) & (MSR_PR|MSR_IR|MSR_DR)) !=
  260. (old_msr & (MSR_PR|MSR_IR|MSR_DR))) {
  261. kvmppc_mmu_flush_segments(vcpu);
  262. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  263. /* Preload magic page segment when in kernel mode */
  264. if (!(msr & MSR_PR) && vcpu->arch.magic_page_pa) {
  265. struct kvm_vcpu_arch *a = &vcpu->arch;
  266. if (msr & MSR_DR)
  267. kvmppc_mmu_map_segment(vcpu, a->magic_page_ea);
  268. else
  269. kvmppc_mmu_map_segment(vcpu, a->magic_page_pa);
  270. }
  271. }
  272. /*
  273. * When switching from 32 to 64-bit, we may have a stale 32-bit
  274. * magic page around, we need to flush it. Typically 32-bit magic
  275. * page will be instanciated when calling into RTAS. Note: We
  276. * assume that such transition only happens while in kernel mode,
  277. * ie, we never transition from user 32-bit to kernel 64-bit with
  278. * a 32-bit magic page around.
  279. */
  280. if (vcpu->arch.magic_page_pa &&
  281. !(old_msr & MSR_PR) && !(old_msr & MSR_SF) && (msr & MSR_SF)) {
  282. /* going from RTAS to normal kernel code */
  283. kvmppc_mmu_pte_flush(vcpu, (uint32_t)vcpu->arch.magic_page_pa,
  284. ~0xFFFUL);
  285. }
  286. /* Preload FPU if it's enabled */
  287. if (kvmppc_get_msr(vcpu) & MSR_FP)
  288. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  289. }
  290. void kvmppc_set_pvr_pr(struct kvm_vcpu *vcpu, u32 pvr)
  291. {
  292. u32 host_pvr;
  293. vcpu->arch.hflags &= ~BOOK3S_HFLAG_SLB;
  294. vcpu->arch.pvr = pvr;
  295. #ifdef CONFIG_PPC_BOOK3S_64
  296. if ((pvr >= 0x330000) && (pvr < 0x70330000)) {
  297. kvmppc_mmu_book3s_64_init(vcpu);
  298. if (!to_book3s(vcpu)->hior_explicit)
  299. to_book3s(vcpu)->hior = 0xfff00000;
  300. to_book3s(vcpu)->msr_mask = 0xffffffffffffffffULL;
  301. vcpu->arch.cpu_type = KVM_CPU_3S_64;
  302. } else
  303. #endif
  304. {
  305. kvmppc_mmu_book3s_32_init(vcpu);
  306. if (!to_book3s(vcpu)->hior_explicit)
  307. to_book3s(vcpu)->hior = 0;
  308. to_book3s(vcpu)->msr_mask = 0xffffffffULL;
  309. vcpu->arch.cpu_type = KVM_CPU_3S_32;
  310. }
  311. kvmppc_sanity_check(vcpu);
  312. /* If we are in hypervisor level on 970, we can tell the CPU to
  313. * treat DCBZ as 32 bytes store */
  314. vcpu->arch.hflags &= ~BOOK3S_HFLAG_DCBZ32;
  315. if (vcpu->arch.mmu.is_dcbz32(vcpu) && (mfmsr() & MSR_HV) &&
  316. !strcmp(cur_cpu_spec->platform, "ppc970"))
  317. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  318. /* Cell performs badly if MSR_FEx are set. So let's hope nobody
  319. really needs them in a VM on Cell and force disable them. */
  320. if (!strcmp(cur_cpu_spec->platform, "ppc-cell-be"))
  321. to_book3s(vcpu)->msr_mask &= ~(MSR_FE0 | MSR_FE1);
  322. /*
  323. * If they're asking for POWER6 or later, set the flag
  324. * indicating that we can do multiple large page sizes
  325. * and 1TB segments.
  326. * Also set the flag that indicates that tlbie has the large
  327. * page bit in the RB operand instead of the instruction.
  328. */
  329. switch (PVR_VER(pvr)) {
  330. case PVR_POWER6:
  331. case PVR_POWER7:
  332. case PVR_POWER7p:
  333. case PVR_POWER8:
  334. vcpu->arch.hflags |= BOOK3S_HFLAG_MULTI_PGSIZE |
  335. BOOK3S_HFLAG_NEW_TLBIE;
  336. break;
  337. }
  338. #ifdef CONFIG_PPC_BOOK3S_32
  339. /* 32 bit Book3S always has 32 byte dcbz */
  340. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  341. #endif
  342. /* On some CPUs we can execute paired single operations natively */
  343. asm ( "mfpvr %0" : "=r"(host_pvr));
  344. switch (host_pvr) {
  345. case 0x00080200: /* lonestar 2.0 */
  346. case 0x00088202: /* lonestar 2.2 */
  347. case 0x70000100: /* gekko 1.0 */
  348. case 0x00080100: /* gekko 2.0 */
  349. case 0x00083203: /* gekko 2.3a */
  350. case 0x00083213: /* gekko 2.3b */
  351. case 0x00083204: /* gekko 2.4 */
  352. case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
  353. case 0x00087200: /* broadway */
  354. vcpu->arch.hflags |= BOOK3S_HFLAG_NATIVE_PS;
  355. /* Enable HID2.PSE - in case we need it later */
  356. mtspr(SPRN_HID2_GEKKO, mfspr(SPRN_HID2_GEKKO) | (1 << 29));
  357. }
  358. }
  359. /* Book3s_32 CPUs always have 32 bytes cache line size, which Linux assumes. To
  360. * make Book3s_32 Linux work on Book3s_64, we have to make sure we trap dcbz to
  361. * emulate 32 bytes dcbz length.
  362. *
  363. * The Book3s_64 inventors also realized this case and implemented a special bit
  364. * in the HID5 register, which is a hypervisor ressource. Thus we can't use it.
  365. *
  366. * My approach here is to patch the dcbz instruction on executing pages.
  367. */
  368. static void kvmppc_patch_dcbz(struct kvm_vcpu *vcpu, struct kvmppc_pte *pte)
  369. {
  370. struct page *hpage;
  371. u64 hpage_offset;
  372. u32 *page;
  373. int i;
  374. hpage = gfn_to_page(vcpu->kvm, pte->raddr >> PAGE_SHIFT);
  375. if (is_error_page(hpage))
  376. return;
  377. hpage_offset = pte->raddr & ~PAGE_MASK;
  378. hpage_offset &= ~0xFFFULL;
  379. hpage_offset /= 4;
  380. get_page(hpage);
  381. page = kmap_atomic(hpage);
  382. /* patch dcbz into reserved instruction, so we trap */
  383. for (i=hpage_offset; i < hpage_offset + (HW_PAGE_SIZE / 4); i++)
  384. if ((be32_to_cpu(page[i]) & 0xff0007ff) == INS_DCBZ)
  385. page[i] &= cpu_to_be32(0xfffffff7);
  386. kunmap_atomic(page);
  387. put_page(hpage);
  388. }
  389. static int kvmppc_visible_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
  390. {
  391. ulong mp_pa = vcpu->arch.magic_page_pa;
  392. if (!(kvmppc_get_msr(vcpu) & MSR_SF))
  393. mp_pa = (uint32_t)mp_pa;
  394. if (unlikely(mp_pa) &&
  395. unlikely((mp_pa & KVM_PAM) >> PAGE_SHIFT == gfn)) {
  396. return 1;
  397. }
  398. return kvm_is_visible_gfn(vcpu->kvm, gfn);
  399. }
  400. int kvmppc_handle_pagefault(struct kvm_run *run, struct kvm_vcpu *vcpu,
  401. ulong eaddr, int vec)
  402. {
  403. bool data = (vec == BOOK3S_INTERRUPT_DATA_STORAGE);
  404. bool iswrite = false;
  405. int r = RESUME_GUEST;
  406. int relocated;
  407. int page_found = 0;
  408. struct kvmppc_pte pte;
  409. bool is_mmio = false;
  410. bool dr = (kvmppc_get_msr(vcpu) & MSR_DR) ? true : false;
  411. bool ir = (kvmppc_get_msr(vcpu) & MSR_IR) ? true : false;
  412. u64 vsid;
  413. relocated = data ? dr : ir;
  414. if (data && (vcpu->arch.fault_dsisr & DSISR_ISSTORE))
  415. iswrite = true;
  416. /* Resolve real address if translation turned on */
  417. if (relocated) {
  418. page_found = vcpu->arch.mmu.xlate(vcpu, eaddr, &pte, data, iswrite);
  419. } else {
  420. pte.may_execute = true;
  421. pte.may_read = true;
  422. pte.may_write = true;
  423. pte.raddr = eaddr & KVM_PAM;
  424. pte.eaddr = eaddr;
  425. pte.vpage = eaddr >> 12;
  426. pte.page_size = MMU_PAGE_64K;
  427. }
  428. switch (kvmppc_get_msr(vcpu) & (MSR_DR|MSR_IR)) {
  429. case 0:
  430. pte.vpage |= ((u64)VSID_REAL << (SID_SHIFT - 12));
  431. break;
  432. case MSR_DR:
  433. case MSR_IR:
  434. vcpu->arch.mmu.esid_to_vsid(vcpu, eaddr >> SID_SHIFT, &vsid);
  435. if ((kvmppc_get_msr(vcpu) & (MSR_DR|MSR_IR)) == MSR_DR)
  436. pte.vpage |= ((u64)VSID_REAL_DR << (SID_SHIFT - 12));
  437. else
  438. pte.vpage |= ((u64)VSID_REAL_IR << (SID_SHIFT - 12));
  439. pte.vpage |= vsid;
  440. if (vsid == -1)
  441. page_found = -EINVAL;
  442. break;
  443. }
  444. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  445. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  446. /*
  447. * If we do the dcbz hack, we have to NX on every execution,
  448. * so we can patch the executing code. This renders our guest
  449. * NX-less.
  450. */
  451. pte.may_execute = !data;
  452. }
  453. if (page_found == -ENOENT) {
  454. /* Page not found in guest PTE entries */
  455. u64 ssrr1 = vcpu->arch.shadow_srr1;
  456. u64 msr = kvmppc_get_msr(vcpu);
  457. kvmppc_set_dar(vcpu, kvmppc_get_fault_dar(vcpu));
  458. kvmppc_set_dsisr(vcpu, vcpu->arch.fault_dsisr);
  459. kvmppc_set_msr_fast(vcpu, msr | (ssrr1 & 0xf8000000ULL));
  460. kvmppc_book3s_queue_irqprio(vcpu, vec);
  461. } else if (page_found == -EPERM) {
  462. /* Storage protection */
  463. u32 dsisr = vcpu->arch.fault_dsisr;
  464. u64 ssrr1 = vcpu->arch.shadow_srr1;
  465. u64 msr = kvmppc_get_msr(vcpu);
  466. kvmppc_set_dar(vcpu, kvmppc_get_fault_dar(vcpu));
  467. dsisr = (dsisr & ~DSISR_NOHPTE) | DSISR_PROTFAULT;
  468. kvmppc_set_dsisr(vcpu, dsisr);
  469. kvmppc_set_msr_fast(vcpu, msr | (ssrr1 & 0xf8000000ULL));
  470. kvmppc_book3s_queue_irqprio(vcpu, vec);
  471. } else if (page_found == -EINVAL) {
  472. /* Page not found in guest SLB */
  473. kvmppc_set_dar(vcpu, kvmppc_get_fault_dar(vcpu));
  474. kvmppc_book3s_queue_irqprio(vcpu, vec + 0x80);
  475. } else if (!is_mmio &&
  476. kvmppc_visible_gfn(vcpu, pte.raddr >> PAGE_SHIFT)) {
  477. if (data && !(vcpu->arch.fault_dsisr & DSISR_NOHPTE)) {
  478. /*
  479. * There is already a host HPTE there, presumably
  480. * a read-only one for a page the guest thinks
  481. * is writable, so get rid of it first.
  482. */
  483. kvmppc_mmu_unmap_page(vcpu, &pte);
  484. }
  485. /* The guest's PTE is not mapped yet. Map on the host */
  486. kvmppc_mmu_map_page(vcpu, &pte, iswrite);
  487. if (data)
  488. vcpu->stat.sp_storage++;
  489. else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  490. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32)))
  491. kvmppc_patch_dcbz(vcpu, &pte);
  492. } else {
  493. /* MMIO */
  494. vcpu->stat.mmio_exits++;
  495. vcpu->arch.paddr_accessed = pte.raddr;
  496. vcpu->arch.vaddr_accessed = pte.eaddr;
  497. r = kvmppc_emulate_mmio(run, vcpu);
  498. if ( r == RESUME_HOST_NV )
  499. r = RESUME_HOST;
  500. }
  501. return r;
  502. }
  503. static inline int get_fpr_index(int i)
  504. {
  505. return i * TS_FPRWIDTH;
  506. }
  507. /* Give up external provider (FPU, Altivec, VSX) */
  508. void kvmppc_giveup_ext(struct kvm_vcpu *vcpu, ulong msr)
  509. {
  510. struct thread_struct *t = &current->thread;
  511. /*
  512. * VSX instructions can access FP and vector registers, so if
  513. * we are giving up VSX, make sure we give up FP and VMX as well.
  514. */
  515. if (msr & MSR_VSX)
  516. msr |= MSR_FP | MSR_VEC;
  517. msr &= vcpu->arch.guest_owned_ext;
  518. if (!msr)
  519. return;
  520. #ifdef DEBUG_EXT
  521. printk(KERN_INFO "Giving up ext 0x%lx\n", msr);
  522. #endif
  523. if (msr & MSR_FP) {
  524. /*
  525. * Note that on CPUs with VSX, giveup_fpu stores
  526. * both the traditional FP registers and the added VSX
  527. * registers into thread.fp_state.fpr[].
  528. */
  529. if (t->regs->msr & MSR_FP)
  530. giveup_fpu(current);
  531. t->fp_save_area = NULL;
  532. }
  533. #ifdef CONFIG_ALTIVEC
  534. if (msr & MSR_VEC) {
  535. if (current->thread.regs->msr & MSR_VEC)
  536. giveup_altivec(current);
  537. t->vr_save_area = NULL;
  538. }
  539. #endif
  540. vcpu->arch.guest_owned_ext &= ~(msr | MSR_VSX);
  541. kvmppc_recalc_shadow_msr(vcpu);
  542. }
  543. /* Give up facility (TAR / EBB / DSCR) */
  544. static void kvmppc_giveup_fac(struct kvm_vcpu *vcpu, ulong fac)
  545. {
  546. #ifdef CONFIG_PPC_BOOK3S_64
  547. if (!(vcpu->arch.shadow_fscr & (1ULL << fac))) {
  548. /* Facility not available to the guest, ignore giveup request*/
  549. return;
  550. }
  551. switch (fac) {
  552. case FSCR_TAR_LG:
  553. vcpu->arch.tar = mfspr(SPRN_TAR);
  554. mtspr(SPRN_TAR, current->thread.tar);
  555. vcpu->arch.shadow_fscr &= ~FSCR_TAR;
  556. break;
  557. }
  558. #endif
  559. }
  560. static int kvmppc_read_inst(struct kvm_vcpu *vcpu)
  561. {
  562. ulong srr0 = kvmppc_get_pc(vcpu);
  563. u32 last_inst = kvmppc_get_last_inst(vcpu);
  564. int ret;
  565. ret = kvmppc_ld(vcpu, &srr0, sizeof(u32), &last_inst, false);
  566. if (ret == -ENOENT) {
  567. ulong msr = kvmppc_get_msr(vcpu);
  568. msr = kvmppc_set_field(msr, 33, 33, 1);
  569. msr = kvmppc_set_field(msr, 34, 36, 0);
  570. msr = kvmppc_set_field(msr, 42, 47, 0);
  571. kvmppc_set_msr_fast(vcpu, msr);
  572. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_INST_STORAGE);
  573. return EMULATE_AGAIN;
  574. }
  575. return EMULATE_DONE;
  576. }
  577. static int kvmppc_check_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr)
  578. {
  579. /* Need to do paired single emulation? */
  580. if (!(vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE))
  581. return EMULATE_DONE;
  582. /* Read out the instruction */
  583. if (kvmppc_read_inst(vcpu) == EMULATE_DONE)
  584. /* Need to emulate */
  585. return EMULATE_FAIL;
  586. return EMULATE_AGAIN;
  587. }
  588. /* Handle external providers (FPU, Altivec, VSX) */
  589. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  590. ulong msr)
  591. {
  592. struct thread_struct *t = &current->thread;
  593. /* When we have paired singles, we emulate in software */
  594. if (vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE)
  595. return RESUME_GUEST;
  596. if (!(kvmppc_get_msr(vcpu) & msr)) {
  597. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  598. return RESUME_GUEST;
  599. }
  600. if (msr == MSR_VSX) {
  601. /* No VSX? Give an illegal instruction interrupt */
  602. #ifdef CONFIG_VSX
  603. if (!cpu_has_feature(CPU_FTR_VSX))
  604. #endif
  605. {
  606. kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
  607. return RESUME_GUEST;
  608. }
  609. /*
  610. * We have to load up all the FP and VMX registers before
  611. * we can let the guest use VSX instructions.
  612. */
  613. msr = MSR_FP | MSR_VEC | MSR_VSX;
  614. }
  615. /* See if we already own all the ext(s) needed */
  616. msr &= ~vcpu->arch.guest_owned_ext;
  617. if (!msr)
  618. return RESUME_GUEST;
  619. #ifdef DEBUG_EXT
  620. printk(KERN_INFO "Loading up ext 0x%lx\n", msr);
  621. #endif
  622. if (msr & MSR_FP) {
  623. preempt_disable();
  624. enable_kernel_fp();
  625. load_fp_state(&vcpu->arch.fp);
  626. t->fp_save_area = &vcpu->arch.fp;
  627. preempt_enable();
  628. }
  629. if (msr & MSR_VEC) {
  630. #ifdef CONFIG_ALTIVEC
  631. preempt_disable();
  632. enable_kernel_altivec();
  633. load_vr_state(&vcpu->arch.vr);
  634. t->vr_save_area = &vcpu->arch.vr;
  635. preempt_enable();
  636. #endif
  637. }
  638. t->regs->msr |= msr;
  639. vcpu->arch.guest_owned_ext |= msr;
  640. kvmppc_recalc_shadow_msr(vcpu);
  641. return RESUME_GUEST;
  642. }
  643. /*
  644. * Kernel code using FP or VMX could have flushed guest state to
  645. * the thread_struct; if so, get it back now.
  646. */
  647. static void kvmppc_handle_lost_ext(struct kvm_vcpu *vcpu)
  648. {
  649. unsigned long lost_ext;
  650. lost_ext = vcpu->arch.guest_owned_ext & ~current->thread.regs->msr;
  651. if (!lost_ext)
  652. return;
  653. if (lost_ext & MSR_FP) {
  654. preempt_disable();
  655. enable_kernel_fp();
  656. load_fp_state(&vcpu->arch.fp);
  657. preempt_enable();
  658. }
  659. #ifdef CONFIG_ALTIVEC
  660. if (lost_ext & MSR_VEC) {
  661. preempt_disable();
  662. enable_kernel_altivec();
  663. load_vr_state(&vcpu->arch.vr);
  664. preempt_enable();
  665. }
  666. #endif
  667. current->thread.regs->msr |= lost_ext;
  668. }
  669. #ifdef CONFIG_PPC_BOOK3S_64
  670. static void kvmppc_trigger_fac_interrupt(struct kvm_vcpu *vcpu, ulong fac)
  671. {
  672. /* Inject the Interrupt Cause field and trigger a guest interrupt */
  673. vcpu->arch.fscr &= ~(0xffULL << 56);
  674. vcpu->arch.fscr |= (fac << 56);
  675. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_FAC_UNAVAIL);
  676. }
  677. static void kvmppc_emulate_fac(struct kvm_vcpu *vcpu, ulong fac)
  678. {
  679. enum emulation_result er = EMULATE_FAIL;
  680. if (!(kvmppc_get_msr(vcpu) & MSR_PR))
  681. er = kvmppc_emulate_instruction(vcpu->run, vcpu);
  682. if ((er != EMULATE_DONE) && (er != EMULATE_AGAIN)) {
  683. /* Couldn't emulate, trigger interrupt in guest */
  684. kvmppc_trigger_fac_interrupt(vcpu, fac);
  685. }
  686. }
  687. /* Enable facilities (TAR, EBB, DSCR) for the guest */
  688. static int kvmppc_handle_fac(struct kvm_vcpu *vcpu, ulong fac)
  689. {
  690. bool guest_fac_enabled;
  691. BUG_ON(!cpu_has_feature(CPU_FTR_ARCH_207S));
  692. /*
  693. * Not every facility is enabled by FSCR bits, check whether the
  694. * guest has this facility enabled at all.
  695. */
  696. switch (fac) {
  697. case FSCR_TAR_LG:
  698. case FSCR_EBB_LG:
  699. guest_fac_enabled = (vcpu->arch.fscr & (1ULL << fac));
  700. break;
  701. case FSCR_TM_LG:
  702. guest_fac_enabled = kvmppc_get_msr(vcpu) & MSR_TM;
  703. break;
  704. default:
  705. guest_fac_enabled = false;
  706. break;
  707. }
  708. if (!guest_fac_enabled) {
  709. /* Facility not enabled by the guest */
  710. kvmppc_trigger_fac_interrupt(vcpu, fac);
  711. return RESUME_GUEST;
  712. }
  713. switch (fac) {
  714. case FSCR_TAR_LG:
  715. /* TAR switching isn't lazy in Linux yet */
  716. current->thread.tar = mfspr(SPRN_TAR);
  717. mtspr(SPRN_TAR, vcpu->arch.tar);
  718. vcpu->arch.shadow_fscr |= FSCR_TAR;
  719. break;
  720. default:
  721. kvmppc_emulate_fac(vcpu, fac);
  722. break;
  723. }
  724. return RESUME_GUEST;
  725. }
  726. #endif
  727. int kvmppc_handle_exit_pr(struct kvm_run *run, struct kvm_vcpu *vcpu,
  728. unsigned int exit_nr)
  729. {
  730. int r = RESUME_HOST;
  731. int s;
  732. vcpu->stat.sum_exits++;
  733. run->exit_reason = KVM_EXIT_UNKNOWN;
  734. run->ready_for_interrupt_injection = 1;
  735. /* We get here with MSR.EE=1 */
  736. trace_kvm_exit(exit_nr, vcpu);
  737. kvm_guest_exit();
  738. switch (exit_nr) {
  739. case BOOK3S_INTERRUPT_INST_STORAGE:
  740. {
  741. ulong shadow_srr1 = vcpu->arch.shadow_srr1;
  742. vcpu->stat.pf_instruc++;
  743. #ifdef CONFIG_PPC_BOOK3S_32
  744. /* We set segments as unused segments when invalidating them. So
  745. * treat the respective fault as segment fault. */
  746. {
  747. struct kvmppc_book3s_shadow_vcpu *svcpu;
  748. u32 sr;
  749. svcpu = svcpu_get(vcpu);
  750. sr = svcpu->sr[kvmppc_get_pc(vcpu) >> SID_SHIFT];
  751. svcpu_put(svcpu);
  752. if (sr == SR_INVALID) {
  753. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  754. r = RESUME_GUEST;
  755. break;
  756. }
  757. }
  758. #endif
  759. /* only care about PTEG not found errors, but leave NX alone */
  760. if (shadow_srr1 & 0x40000000) {
  761. int idx = srcu_read_lock(&vcpu->kvm->srcu);
  762. r = kvmppc_handle_pagefault(run, vcpu, kvmppc_get_pc(vcpu), exit_nr);
  763. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  764. vcpu->stat.sp_instruc++;
  765. } else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  766. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  767. /*
  768. * XXX If we do the dcbz hack we use the NX bit to flush&patch the page,
  769. * so we can't use the NX bit inside the guest. Let's cross our fingers,
  770. * that no guest that needs the dcbz hack does NX.
  771. */
  772. kvmppc_mmu_pte_flush(vcpu, kvmppc_get_pc(vcpu), ~0xFFFUL);
  773. r = RESUME_GUEST;
  774. } else {
  775. u64 msr = kvmppc_get_msr(vcpu);
  776. msr |= shadow_srr1 & 0x58000000;
  777. kvmppc_set_msr_fast(vcpu, msr);
  778. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  779. r = RESUME_GUEST;
  780. }
  781. break;
  782. }
  783. case BOOK3S_INTERRUPT_DATA_STORAGE:
  784. {
  785. ulong dar = kvmppc_get_fault_dar(vcpu);
  786. u32 fault_dsisr = vcpu->arch.fault_dsisr;
  787. vcpu->stat.pf_storage++;
  788. #ifdef CONFIG_PPC_BOOK3S_32
  789. /* We set segments as unused segments when invalidating them. So
  790. * treat the respective fault as segment fault. */
  791. {
  792. struct kvmppc_book3s_shadow_vcpu *svcpu;
  793. u32 sr;
  794. svcpu = svcpu_get(vcpu);
  795. sr = svcpu->sr[dar >> SID_SHIFT];
  796. svcpu_put(svcpu);
  797. if (sr == SR_INVALID) {
  798. kvmppc_mmu_map_segment(vcpu, dar);
  799. r = RESUME_GUEST;
  800. break;
  801. }
  802. }
  803. #endif
  804. /*
  805. * We need to handle missing shadow PTEs, and
  806. * protection faults due to us mapping a page read-only
  807. * when the guest thinks it is writable.
  808. */
  809. if (fault_dsisr & (DSISR_NOHPTE | DSISR_PROTFAULT)) {
  810. int idx = srcu_read_lock(&vcpu->kvm->srcu);
  811. r = kvmppc_handle_pagefault(run, vcpu, dar, exit_nr);
  812. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  813. } else {
  814. kvmppc_set_dar(vcpu, dar);
  815. kvmppc_set_dsisr(vcpu, fault_dsisr);
  816. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  817. r = RESUME_GUEST;
  818. }
  819. break;
  820. }
  821. case BOOK3S_INTERRUPT_DATA_SEGMENT:
  822. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_fault_dar(vcpu)) < 0) {
  823. kvmppc_set_dar(vcpu, kvmppc_get_fault_dar(vcpu));
  824. kvmppc_book3s_queue_irqprio(vcpu,
  825. BOOK3S_INTERRUPT_DATA_SEGMENT);
  826. }
  827. r = RESUME_GUEST;
  828. break;
  829. case BOOK3S_INTERRUPT_INST_SEGMENT:
  830. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu)) < 0) {
  831. kvmppc_book3s_queue_irqprio(vcpu,
  832. BOOK3S_INTERRUPT_INST_SEGMENT);
  833. }
  834. r = RESUME_GUEST;
  835. break;
  836. /* We're good on these - the host merely wanted to get our attention */
  837. case BOOK3S_INTERRUPT_DECREMENTER:
  838. case BOOK3S_INTERRUPT_HV_DECREMENTER:
  839. case BOOK3S_INTERRUPT_DOORBELL:
  840. vcpu->stat.dec_exits++;
  841. r = RESUME_GUEST;
  842. break;
  843. case BOOK3S_INTERRUPT_EXTERNAL:
  844. case BOOK3S_INTERRUPT_EXTERNAL_LEVEL:
  845. case BOOK3S_INTERRUPT_EXTERNAL_HV:
  846. vcpu->stat.ext_intr_exits++;
  847. r = RESUME_GUEST;
  848. break;
  849. case BOOK3S_INTERRUPT_PERFMON:
  850. r = RESUME_GUEST;
  851. break;
  852. case BOOK3S_INTERRUPT_PROGRAM:
  853. case BOOK3S_INTERRUPT_H_EMUL_ASSIST:
  854. {
  855. enum emulation_result er;
  856. ulong flags;
  857. program_interrupt:
  858. flags = vcpu->arch.shadow_srr1 & 0x1f0000ull;
  859. if (kvmppc_get_msr(vcpu) & MSR_PR) {
  860. #ifdef EXIT_DEBUG
  861. printk(KERN_INFO "Userspace triggered 0x700 exception at 0x%lx (0x%x)\n", kvmppc_get_pc(vcpu), kvmppc_get_last_inst(vcpu));
  862. #endif
  863. if ((kvmppc_get_last_inst(vcpu) & 0xff0007ff) !=
  864. (INS_DCBZ & 0xfffffff7)) {
  865. kvmppc_core_queue_program(vcpu, flags);
  866. r = RESUME_GUEST;
  867. break;
  868. }
  869. }
  870. vcpu->stat.emulated_inst_exits++;
  871. er = kvmppc_emulate_instruction(run, vcpu);
  872. switch (er) {
  873. case EMULATE_DONE:
  874. r = RESUME_GUEST_NV;
  875. break;
  876. case EMULATE_AGAIN:
  877. r = RESUME_GUEST;
  878. break;
  879. case EMULATE_FAIL:
  880. printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
  881. __func__, kvmppc_get_pc(vcpu), kvmppc_get_last_inst(vcpu));
  882. kvmppc_core_queue_program(vcpu, flags);
  883. r = RESUME_GUEST;
  884. break;
  885. case EMULATE_DO_MMIO:
  886. run->exit_reason = KVM_EXIT_MMIO;
  887. r = RESUME_HOST_NV;
  888. break;
  889. case EMULATE_EXIT_USER:
  890. r = RESUME_HOST_NV;
  891. break;
  892. default:
  893. BUG();
  894. }
  895. break;
  896. }
  897. case BOOK3S_INTERRUPT_SYSCALL:
  898. if (vcpu->arch.papr_enabled &&
  899. (kvmppc_get_last_sc(vcpu) == 0x44000022) &&
  900. !(kvmppc_get_msr(vcpu) & MSR_PR)) {
  901. /* SC 1 papr hypercalls */
  902. ulong cmd = kvmppc_get_gpr(vcpu, 3);
  903. int i;
  904. #ifdef CONFIG_PPC_BOOK3S_64
  905. if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE) {
  906. r = RESUME_GUEST;
  907. break;
  908. }
  909. #endif
  910. run->papr_hcall.nr = cmd;
  911. for (i = 0; i < 9; ++i) {
  912. ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
  913. run->papr_hcall.args[i] = gpr;
  914. }
  915. run->exit_reason = KVM_EXIT_PAPR_HCALL;
  916. vcpu->arch.hcall_needed = 1;
  917. r = RESUME_HOST;
  918. } else if (vcpu->arch.osi_enabled &&
  919. (((u32)kvmppc_get_gpr(vcpu, 3)) == OSI_SC_MAGIC_R3) &&
  920. (((u32)kvmppc_get_gpr(vcpu, 4)) == OSI_SC_MAGIC_R4)) {
  921. /* MOL hypercalls */
  922. u64 *gprs = run->osi.gprs;
  923. int i;
  924. run->exit_reason = KVM_EXIT_OSI;
  925. for (i = 0; i < 32; i++)
  926. gprs[i] = kvmppc_get_gpr(vcpu, i);
  927. vcpu->arch.osi_needed = 1;
  928. r = RESUME_HOST_NV;
  929. } else if (!(kvmppc_get_msr(vcpu) & MSR_PR) &&
  930. (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
  931. /* KVM PV hypercalls */
  932. kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
  933. r = RESUME_GUEST;
  934. } else {
  935. /* Guest syscalls */
  936. vcpu->stat.syscall_exits++;
  937. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  938. r = RESUME_GUEST;
  939. }
  940. break;
  941. case BOOK3S_INTERRUPT_FP_UNAVAIL:
  942. case BOOK3S_INTERRUPT_ALTIVEC:
  943. case BOOK3S_INTERRUPT_VSX:
  944. {
  945. int ext_msr = 0;
  946. switch (exit_nr) {
  947. case BOOK3S_INTERRUPT_FP_UNAVAIL: ext_msr = MSR_FP; break;
  948. case BOOK3S_INTERRUPT_ALTIVEC: ext_msr = MSR_VEC; break;
  949. case BOOK3S_INTERRUPT_VSX: ext_msr = MSR_VSX; break;
  950. }
  951. switch (kvmppc_check_ext(vcpu, exit_nr)) {
  952. case EMULATE_DONE:
  953. /* everything ok - let's enable the ext */
  954. r = kvmppc_handle_ext(vcpu, exit_nr, ext_msr);
  955. break;
  956. case EMULATE_FAIL:
  957. /* we need to emulate this instruction */
  958. goto program_interrupt;
  959. break;
  960. default:
  961. /* nothing to worry about - go again */
  962. break;
  963. }
  964. break;
  965. }
  966. case BOOK3S_INTERRUPT_ALIGNMENT:
  967. if (kvmppc_read_inst(vcpu) == EMULATE_DONE) {
  968. u32 last_inst = kvmppc_get_last_inst(vcpu);
  969. u32 dsisr;
  970. u64 dar;
  971. dsisr = kvmppc_alignment_dsisr(vcpu, last_inst);
  972. dar = kvmppc_alignment_dar(vcpu, last_inst);
  973. kvmppc_set_dsisr(vcpu, dsisr);
  974. kvmppc_set_dar(vcpu, dar);
  975. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  976. }
  977. r = RESUME_GUEST;
  978. break;
  979. #ifdef CONFIG_PPC_BOOK3S_64
  980. case BOOK3S_INTERRUPT_FAC_UNAVAIL:
  981. kvmppc_handle_fac(vcpu, vcpu->arch.shadow_fscr >> 56);
  982. r = RESUME_GUEST;
  983. break;
  984. #endif
  985. case BOOK3S_INTERRUPT_MACHINE_CHECK:
  986. case BOOK3S_INTERRUPT_TRACE:
  987. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  988. r = RESUME_GUEST;
  989. break;
  990. default:
  991. {
  992. ulong shadow_srr1 = vcpu->arch.shadow_srr1;
  993. /* Ugh - bork here! What did we get? */
  994. printk(KERN_EMERG "exit_nr=0x%x | pc=0x%lx | msr=0x%lx\n",
  995. exit_nr, kvmppc_get_pc(vcpu), shadow_srr1);
  996. r = RESUME_HOST;
  997. BUG();
  998. break;
  999. }
  1000. }
  1001. if (!(r & RESUME_HOST)) {
  1002. /* To avoid clobbering exit_reason, only check for signals if
  1003. * we aren't already exiting to userspace for some other
  1004. * reason. */
  1005. /*
  1006. * Interrupts could be timers for the guest which we have to
  1007. * inject again, so let's postpone them until we're in the guest
  1008. * and if we really did time things so badly, then we just exit
  1009. * again due to a host external interrupt.
  1010. */
  1011. s = kvmppc_prepare_to_enter(vcpu);
  1012. if (s <= 0)
  1013. r = s;
  1014. else {
  1015. /* interrupts now hard-disabled */
  1016. kvmppc_fix_ee_before_entry();
  1017. }
  1018. kvmppc_handle_lost_ext(vcpu);
  1019. }
  1020. trace_kvm_book3s_reenter(r, vcpu);
  1021. return r;
  1022. }
  1023. static int kvm_arch_vcpu_ioctl_get_sregs_pr(struct kvm_vcpu *vcpu,
  1024. struct kvm_sregs *sregs)
  1025. {
  1026. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  1027. int i;
  1028. sregs->pvr = vcpu->arch.pvr;
  1029. sregs->u.s.sdr1 = to_book3s(vcpu)->sdr1;
  1030. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  1031. for (i = 0; i < 64; i++) {
  1032. sregs->u.s.ppc64.slb[i].slbe = vcpu->arch.slb[i].orige | i;
  1033. sregs->u.s.ppc64.slb[i].slbv = vcpu->arch.slb[i].origv;
  1034. }
  1035. } else {
  1036. for (i = 0; i < 16; i++)
  1037. sregs->u.s.ppc32.sr[i] = kvmppc_get_sr(vcpu, i);
  1038. for (i = 0; i < 8; i++) {
  1039. sregs->u.s.ppc32.ibat[i] = vcpu3s->ibat[i].raw;
  1040. sregs->u.s.ppc32.dbat[i] = vcpu3s->dbat[i].raw;
  1041. }
  1042. }
  1043. return 0;
  1044. }
  1045. static int kvm_arch_vcpu_ioctl_set_sregs_pr(struct kvm_vcpu *vcpu,
  1046. struct kvm_sregs *sregs)
  1047. {
  1048. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  1049. int i;
  1050. kvmppc_set_pvr_pr(vcpu, sregs->pvr);
  1051. vcpu3s->sdr1 = sregs->u.s.sdr1;
  1052. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  1053. for (i = 0; i < 64; i++) {
  1054. vcpu->arch.mmu.slbmte(vcpu, sregs->u.s.ppc64.slb[i].slbv,
  1055. sregs->u.s.ppc64.slb[i].slbe);
  1056. }
  1057. } else {
  1058. for (i = 0; i < 16; i++) {
  1059. vcpu->arch.mmu.mtsrin(vcpu, i, sregs->u.s.ppc32.sr[i]);
  1060. }
  1061. for (i = 0; i < 8; i++) {
  1062. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), false,
  1063. (u32)sregs->u.s.ppc32.ibat[i]);
  1064. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), true,
  1065. (u32)(sregs->u.s.ppc32.ibat[i] >> 32));
  1066. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), false,
  1067. (u32)sregs->u.s.ppc32.dbat[i]);
  1068. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), true,
  1069. (u32)(sregs->u.s.ppc32.dbat[i] >> 32));
  1070. }
  1071. }
  1072. /* Flush the MMU after messing with the segments */
  1073. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  1074. return 0;
  1075. }
  1076. static int kvmppc_get_one_reg_pr(struct kvm_vcpu *vcpu, u64 id,
  1077. union kvmppc_one_reg *val)
  1078. {
  1079. int r = 0;
  1080. switch (id) {
  1081. case KVM_REG_PPC_HIOR:
  1082. *val = get_reg_val(id, to_book3s(vcpu)->hior);
  1083. break;
  1084. case KVM_REG_PPC_LPCR:
  1085. /*
  1086. * We are only interested in the LPCR_ILE bit
  1087. */
  1088. if (vcpu->arch.intr_msr & MSR_LE)
  1089. *val = get_reg_val(id, LPCR_ILE);
  1090. else
  1091. *val = get_reg_val(id, 0);
  1092. break;
  1093. default:
  1094. r = -EINVAL;
  1095. break;
  1096. }
  1097. return r;
  1098. }
  1099. static void kvmppc_set_lpcr_pr(struct kvm_vcpu *vcpu, u64 new_lpcr)
  1100. {
  1101. if (new_lpcr & LPCR_ILE)
  1102. vcpu->arch.intr_msr |= MSR_LE;
  1103. else
  1104. vcpu->arch.intr_msr &= ~MSR_LE;
  1105. }
  1106. static int kvmppc_set_one_reg_pr(struct kvm_vcpu *vcpu, u64 id,
  1107. union kvmppc_one_reg *val)
  1108. {
  1109. int r = 0;
  1110. switch (id) {
  1111. case KVM_REG_PPC_HIOR:
  1112. to_book3s(vcpu)->hior = set_reg_val(id, *val);
  1113. to_book3s(vcpu)->hior_explicit = true;
  1114. break;
  1115. case KVM_REG_PPC_LPCR:
  1116. kvmppc_set_lpcr_pr(vcpu, set_reg_val(id, *val));
  1117. break;
  1118. default:
  1119. r = -EINVAL;
  1120. break;
  1121. }
  1122. return r;
  1123. }
  1124. static struct kvm_vcpu *kvmppc_core_vcpu_create_pr(struct kvm *kvm,
  1125. unsigned int id)
  1126. {
  1127. struct kvmppc_vcpu_book3s *vcpu_book3s;
  1128. struct kvm_vcpu *vcpu;
  1129. int err = -ENOMEM;
  1130. unsigned long p;
  1131. vcpu = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  1132. if (!vcpu)
  1133. goto out;
  1134. vcpu_book3s = vzalloc(sizeof(struct kvmppc_vcpu_book3s));
  1135. if (!vcpu_book3s)
  1136. goto free_vcpu;
  1137. vcpu->arch.book3s = vcpu_book3s;
  1138. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1139. vcpu->arch.shadow_vcpu =
  1140. kzalloc(sizeof(*vcpu->arch.shadow_vcpu), GFP_KERNEL);
  1141. if (!vcpu->arch.shadow_vcpu)
  1142. goto free_vcpu3s;
  1143. #endif
  1144. err = kvm_vcpu_init(vcpu, kvm, id);
  1145. if (err)
  1146. goto free_shadow_vcpu;
  1147. err = -ENOMEM;
  1148. p = __get_free_page(GFP_KERNEL|__GFP_ZERO);
  1149. if (!p)
  1150. goto uninit_vcpu;
  1151. /* the real shared page fills the last 4k of our page */
  1152. vcpu->arch.shared = (void *)(p + PAGE_SIZE - 4096);
  1153. #ifdef CONFIG_PPC_BOOK3S_64
  1154. /* Always start the shared struct in native endian mode */
  1155. #ifdef __BIG_ENDIAN__
  1156. vcpu->arch.shared_big_endian = true;
  1157. #else
  1158. vcpu->arch.shared_big_endian = false;
  1159. #endif
  1160. /*
  1161. * Default to the same as the host if we're on sufficiently
  1162. * recent machine that we have 1TB segments;
  1163. * otherwise default to PPC970FX.
  1164. */
  1165. vcpu->arch.pvr = 0x3C0301;
  1166. if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
  1167. vcpu->arch.pvr = mfspr(SPRN_PVR);
  1168. vcpu->arch.intr_msr = MSR_SF;
  1169. #else
  1170. /* default to book3s_32 (750) */
  1171. vcpu->arch.pvr = 0x84202;
  1172. #endif
  1173. kvmppc_set_pvr_pr(vcpu, vcpu->arch.pvr);
  1174. vcpu->arch.slb_nr = 64;
  1175. vcpu->arch.shadow_msr = MSR_USER64 & ~MSR_LE;
  1176. err = kvmppc_mmu_init(vcpu);
  1177. if (err < 0)
  1178. goto uninit_vcpu;
  1179. return vcpu;
  1180. uninit_vcpu:
  1181. kvm_vcpu_uninit(vcpu);
  1182. free_shadow_vcpu:
  1183. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1184. kfree(vcpu->arch.shadow_vcpu);
  1185. free_vcpu3s:
  1186. #endif
  1187. vfree(vcpu_book3s);
  1188. free_vcpu:
  1189. kmem_cache_free(kvm_vcpu_cache, vcpu);
  1190. out:
  1191. return ERR_PTR(err);
  1192. }
  1193. static void kvmppc_core_vcpu_free_pr(struct kvm_vcpu *vcpu)
  1194. {
  1195. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  1196. free_page((unsigned long)vcpu->arch.shared & PAGE_MASK);
  1197. kvm_vcpu_uninit(vcpu);
  1198. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1199. kfree(vcpu->arch.shadow_vcpu);
  1200. #endif
  1201. vfree(vcpu_book3s);
  1202. kmem_cache_free(kvm_vcpu_cache, vcpu);
  1203. }
  1204. static int kvmppc_vcpu_run_pr(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1205. {
  1206. int ret;
  1207. #ifdef CONFIG_ALTIVEC
  1208. unsigned long uninitialized_var(vrsave);
  1209. #endif
  1210. /* Check if we can run the vcpu at all */
  1211. if (!vcpu->arch.sane) {
  1212. kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  1213. ret = -EINVAL;
  1214. goto out;
  1215. }
  1216. /*
  1217. * Interrupts could be timers for the guest which we have to inject
  1218. * again, so let's postpone them until we're in the guest and if we
  1219. * really did time things so badly, then we just exit again due to
  1220. * a host external interrupt.
  1221. */
  1222. ret = kvmppc_prepare_to_enter(vcpu);
  1223. if (ret <= 0)
  1224. goto out;
  1225. /* interrupts now hard-disabled */
  1226. /* Save FPU state in thread_struct */
  1227. if (current->thread.regs->msr & MSR_FP)
  1228. giveup_fpu(current);
  1229. #ifdef CONFIG_ALTIVEC
  1230. /* Save Altivec state in thread_struct */
  1231. if (current->thread.regs->msr & MSR_VEC)
  1232. giveup_altivec(current);
  1233. #endif
  1234. #ifdef CONFIG_VSX
  1235. /* Save VSX state in thread_struct */
  1236. if (current->thread.regs->msr & MSR_VSX)
  1237. __giveup_vsx(current);
  1238. #endif
  1239. /* Preload FPU if it's enabled */
  1240. if (kvmppc_get_msr(vcpu) & MSR_FP)
  1241. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  1242. kvmppc_fix_ee_before_entry();
  1243. ret = __kvmppc_vcpu_run(kvm_run, vcpu);
  1244. /* No need for kvm_guest_exit. It's done in handle_exit.
  1245. We also get here with interrupts enabled. */
  1246. /* Make sure we save the guest FPU/Altivec/VSX state */
  1247. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  1248. /* Make sure we save the guest TAR/EBB/DSCR state */
  1249. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  1250. out:
  1251. vcpu->mode = OUTSIDE_GUEST_MODE;
  1252. return ret;
  1253. }
  1254. /*
  1255. * Get (and clear) the dirty memory log for a memory slot.
  1256. */
  1257. static int kvm_vm_ioctl_get_dirty_log_pr(struct kvm *kvm,
  1258. struct kvm_dirty_log *log)
  1259. {
  1260. struct kvm_memory_slot *memslot;
  1261. struct kvm_vcpu *vcpu;
  1262. ulong ga, ga_end;
  1263. int is_dirty = 0;
  1264. int r;
  1265. unsigned long n;
  1266. mutex_lock(&kvm->slots_lock);
  1267. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1268. if (r)
  1269. goto out;
  1270. /* If nothing is dirty, don't bother messing with page tables. */
  1271. if (is_dirty) {
  1272. memslot = id_to_memslot(kvm->memslots, log->slot);
  1273. ga = memslot->base_gfn << PAGE_SHIFT;
  1274. ga_end = ga + (memslot->npages << PAGE_SHIFT);
  1275. kvm_for_each_vcpu(n, vcpu, kvm)
  1276. kvmppc_mmu_pte_pflush(vcpu, ga, ga_end);
  1277. n = kvm_dirty_bitmap_bytes(memslot);
  1278. memset(memslot->dirty_bitmap, 0, n);
  1279. }
  1280. r = 0;
  1281. out:
  1282. mutex_unlock(&kvm->slots_lock);
  1283. return r;
  1284. }
  1285. static void kvmppc_core_flush_memslot_pr(struct kvm *kvm,
  1286. struct kvm_memory_slot *memslot)
  1287. {
  1288. return;
  1289. }
  1290. static int kvmppc_core_prepare_memory_region_pr(struct kvm *kvm,
  1291. struct kvm_memory_slot *memslot,
  1292. struct kvm_userspace_memory_region *mem)
  1293. {
  1294. return 0;
  1295. }
  1296. static void kvmppc_core_commit_memory_region_pr(struct kvm *kvm,
  1297. struct kvm_userspace_memory_region *mem,
  1298. const struct kvm_memory_slot *old)
  1299. {
  1300. return;
  1301. }
  1302. static void kvmppc_core_free_memslot_pr(struct kvm_memory_slot *free,
  1303. struct kvm_memory_slot *dont)
  1304. {
  1305. return;
  1306. }
  1307. static int kvmppc_core_create_memslot_pr(struct kvm_memory_slot *slot,
  1308. unsigned long npages)
  1309. {
  1310. return 0;
  1311. }
  1312. #ifdef CONFIG_PPC64
  1313. static int kvm_vm_ioctl_get_smmu_info_pr(struct kvm *kvm,
  1314. struct kvm_ppc_smmu_info *info)
  1315. {
  1316. long int i;
  1317. struct kvm_vcpu *vcpu;
  1318. info->flags = 0;
  1319. /* SLB is always 64 entries */
  1320. info->slb_size = 64;
  1321. /* Standard 4k base page size segment */
  1322. info->sps[0].page_shift = 12;
  1323. info->sps[0].slb_enc = 0;
  1324. info->sps[0].enc[0].page_shift = 12;
  1325. info->sps[0].enc[0].pte_enc = 0;
  1326. /*
  1327. * 64k large page size.
  1328. * We only want to put this in if the CPUs we're emulating
  1329. * support it, but unfortunately we don't have a vcpu easily
  1330. * to hand here to test. Just pick the first vcpu, and if
  1331. * that doesn't exist yet, report the minimum capability,
  1332. * i.e., no 64k pages.
  1333. * 1T segment support goes along with 64k pages.
  1334. */
  1335. i = 1;
  1336. vcpu = kvm_get_vcpu(kvm, 0);
  1337. if (vcpu && (vcpu->arch.hflags & BOOK3S_HFLAG_MULTI_PGSIZE)) {
  1338. info->flags = KVM_PPC_1T_SEGMENTS;
  1339. info->sps[i].page_shift = 16;
  1340. info->sps[i].slb_enc = SLB_VSID_L | SLB_VSID_LP_01;
  1341. info->sps[i].enc[0].page_shift = 16;
  1342. info->sps[i].enc[0].pte_enc = 1;
  1343. ++i;
  1344. }
  1345. /* Standard 16M large page size segment */
  1346. info->sps[i].page_shift = 24;
  1347. info->sps[i].slb_enc = SLB_VSID_L;
  1348. info->sps[i].enc[0].page_shift = 24;
  1349. info->sps[i].enc[0].pte_enc = 0;
  1350. return 0;
  1351. }
  1352. #else
  1353. static int kvm_vm_ioctl_get_smmu_info_pr(struct kvm *kvm,
  1354. struct kvm_ppc_smmu_info *info)
  1355. {
  1356. /* We should not get called */
  1357. BUG();
  1358. }
  1359. #endif /* CONFIG_PPC64 */
  1360. static unsigned int kvm_global_user_count = 0;
  1361. static DEFINE_SPINLOCK(kvm_global_user_count_lock);
  1362. static int kvmppc_core_init_vm_pr(struct kvm *kvm)
  1363. {
  1364. mutex_init(&kvm->arch.hpt_mutex);
  1365. if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
  1366. spin_lock(&kvm_global_user_count_lock);
  1367. if (++kvm_global_user_count == 1)
  1368. pSeries_disable_reloc_on_exc();
  1369. spin_unlock(&kvm_global_user_count_lock);
  1370. }
  1371. return 0;
  1372. }
  1373. static void kvmppc_core_destroy_vm_pr(struct kvm *kvm)
  1374. {
  1375. #ifdef CONFIG_PPC64
  1376. WARN_ON(!list_empty(&kvm->arch.spapr_tce_tables));
  1377. #endif
  1378. if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
  1379. spin_lock(&kvm_global_user_count_lock);
  1380. BUG_ON(kvm_global_user_count == 0);
  1381. if (--kvm_global_user_count == 0)
  1382. pSeries_enable_reloc_on_exc();
  1383. spin_unlock(&kvm_global_user_count_lock);
  1384. }
  1385. }
  1386. static int kvmppc_core_check_processor_compat_pr(void)
  1387. {
  1388. /* we are always compatible */
  1389. return 0;
  1390. }
  1391. static long kvm_arch_vm_ioctl_pr(struct file *filp,
  1392. unsigned int ioctl, unsigned long arg)
  1393. {
  1394. return -ENOTTY;
  1395. }
  1396. static struct kvmppc_ops kvm_ops_pr = {
  1397. .get_sregs = kvm_arch_vcpu_ioctl_get_sregs_pr,
  1398. .set_sregs = kvm_arch_vcpu_ioctl_set_sregs_pr,
  1399. .get_one_reg = kvmppc_get_one_reg_pr,
  1400. .set_one_reg = kvmppc_set_one_reg_pr,
  1401. .vcpu_load = kvmppc_core_vcpu_load_pr,
  1402. .vcpu_put = kvmppc_core_vcpu_put_pr,
  1403. .set_msr = kvmppc_set_msr_pr,
  1404. .vcpu_run = kvmppc_vcpu_run_pr,
  1405. .vcpu_create = kvmppc_core_vcpu_create_pr,
  1406. .vcpu_free = kvmppc_core_vcpu_free_pr,
  1407. .check_requests = kvmppc_core_check_requests_pr,
  1408. .get_dirty_log = kvm_vm_ioctl_get_dirty_log_pr,
  1409. .flush_memslot = kvmppc_core_flush_memslot_pr,
  1410. .prepare_memory_region = kvmppc_core_prepare_memory_region_pr,
  1411. .commit_memory_region = kvmppc_core_commit_memory_region_pr,
  1412. .unmap_hva = kvm_unmap_hva_pr,
  1413. .unmap_hva_range = kvm_unmap_hva_range_pr,
  1414. .age_hva = kvm_age_hva_pr,
  1415. .test_age_hva = kvm_test_age_hva_pr,
  1416. .set_spte_hva = kvm_set_spte_hva_pr,
  1417. .mmu_destroy = kvmppc_mmu_destroy_pr,
  1418. .free_memslot = kvmppc_core_free_memslot_pr,
  1419. .create_memslot = kvmppc_core_create_memslot_pr,
  1420. .init_vm = kvmppc_core_init_vm_pr,
  1421. .destroy_vm = kvmppc_core_destroy_vm_pr,
  1422. .get_smmu_info = kvm_vm_ioctl_get_smmu_info_pr,
  1423. .emulate_op = kvmppc_core_emulate_op_pr,
  1424. .emulate_mtspr = kvmppc_core_emulate_mtspr_pr,
  1425. .emulate_mfspr = kvmppc_core_emulate_mfspr_pr,
  1426. .fast_vcpu_kick = kvm_vcpu_kick,
  1427. .arch_vm_ioctl = kvm_arch_vm_ioctl_pr,
  1428. };
  1429. int kvmppc_book3s_init_pr(void)
  1430. {
  1431. int r;
  1432. r = kvmppc_core_check_processor_compat_pr();
  1433. if (r < 0)
  1434. return r;
  1435. kvm_ops_pr.owner = THIS_MODULE;
  1436. kvmppc_pr_ops = &kvm_ops_pr;
  1437. r = kvmppc_mmu_hpte_sysinit();
  1438. return r;
  1439. }
  1440. void kvmppc_book3s_exit_pr(void)
  1441. {
  1442. kvmppc_pr_ops = NULL;
  1443. kvmppc_mmu_hpte_sysexit();
  1444. }
  1445. /*
  1446. * We only support separate modules for book3s 64
  1447. */
  1448. #ifdef CONFIG_PPC_BOOK3S_64
  1449. module_init(kvmppc_book3s_init_pr);
  1450. module_exit(kvmppc_book3s_exit_pr);
  1451. MODULE_LICENSE("GPL");
  1452. MODULE_ALIAS_MISCDEV(KVM_MINOR);
  1453. MODULE_ALIAS("devname:kvm");
  1454. #endif