octeon_switch.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995, 1996, 1998, 1999, 2002, 2003 Ralf Baechle
  7. * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
  8. * Copyright (C) 1994, 1995, 1996, by Andreas Busse
  9. * Copyright (C) 1999 Silicon Graphics, Inc.
  10. * Copyright (C) 2000 MIPS Technologies, Inc.
  11. * written by Carsten Langgaard, carstenl@mips.com
  12. */
  13. #define USE_ALTERNATE_RESUME_IMPL 1
  14. .set push
  15. .set arch=mips64r2
  16. #include "r4k_switch.S"
  17. .set pop
  18. /*
  19. * task_struct *resume(task_struct *prev, task_struct *next,
  20. * struct thread_info *next_ti, int usedfpu)
  21. */
  22. .align 7
  23. LEAF(resume)
  24. .set arch=octeon
  25. mfc0 t1, CP0_STATUS
  26. LONG_S t1, THREAD_STATUS(a0)
  27. cpu_save_nonscratch a0
  28. LONG_S ra, THREAD_REG31(a0)
  29. /*
  30. * check if we need to save FPU registers
  31. */
  32. PTR_L t3, TASK_THREAD_INFO(a0)
  33. LONG_L t0, TI_FLAGS(t3)
  34. li t1, _TIF_USEDFPU
  35. and t2, t0, t1
  36. beqz t2, 1f
  37. nor t1, zero, t1
  38. and t0, t0, t1
  39. LONG_S t0, TI_FLAGS(t3)
  40. /*
  41. * clear saved user stack CU1 bit
  42. */
  43. LONG_L t0, ST_OFF(t3)
  44. li t1, ~ST0_CU1
  45. and t0, t0, t1
  46. LONG_S t0, ST_OFF(t3)
  47. .set push
  48. .set arch=mips64r2
  49. fpu_save_double a0 t0 t1 # c0_status passed in t0
  50. # clobbers t1
  51. .set pop
  52. 1:
  53. /* check if we need to save COP2 registers */
  54. PTR_L t2, TASK_THREAD_INFO(a0)
  55. LONG_L t0, ST_OFF(t2)
  56. bbit0 t0, 30, 1f
  57. /* Disable COP2 in the stored process state */
  58. li t1, ST0_CU2
  59. xor t0, t1
  60. LONG_S t0, ST_OFF(t2)
  61. /* Enable COP2 so we can save it */
  62. mfc0 t0, CP0_STATUS
  63. or t0, t1
  64. mtc0 t0, CP0_STATUS
  65. /* Save COP2 */
  66. daddu a0, THREAD_CP2
  67. jal octeon_cop2_save
  68. dsubu a0, THREAD_CP2
  69. /* Disable COP2 now that we are done */
  70. mfc0 t0, CP0_STATUS
  71. li t1, ST0_CU2
  72. xor t0, t1
  73. mtc0 t0, CP0_STATUS
  74. 1:
  75. #if CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
  76. /* Check if we need to store CVMSEG state */
  77. mfc0 t0, $11,7 /* CvmMemCtl */
  78. bbit0 t0, 6, 3f /* Is user access enabled? */
  79. /* Store the CVMSEG state */
  80. /* Extract the size of CVMSEG */
  81. andi t0, 0x3f
  82. /* Multiply * (cache line size/sizeof(long)/2) */
  83. sll t0, 7-LONGLOG-1
  84. li t1, -32768 /* Base address of CVMSEG */
  85. LONG_ADDI t2, a0, THREAD_CVMSEG /* Where to store CVMSEG to */
  86. synciobdma
  87. 2:
  88. .set noreorder
  89. LONG_L t8, 0(t1) /* Load from CVMSEG */
  90. subu t0, 1 /* Decrement loop var */
  91. LONG_L t9, LONGSIZE(t1)/* Load from CVMSEG */
  92. LONG_ADDU t1, LONGSIZE*2 /* Increment loc in CVMSEG */
  93. LONG_S t8, 0(t2) /* Store CVMSEG to thread storage */
  94. LONG_ADDU t2, LONGSIZE*2 /* Increment loc in thread storage */
  95. bnez t0, 2b /* Loop until we've copied it all */
  96. LONG_S t9, -LONGSIZE(t2)/* Store CVMSEG to thread storage */
  97. .set reorder
  98. /* Disable access to CVMSEG */
  99. mfc0 t0, $11,7 /* CvmMemCtl */
  100. xori t0, t0, 0x40 /* Bit 6 is CVMSEG user enable */
  101. mtc0 t0, $11,7 /* CvmMemCtl */
  102. #endif
  103. 3:
  104. #if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
  105. PTR_LA t8, __stack_chk_guard
  106. LONG_L t9, TASK_STACK_CANARY(a1)
  107. LONG_S t9, 0(t8)
  108. #endif
  109. /*
  110. * The order of restoring the registers takes care of the race
  111. * updating $28, $29 and kernelsp without disabling ints.
  112. */
  113. move $28, a2
  114. cpu_restore_nonscratch a1
  115. PTR_ADDU t0, $28, _THREAD_SIZE - 32
  116. set_saved_sp t0, t1, t2
  117. mfc0 t1, CP0_STATUS /* Do we really need this? */
  118. li a3, 0xff01
  119. and t1, a3
  120. LONG_L a2, THREAD_STATUS(a1)
  121. nor a3, $0, a3
  122. and a2, a3
  123. or a2, t1
  124. mtc0 a2, CP0_STATUS
  125. move v0, a0
  126. jr ra
  127. END(resume)
  128. /*
  129. * void octeon_cop2_save(struct octeon_cop2_state *a0)
  130. */
  131. .align 7
  132. LEAF(octeon_cop2_save)
  133. dmfc0 t9, $9,7 /* CvmCtl register. */
  134. /* Save the COP2 CRC state */
  135. dmfc2 t0, 0x0201
  136. dmfc2 t1, 0x0202
  137. dmfc2 t2, 0x0200
  138. sd t0, OCTEON_CP2_CRC_IV(a0)
  139. sd t1, OCTEON_CP2_CRC_LENGTH(a0)
  140. sd t2, OCTEON_CP2_CRC_POLY(a0)
  141. /* Skip next instructions if CvmCtl[NODFA_CP2] set */
  142. bbit1 t9, 28, 1f
  143. /* Save the LLM state */
  144. dmfc2 t0, 0x0402
  145. dmfc2 t1, 0x040A
  146. sd t0, OCTEON_CP2_LLM_DAT(a0)
  147. sd t1, OCTEON_CP2_LLM_DAT+8(a0)
  148. 1: bbit1 t9, 26, 3f /* done if CvmCtl[NOCRYPTO] set */
  149. /* Save the COP2 crypto state */
  150. /* this part is mostly common to both pass 1 and later revisions */
  151. dmfc2 t0, 0x0084
  152. dmfc2 t1, 0x0080
  153. dmfc2 t2, 0x0081
  154. dmfc2 t3, 0x0082
  155. sd t0, OCTEON_CP2_3DES_IV(a0)
  156. dmfc2 t0, 0x0088
  157. sd t1, OCTEON_CP2_3DES_KEY(a0)
  158. dmfc2 t1, 0x0111 /* only necessary for pass 1 */
  159. sd t2, OCTEON_CP2_3DES_KEY+8(a0)
  160. dmfc2 t2, 0x0102
  161. sd t3, OCTEON_CP2_3DES_KEY+16(a0)
  162. dmfc2 t3, 0x0103
  163. sd t0, OCTEON_CP2_3DES_RESULT(a0)
  164. dmfc2 t0, 0x0104
  165. sd t1, OCTEON_CP2_AES_INP0(a0) /* only necessary for pass 1 */
  166. dmfc2 t1, 0x0105
  167. sd t2, OCTEON_CP2_AES_IV(a0)
  168. dmfc2 t2, 0x0106
  169. sd t3, OCTEON_CP2_AES_IV+8(a0)
  170. dmfc2 t3, 0x0107
  171. sd t0, OCTEON_CP2_AES_KEY(a0)
  172. dmfc2 t0, 0x0110
  173. sd t1, OCTEON_CP2_AES_KEY+8(a0)
  174. dmfc2 t1, 0x0100
  175. sd t2, OCTEON_CP2_AES_KEY+16(a0)
  176. dmfc2 t2, 0x0101
  177. sd t3, OCTEON_CP2_AES_KEY+24(a0)
  178. mfc0 t3, $15,0 /* Get the processor ID register */
  179. sd t0, OCTEON_CP2_AES_KEYLEN(a0)
  180. li t0, 0x000d0000 /* This is the processor ID of Octeon Pass1 */
  181. sd t1, OCTEON_CP2_AES_RESULT(a0)
  182. sd t2, OCTEON_CP2_AES_RESULT+8(a0)
  183. /* Skip to the Pass1 version of the remainder of the COP2 state */
  184. beq t3, t0, 2f
  185. /* the non-pass1 state when !CvmCtl[NOCRYPTO] */
  186. dmfc2 t1, 0x0240
  187. dmfc2 t2, 0x0241
  188. dmfc2 t3, 0x0242
  189. dmfc2 t0, 0x0243
  190. sd t1, OCTEON_CP2_HSH_DATW(a0)
  191. dmfc2 t1, 0x0244
  192. sd t2, OCTEON_CP2_HSH_DATW+8(a0)
  193. dmfc2 t2, 0x0245
  194. sd t3, OCTEON_CP2_HSH_DATW+16(a0)
  195. dmfc2 t3, 0x0246
  196. sd t0, OCTEON_CP2_HSH_DATW+24(a0)
  197. dmfc2 t0, 0x0247
  198. sd t1, OCTEON_CP2_HSH_DATW+32(a0)
  199. dmfc2 t1, 0x0248
  200. sd t2, OCTEON_CP2_HSH_DATW+40(a0)
  201. dmfc2 t2, 0x0249
  202. sd t3, OCTEON_CP2_HSH_DATW+48(a0)
  203. dmfc2 t3, 0x024A
  204. sd t0, OCTEON_CP2_HSH_DATW+56(a0)
  205. dmfc2 t0, 0x024B
  206. sd t1, OCTEON_CP2_HSH_DATW+64(a0)
  207. dmfc2 t1, 0x024C
  208. sd t2, OCTEON_CP2_HSH_DATW+72(a0)
  209. dmfc2 t2, 0x024D
  210. sd t3, OCTEON_CP2_HSH_DATW+80(a0)
  211. dmfc2 t3, 0x024E
  212. sd t0, OCTEON_CP2_HSH_DATW+88(a0)
  213. dmfc2 t0, 0x0250
  214. sd t1, OCTEON_CP2_HSH_DATW+96(a0)
  215. dmfc2 t1, 0x0251
  216. sd t2, OCTEON_CP2_HSH_DATW+104(a0)
  217. dmfc2 t2, 0x0252
  218. sd t3, OCTEON_CP2_HSH_DATW+112(a0)
  219. dmfc2 t3, 0x0253
  220. sd t0, OCTEON_CP2_HSH_IVW(a0)
  221. dmfc2 t0, 0x0254
  222. sd t1, OCTEON_CP2_HSH_IVW+8(a0)
  223. dmfc2 t1, 0x0255
  224. sd t2, OCTEON_CP2_HSH_IVW+16(a0)
  225. dmfc2 t2, 0x0256
  226. sd t3, OCTEON_CP2_HSH_IVW+24(a0)
  227. dmfc2 t3, 0x0257
  228. sd t0, OCTEON_CP2_HSH_IVW+32(a0)
  229. dmfc2 t0, 0x0258
  230. sd t1, OCTEON_CP2_HSH_IVW+40(a0)
  231. dmfc2 t1, 0x0259
  232. sd t2, OCTEON_CP2_HSH_IVW+48(a0)
  233. dmfc2 t2, 0x025E
  234. sd t3, OCTEON_CP2_HSH_IVW+56(a0)
  235. dmfc2 t3, 0x025A
  236. sd t0, OCTEON_CP2_GFM_MULT(a0)
  237. dmfc2 t0, 0x025B
  238. sd t1, OCTEON_CP2_GFM_MULT+8(a0)
  239. sd t2, OCTEON_CP2_GFM_POLY(a0)
  240. sd t3, OCTEON_CP2_GFM_RESULT(a0)
  241. sd t0, OCTEON_CP2_GFM_RESULT+8(a0)
  242. jr ra
  243. 2: /* pass 1 special stuff when !CvmCtl[NOCRYPTO] */
  244. dmfc2 t3, 0x0040
  245. dmfc2 t0, 0x0041
  246. dmfc2 t1, 0x0042
  247. dmfc2 t2, 0x0043
  248. sd t3, OCTEON_CP2_HSH_DATW(a0)
  249. dmfc2 t3, 0x0044
  250. sd t0, OCTEON_CP2_HSH_DATW+8(a0)
  251. dmfc2 t0, 0x0045
  252. sd t1, OCTEON_CP2_HSH_DATW+16(a0)
  253. dmfc2 t1, 0x0046
  254. sd t2, OCTEON_CP2_HSH_DATW+24(a0)
  255. dmfc2 t2, 0x0048
  256. sd t3, OCTEON_CP2_HSH_DATW+32(a0)
  257. dmfc2 t3, 0x0049
  258. sd t0, OCTEON_CP2_HSH_DATW+40(a0)
  259. dmfc2 t0, 0x004A
  260. sd t1, OCTEON_CP2_HSH_DATW+48(a0)
  261. sd t2, OCTEON_CP2_HSH_IVW(a0)
  262. sd t3, OCTEON_CP2_HSH_IVW+8(a0)
  263. sd t0, OCTEON_CP2_HSH_IVW+16(a0)
  264. 3: /* pass 1 or CvmCtl[NOCRYPTO] set */
  265. jr ra
  266. END(octeon_cop2_save)
  267. /*
  268. * void octeon_cop2_restore(struct octeon_cop2_state *a0)
  269. */
  270. .align 7
  271. .set push
  272. .set noreorder
  273. LEAF(octeon_cop2_restore)
  274. /* First cache line was prefetched before the call */
  275. pref 4, 128(a0)
  276. dmfc0 t9, $9,7 /* CvmCtl register. */
  277. pref 4, 256(a0)
  278. ld t0, OCTEON_CP2_CRC_IV(a0)
  279. pref 4, 384(a0)
  280. ld t1, OCTEON_CP2_CRC_LENGTH(a0)
  281. ld t2, OCTEON_CP2_CRC_POLY(a0)
  282. /* Restore the COP2 CRC state */
  283. dmtc2 t0, 0x0201
  284. dmtc2 t1, 0x1202
  285. bbit1 t9, 28, 2f /* Skip LLM if CvmCtl[NODFA_CP2] is set */
  286. dmtc2 t2, 0x4200
  287. /* Restore the LLM state */
  288. ld t0, OCTEON_CP2_LLM_DAT(a0)
  289. ld t1, OCTEON_CP2_LLM_DAT+8(a0)
  290. dmtc2 t0, 0x0402
  291. dmtc2 t1, 0x040A
  292. 2:
  293. bbit1 t9, 26, done_restore /* done if CvmCtl[NOCRYPTO] set */
  294. nop
  295. /* Restore the COP2 crypto state common to pass 1 and pass 2 */
  296. ld t0, OCTEON_CP2_3DES_IV(a0)
  297. ld t1, OCTEON_CP2_3DES_KEY(a0)
  298. ld t2, OCTEON_CP2_3DES_KEY+8(a0)
  299. dmtc2 t0, 0x0084
  300. ld t0, OCTEON_CP2_3DES_KEY+16(a0)
  301. dmtc2 t1, 0x0080
  302. ld t1, OCTEON_CP2_3DES_RESULT(a0)
  303. dmtc2 t2, 0x0081
  304. ld t2, OCTEON_CP2_AES_INP0(a0) /* only really needed for pass 1 */
  305. dmtc2 t0, 0x0082
  306. ld t0, OCTEON_CP2_AES_IV(a0)
  307. dmtc2 t1, 0x0098
  308. ld t1, OCTEON_CP2_AES_IV+8(a0)
  309. dmtc2 t2, 0x010A /* only really needed for pass 1 */
  310. ld t2, OCTEON_CP2_AES_KEY(a0)
  311. dmtc2 t0, 0x0102
  312. ld t0, OCTEON_CP2_AES_KEY+8(a0)
  313. dmtc2 t1, 0x0103
  314. ld t1, OCTEON_CP2_AES_KEY+16(a0)
  315. dmtc2 t2, 0x0104
  316. ld t2, OCTEON_CP2_AES_KEY+24(a0)
  317. dmtc2 t0, 0x0105
  318. ld t0, OCTEON_CP2_AES_KEYLEN(a0)
  319. dmtc2 t1, 0x0106
  320. ld t1, OCTEON_CP2_AES_RESULT(a0)
  321. dmtc2 t2, 0x0107
  322. ld t2, OCTEON_CP2_AES_RESULT+8(a0)
  323. mfc0 t3, $15,0 /* Get the processor ID register */
  324. dmtc2 t0, 0x0110
  325. li t0, 0x000d0000 /* This is the processor ID of Octeon Pass1 */
  326. dmtc2 t1, 0x0100
  327. bne t0, t3, 3f /* Skip the next stuff for non-pass1 */
  328. dmtc2 t2, 0x0101
  329. /* this code is specific for pass 1 */
  330. ld t0, OCTEON_CP2_HSH_DATW(a0)
  331. ld t1, OCTEON_CP2_HSH_DATW+8(a0)
  332. ld t2, OCTEON_CP2_HSH_DATW+16(a0)
  333. dmtc2 t0, 0x0040
  334. ld t0, OCTEON_CP2_HSH_DATW+24(a0)
  335. dmtc2 t1, 0x0041
  336. ld t1, OCTEON_CP2_HSH_DATW+32(a0)
  337. dmtc2 t2, 0x0042
  338. ld t2, OCTEON_CP2_HSH_DATW+40(a0)
  339. dmtc2 t0, 0x0043
  340. ld t0, OCTEON_CP2_HSH_DATW+48(a0)
  341. dmtc2 t1, 0x0044
  342. ld t1, OCTEON_CP2_HSH_IVW(a0)
  343. dmtc2 t2, 0x0045
  344. ld t2, OCTEON_CP2_HSH_IVW+8(a0)
  345. dmtc2 t0, 0x0046
  346. ld t0, OCTEON_CP2_HSH_IVW+16(a0)
  347. dmtc2 t1, 0x0048
  348. dmtc2 t2, 0x0049
  349. b done_restore /* unconditional branch */
  350. dmtc2 t0, 0x004A
  351. 3: /* this is post-pass1 code */
  352. ld t2, OCTEON_CP2_HSH_DATW(a0)
  353. ld t0, OCTEON_CP2_HSH_DATW+8(a0)
  354. ld t1, OCTEON_CP2_HSH_DATW+16(a0)
  355. dmtc2 t2, 0x0240
  356. ld t2, OCTEON_CP2_HSH_DATW+24(a0)
  357. dmtc2 t0, 0x0241
  358. ld t0, OCTEON_CP2_HSH_DATW+32(a0)
  359. dmtc2 t1, 0x0242
  360. ld t1, OCTEON_CP2_HSH_DATW+40(a0)
  361. dmtc2 t2, 0x0243
  362. ld t2, OCTEON_CP2_HSH_DATW+48(a0)
  363. dmtc2 t0, 0x0244
  364. ld t0, OCTEON_CP2_HSH_DATW+56(a0)
  365. dmtc2 t1, 0x0245
  366. ld t1, OCTEON_CP2_HSH_DATW+64(a0)
  367. dmtc2 t2, 0x0246
  368. ld t2, OCTEON_CP2_HSH_DATW+72(a0)
  369. dmtc2 t0, 0x0247
  370. ld t0, OCTEON_CP2_HSH_DATW+80(a0)
  371. dmtc2 t1, 0x0248
  372. ld t1, OCTEON_CP2_HSH_DATW+88(a0)
  373. dmtc2 t2, 0x0249
  374. ld t2, OCTEON_CP2_HSH_DATW+96(a0)
  375. dmtc2 t0, 0x024A
  376. ld t0, OCTEON_CP2_HSH_DATW+104(a0)
  377. dmtc2 t1, 0x024B
  378. ld t1, OCTEON_CP2_HSH_DATW+112(a0)
  379. dmtc2 t2, 0x024C
  380. ld t2, OCTEON_CP2_HSH_IVW(a0)
  381. dmtc2 t0, 0x024D
  382. ld t0, OCTEON_CP2_HSH_IVW+8(a0)
  383. dmtc2 t1, 0x024E
  384. ld t1, OCTEON_CP2_HSH_IVW+16(a0)
  385. dmtc2 t2, 0x0250
  386. ld t2, OCTEON_CP2_HSH_IVW+24(a0)
  387. dmtc2 t0, 0x0251
  388. ld t0, OCTEON_CP2_HSH_IVW+32(a0)
  389. dmtc2 t1, 0x0252
  390. ld t1, OCTEON_CP2_HSH_IVW+40(a0)
  391. dmtc2 t2, 0x0253
  392. ld t2, OCTEON_CP2_HSH_IVW+48(a0)
  393. dmtc2 t0, 0x0254
  394. ld t0, OCTEON_CP2_HSH_IVW+56(a0)
  395. dmtc2 t1, 0x0255
  396. ld t1, OCTEON_CP2_GFM_MULT(a0)
  397. dmtc2 t2, 0x0256
  398. ld t2, OCTEON_CP2_GFM_MULT+8(a0)
  399. dmtc2 t0, 0x0257
  400. ld t0, OCTEON_CP2_GFM_POLY(a0)
  401. dmtc2 t1, 0x0258
  402. ld t1, OCTEON_CP2_GFM_RESULT(a0)
  403. dmtc2 t2, 0x0259
  404. ld t2, OCTEON_CP2_GFM_RESULT+8(a0)
  405. dmtc2 t0, 0x025E
  406. dmtc2 t1, 0x025A
  407. dmtc2 t2, 0x025B
  408. done_restore:
  409. jr ra
  410. nop
  411. END(octeon_cop2_restore)
  412. .set pop
  413. /*
  414. * void octeon_mult_save()
  415. * sp is assumed to point to a struct pt_regs
  416. *
  417. * NOTE: This is called in SAVE_SOME in stackframe.h. It can only
  418. * safely modify k0 and k1.
  419. */
  420. .align 7
  421. .set push
  422. .set noreorder
  423. LEAF(octeon_mult_save)
  424. dmfc0 k0, $9,7 /* CvmCtl register. */
  425. bbit1 k0, 27, 1f /* Skip CvmCtl[NOMUL] */
  426. nop
  427. /* Save the multiplier state */
  428. v3mulu k0, $0, $0
  429. v3mulu k1, $0, $0
  430. sd k0, PT_MTP(sp) /* PT_MTP has P0 */
  431. v3mulu k0, $0, $0
  432. sd k1, PT_MTP+8(sp) /* PT_MTP+8 has P1 */
  433. ori k1, $0, 1
  434. v3mulu k1, k1, $0
  435. sd k0, PT_MTP+16(sp) /* PT_MTP+16 has P2 */
  436. v3mulu k0, $0, $0
  437. sd k1, PT_MPL(sp) /* PT_MPL has MPL0 */
  438. v3mulu k1, $0, $0
  439. sd k0, PT_MPL+8(sp) /* PT_MPL+8 has MPL1 */
  440. jr ra
  441. sd k1, PT_MPL+16(sp) /* PT_MPL+16 has MPL2 */
  442. 1: /* Resume here if CvmCtl[NOMUL] */
  443. jr ra
  444. END(octeon_mult_save)
  445. .set pop
  446. /*
  447. * void octeon_mult_restore()
  448. * sp is assumed to point to a struct pt_regs
  449. *
  450. * NOTE: This is called in RESTORE_SOME in stackframe.h.
  451. */
  452. .align 7
  453. .set push
  454. .set noreorder
  455. LEAF(octeon_mult_restore)
  456. dmfc0 k1, $9,7 /* CvmCtl register. */
  457. ld v0, PT_MPL(sp) /* MPL0 */
  458. ld v1, PT_MPL+8(sp) /* MPL1 */
  459. ld k0, PT_MPL+16(sp) /* MPL2 */
  460. bbit1 k1, 27, 1f /* Skip CvmCtl[NOMUL] */
  461. /* Normally falls through, so no time wasted here */
  462. nop
  463. /* Restore the multiplier state */
  464. ld k1, PT_MTP+16(sp) /* P2 */
  465. MTM0 v0 /* MPL0 */
  466. ld v0, PT_MTP+8(sp) /* P1 */
  467. MTM1 v1 /* MPL1 */
  468. ld v1, PT_MTP(sp) /* P0 */
  469. MTM2 k0 /* MPL2 */
  470. MTP2 k1 /* P2 */
  471. MTP1 v0 /* P1 */
  472. jr ra
  473. MTP0 v1 /* P0 */
  474. 1: /* Resume here if CvmCtl[NOMUL] */
  475. jr ra
  476. nop
  477. END(octeon_mult_restore)
  478. .set pop