inst.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923
  1. /*
  2. * Format of an instruction in memory.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1996, 2000 by Ralf Baechle
  9. * Copyright (C) 2006 by Thiemo Seufer
  10. * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
  11. * Copyright (C) 2014 Imagination Technologies Ltd.
  12. */
  13. #ifndef _UAPI_ASM_INST_H
  14. #define _UAPI_ASM_INST_H
  15. #include <asm/bitfield.h>
  16. /*
  17. * Major opcodes; before MIPS IV cop1x was called cop3.
  18. */
  19. enum major_op {
  20. spec_op, bcond_op, j_op, jal_op,
  21. beq_op, bne_op, blez_op, bgtz_op,
  22. addi_op, addiu_op, slti_op, sltiu_op,
  23. andi_op, ori_op, xori_op, lui_op,
  24. cop0_op, cop1_op, cop2_op, cop1x_op,
  25. beql_op, bnel_op, blezl_op, bgtzl_op,
  26. daddi_op, daddiu_op, ldl_op, ldr_op,
  27. spec2_op, jalx_op, mdmx_op, spec3_op,
  28. lb_op, lh_op, lwl_op, lw_op,
  29. lbu_op, lhu_op, lwr_op, lwu_op,
  30. sb_op, sh_op, swl_op, sw_op,
  31. sdl_op, sdr_op, swr_op, cache_op,
  32. ll_op, lwc1_op, lwc2_op, pref_op,
  33. lld_op, ldc1_op, ldc2_op, ld_op,
  34. sc_op, swc1_op, swc2_op, major_3b_op,
  35. scd_op, sdc1_op, sdc2_op, sd_op
  36. };
  37. /*
  38. * func field of spec opcode.
  39. */
  40. enum spec_op {
  41. sll_op, movc_op, srl_op, sra_op,
  42. sllv_op, pmon_op, srlv_op, srav_op,
  43. jr_op, jalr_op, movz_op, movn_op,
  44. syscall_op, break_op, spim_op, sync_op,
  45. mfhi_op, mthi_op, mflo_op, mtlo_op,
  46. dsllv_op, spec2_unused_op, dsrlv_op, dsrav_op,
  47. mult_op, multu_op, div_op, divu_op,
  48. dmult_op, dmultu_op, ddiv_op, ddivu_op,
  49. add_op, addu_op, sub_op, subu_op,
  50. and_op, or_op, xor_op, nor_op,
  51. spec3_unused_op, spec4_unused_op, slt_op, sltu_op,
  52. dadd_op, daddu_op, dsub_op, dsubu_op,
  53. tge_op, tgeu_op, tlt_op, tltu_op,
  54. teq_op, spec5_unused_op, tne_op, spec6_unused_op,
  55. dsll_op, spec7_unused_op, dsrl_op, dsra_op,
  56. dsll32_op, spec8_unused_op, dsrl32_op, dsra32_op
  57. };
  58. /*
  59. * func field of spec2 opcode.
  60. */
  61. enum spec2_op {
  62. madd_op, maddu_op, mul_op, spec2_3_unused_op,
  63. msub_op, msubu_op, /* more unused ops */
  64. clz_op = 0x20, clo_op,
  65. dclz_op = 0x24, dclo_op,
  66. sdbpp_op = 0x3f
  67. };
  68. /*
  69. * func field of spec3 opcode.
  70. */
  71. enum spec3_op {
  72. ext_op, dextm_op, dextu_op, dext_op,
  73. ins_op, dinsm_op, dinsu_op, dins_op,
  74. yield_op = 0x09, lx_op = 0x0a,
  75. lwle_op = 0x19, lwre_op = 0x1a,
  76. cachee_op = 0x1b, sbe_op = 0x1c,
  77. she_op = 0x1d, sce_op = 0x1e,
  78. swe_op = 0x1f, bshfl_op = 0x20,
  79. swle_op = 0x21, swre_op = 0x22,
  80. prefe_op = 0x23, dbshfl_op = 0x24,
  81. lbue_op = 0x28, lhue_op = 0x29,
  82. lbe_op = 0x2c, lhe_op = 0x2d,
  83. lle_op = 0x2e, lwe_op = 0x2f,
  84. rdhwr_op = 0x3b
  85. };
  86. /*
  87. * rt field of bcond opcodes.
  88. */
  89. enum rt_op {
  90. bltz_op, bgez_op, bltzl_op, bgezl_op,
  91. spimi_op, unused_rt_op_0x05, unused_rt_op_0x06, unused_rt_op_0x07,
  92. tgei_op, tgeiu_op, tlti_op, tltiu_op,
  93. teqi_op, unused_0x0d_rt_op, tnei_op, unused_0x0f_rt_op,
  94. bltzal_op, bgezal_op, bltzall_op, bgezall_op,
  95. rt_op_0x14, rt_op_0x15, rt_op_0x16, rt_op_0x17,
  96. rt_op_0x18, rt_op_0x19, rt_op_0x1a, rt_op_0x1b,
  97. bposge32_op, rt_op_0x1d, rt_op_0x1e, rt_op_0x1f
  98. };
  99. /*
  100. * rs field of cop opcodes.
  101. */
  102. enum cop_op {
  103. mfc_op = 0x00, dmfc_op = 0x01,
  104. cfc_op = 0x02, mfhc_op = 0x03,
  105. mtc_op = 0x04, dmtc_op = 0x05,
  106. ctc_op = 0x06, mthc_op = 0x07,
  107. bc_op = 0x08, cop_op = 0x10,
  108. copm_op = 0x18
  109. };
  110. /*
  111. * rt field of cop.bc_op opcodes
  112. */
  113. enum bcop_op {
  114. bcf_op, bct_op, bcfl_op, bctl_op
  115. };
  116. /*
  117. * func field of cop0 coi opcodes.
  118. */
  119. enum cop0_coi_func {
  120. tlbr_op = 0x01, tlbwi_op = 0x02,
  121. tlbwr_op = 0x06, tlbp_op = 0x08,
  122. rfe_op = 0x10, eret_op = 0x18,
  123. wait_op = 0x20,
  124. };
  125. /*
  126. * func field of cop0 com opcodes.
  127. */
  128. enum cop0_com_func {
  129. tlbr1_op = 0x01, tlbw_op = 0x02,
  130. tlbp1_op = 0x08, dctr_op = 0x09,
  131. dctw_op = 0x0a
  132. };
  133. /*
  134. * fmt field of cop1 opcodes.
  135. */
  136. enum cop1_fmt {
  137. s_fmt, d_fmt, e_fmt, q_fmt,
  138. w_fmt, l_fmt
  139. };
  140. /*
  141. * func field of cop1 instructions using d, s or w format.
  142. */
  143. enum cop1_sdw_func {
  144. fadd_op = 0x00, fsub_op = 0x01,
  145. fmul_op = 0x02, fdiv_op = 0x03,
  146. fsqrt_op = 0x04, fabs_op = 0x05,
  147. fmov_op = 0x06, fneg_op = 0x07,
  148. froundl_op = 0x08, ftruncl_op = 0x09,
  149. fceill_op = 0x0a, ffloorl_op = 0x0b,
  150. fround_op = 0x0c, ftrunc_op = 0x0d,
  151. fceil_op = 0x0e, ffloor_op = 0x0f,
  152. fmovc_op = 0x11, fmovz_op = 0x12,
  153. fmovn_op = 0x13, frecip_op = 0x15,
  154. frsqrt_op = 0x16, fcvts_op = 0x20,
  155. fcvtd_op = 0x21, fcvte_op = 0x22,
  156. fcvtw_op = 0x24, fcvtl_op = 0x25,
  157. fcmp_op = 0x30
  158. };
  159. /*
  160. * func field of cop1x opcodes (MIPS IV).
  161. */
  162. enum cop1x_func {
  163. lwxc1_op = 0x00, ldxc1_op = 0x01,
  164. swxc1_op = 0x08, sdxc1_op = 0x09,
  165. pfetch_op = 0x0f, madd_s_op = 0x20,
  166. madd_d_op = 0x21, madd_e_op = 0x22,
  167. msub_s_op = 0x28, msub_d_op = 0x29,
  168. msub_e_op = 0x2a, nmadd_s_op = 0x30,
  169. nmadd_d_op = 0x31, nmadd_e_op = 0x32,
  170. nmsub_s_op = 0x38, nmsub_d_op = 0x39,
  171. nmsub_e_op = 0x3a
  172. };
  173. /*
  174. * func field for mad opcodes (MIPS IV).
  175. */
  176. enum mad_func {
  177. madd_fp_op = 0x08, msub_fp_op = 0x0a,
  178. nmadd_fp_op = 0x0c, nmsub_fp_op = 0x0e
  179. };
  180. /*
  181. * func field for special3 lx opcodes (Cavium Octeon).
  182. */
  183. enum lx_func {
  184. lwx_op = 0x00,
  185. lhx_op = 0x04,
  186. lbux_op = 0x06,
  187. ldx_op = 0x08,
  188. lwux_op = 0x10,
  189. lhux_op = 0x14,
  190. lbx_op = 0x16,
  191. };
  192. /*
  193. * BSHFL opcodes
  194. */
  195. enum bshfl_func {
  196. wsbh_op = 0x2,
  197. dshd_op = 0x5,
  198. seb_op = 0x10,
  199. seh_op = 0x18,
  200. };
  201. /*
  202. * (microMIPS) Major opcodes.
  203. */
  204. enum mm_major_op {
  205. mm_pool32a_op, mm_pool16a_op, mm_lbu16_op, mm_move16_op,
  206. mm_addi32_op, mm_lbu32_op, mm_sb32_op, mm_lb32_op,
  207. mm_pool32b_op, mm_pool16b_op, mm_lhu16_op, mm_andi16_op,
  208. mm_addiu32_op, mm_lhu32_op, mm_sh32_op, mm_lh32_op,
  209. mm_pool32i_op, mm_pool16c_op, mm_lwsp16_op, mm_pool16d_op,
  210. mm_ori32_op, mm_pool32f_op, mm_reserved1_op, mm_reserved2_op,
  211. mm_pool32c_op, mm_lwgp16_op, mm_lw16_op, mm_pool16e_op,
  212. mm_xori32_op, mm_jals32_op, mm_addiupc_op, mm_reserved3_op,
  213. mm_reserved4_op, mm_pool16f_op, mm_sb16_op, mm_beqz16_op,
  214. mm_slti32_op, mm_beq32_op, mm_swc132_op, mm_lwc132_op,
  215. mm_reserved5_op, mm_reserved6_op, mm_sh16_op, mm_bnez16_op,
  216. mm_sltiu32_op, mm_bne32_op, mm_sdc132_op, mm_ldc132_op,
  217. mm_reserved7_op, mm_reserved8_op, mm_swsp16_op, mm_b16_op,
  218. mm_andi32_op, mm_j32_op, mm_sd32_op, mm_ld32_op,
  219. mm_reserved11_op, mm_reserved12_op, mm_sw16_op, mm_li16_op,
  220. mm_jalx32_op, mm_jal32_op, mm_sw32_op, mm_lw32_op,
  221. };
  222. /*
  223. * (microMIPS) POOL32I minor opcodes.
  224. */
  225. enum mm_32i_minor_op {
  226. mm_bltz_op, mm_bltzal_op, mm_bgez_op, mm_bgezal_op,
  227. mm_blez_op, mm_bnezc_op, mm_bgtz_op, mm_beqzc_op,
  228. mm_tlti_op, mm_tgei_op, mm_tltiu_op, mm_tgeiu_op,
  229. mm_tnei_op, mm_lui_op, mm_teqi_op, mm_reserved13_op,
  230. mm_synci_op, mm_bltzals_op, mm_reserved14_op, mm_bgezals_op,
  231. mm_bc2f_op, mm_bc2t_op, mm_reserved15_op, mm_reserved16_op,
  232. mm_reserved17_op, mm_reserved18_op, mm_bposge64_op, mm_bposge32_op,
  233. mm_bc1f_op, mm_bc1t_op, mm_reserved19_op, mm_reserved20_op,
  234. mm_bc1any2f_op, mm_bc1any2t_op, mm_bc1any4f_op, mm_bc1any4t_op,
  235. };
  236. /*
  237. * (microMIPS) POOL32A minor opcodes.
  238. */
  239. enum mm_32a_minor_op {
  240. mm_sll32_op = 0x000,
  241. mm_ins_op = 0x00c,
  242. mm_sllv32_op = 0x010,
  243. mm_ext_op = 0x02c,
  244. mm_pool32axf_op = 0x03c,
  245. mm_srl32_op = 0x040,
  246. mm_sra_op = 0x080,
  247. mm_srlv32_op = 0x090,
  248. mm_rotr_op = 0x0c0,
  249. mm_lwxs_op = 0x118,
  250. mm_addu32_op = 0x150,
  251. mm_subu32_op = 0x1d0,
  252. mm_wsbh_op = 0x1ec,
  253. mm_mul_op = 0x210,
  254. mm_and_op = 0x250,
  255. mm_or32_op = 0x290,
  256. mm_xor32_op = 0x310,
  257. mm_slt_op = 0x350,
  258. mm_sltu_op = 0x390,
  259. };
  260. /*
  261. * (microMIPS) POOL32B functions.
  262. */
  263. enum mm_32b_func {
  264. mm_lwc2_func = 0x0,
  265. mm_lwp_func = 0x1,
  266. mm_ldc2_func = 0x2,
  267. mm_ldp_func = 0x4,
  268. mm_lwm32_func = 0x5,
  269. mm_cache_func = 0x6,
  270. mm_ldm_func = 0x7,
  271. mm_swc2_func = 0x8,
  272. mm_swp_func = 0x9,
  273. mm_sdc2_func = 0xa,
  274. mm_sdp_func = 0xc,
  275. mm_swm32_func = 0xd,
  276. mm_sdm_func = 0xf,
  277. };
  278. /*
  279. * (microMIPS) POOL32C functions.
  280. */
  281. enum mm_32c_func {
  282. mm_pref_func = 0x2,
  283. mm_ll_func = 0x3,
  284. mm_swr_func = 0x9,
  285. mm_sc_func = 0xb,
  286. mm_lwu_func = 0xe,
  287. };
  288. /*
  289. * (microMIPS) POOL32AXF minor opcodes.
  290. */
  291. enum mm_32axf_minor_op {
  292. mm_mfc0_op = 0x003,
  293. mm_mtc0_op = 0x00b,
  294. mm_tlbp_op = 0x00d,
  295. mm_mfhi32_op = 0x035,
  296. mm_jalr_op = 0x03c,
  297. mm_tlbr_op = 0x04d,
  298. mm_mflo32_op = 0x075,
  299. mm_jalrhb_op = 0x07c,
  300. mm_tlbwi_op = 0x08d,
  301. mm_tlbwr_op = 0x0cd,
  302. mm_jalrs_op = 0x13c,
  303. mm_jalrshb_op = 0x17c,
  304. mm_sync_op = 0x1ad,
  305. mm_syscall_op = 0x22d,
  306. mm_wait_op = 0x24d,
  307. mm_eret_op = 0x3cd,
  308. mm_divu_op = 0x5dc,
  309. };
  310. /*
  311. * (microMIPS) POOL32F minor opcodes.
  312. */
  313. enum mm_32f_minor_op {
  314. mm_32f_00_op = 0x00,
  315. mm_32f_01_op = 0x01,
  316. mm_32f_02_op = 0x02,
  317. mm_32f_10_op = 0x08,
  318. mm_32f_11_op = 0x09,
  319. mm_32f_12_op = 0x0a,
  320. mm_32f_20_op = 0x10,
  321. mm_32f_30_op = 0x18,
  322. mm_32f_40_op = 0x20,
  323. mm_32f_41_op = 0x21,
  324. mm_32f_42_op = 0x22,
  325. mm_32f_50_op = 0x28,
  326. mm_32f_51_op = 0x29,
  327. mm_32f_52_op = 0x2a,
  328. mm_32f_60_op = 0x30,
  329. mm_32f_70_op = 0x38,
  330. mm_32f_73_op = 0x3b,
  331. mm_32f_74_op = 0x3c,
  332. };
  333. /*
  334. * (microMIPS) POOL32F secondary minor opcodes.
  335. */
  336. enum mm_32f_10_minor_op {
  337. mm_lwxc1_op = 0x1,
  338. mm_swxc1_op,
  339. mm_ldxc1_op,
  340. mm_sdxc1_op,
  341. mm_luxc1_op,
  342. mm_suxc1_op,
  343. };
  344. enum mm_32f_func {
  345. mm_lwxc1_func = 0x048,
  346. mm_swxc1_func = 0x088,
  347. mm_ldxc1_func = 0x0c8,
  348. mm_sdxc1_func = 0x108,
  349. };
  350. /*
  351. * (microMIPS) POOL32F secondary minor opcodes.
  352. */
  353. enum mm_32f_40_minor_op {
  354. mm_fmovf_op,
  355. mm_fmovt_op,
  356. };
  357. /*
  358. * (microMIPS) POOL32F secondary minor opcodes.
  359. */
  360. enum mm_32f_60_minor_op {
  361. mm_fadd_op,
  362. mm_fsub_op,
  363. mm_fmul_op,
  364. mm_fdiv_op,
  365. };
  366. /*
  367. * (microMIPS) POOL32F secondary minor opcodes.
  368. */
  369. enum mm_32f_70_minor_op {
  370. mm_fmovn_op,
  371. mm_fmovz_op,
  372. };
  373. /*
  374. * (microMIPS) POOL32FXF secondary minor opcodes for POOL32F.
  375. */
  376. enum mm_32f_73_minor_op {
  377. mm_fmov0_op = 0x01,
  378. mm_fcvtl_op = 0x04,
  379. mm_movf0_op = 0x05,
  380. mm_frsqrt_op = 0x08,
  381. mm_ffloorl_op = 0x0c,
  382. mm_fabs0_op = 0x0d,
  383. mm_fcvtw_op = 0x24,
  384. mm_movt0_op = 0x25,
  385. mm_fsqrt_op = 0x28,
  386. mm_ffloorw_op = 0x2c,
  387. mm_fneg0_op = 0x2d,
  388. mm_cfc1_op = 0x40,
  389. mm_frecip_op = 0x48,
  390. mm_fceill_op = 0x4c,
  391. mm_fcvtd0_op = 0x4d,
  392. mm_ctc1_op = 0x60,
  393. mm_fceilw_op = 0x6c,
  394. mm_fcvts0_op = 0x6d,
  395. mm_mfc1_op = 0x80,
  396. mm_fmov1_op = 0x81,
  397. mm_movf1_op = 0x85,
  398. mm_ftruncl_op = 0x8c,
  399. mm_fabs1_op = 0x8d,
  400. mm_mtc1_op = 0xa0,
  401. mm_movt1_op = 0xa5,
  402. mm_ftruncw_op = 0xac,
  403. mm_fneg1_op = 0xad,
  404. mm_mfhc1_op = 0xc0,
  405. mm_froundl_op = 0xcc,
  406. mm_fcvtd1_op = 0xcd,
  407. mm_mthc1_op = 0xe0,
  408. mm_froundw_op = 0xec,
  409. mm_fcvts1_op = 0xed,
  410. };
  411. /*
  412. * (microMIPS) POOL16C minor opcodes.
  413. */
  414. enum mm_16c_minor_op {
  415. mm_lwm16_op = 0x04,
  416. mm_swm16_op = 0x05,
  417. mm_jr16_op = 0x0c,
  418. mm_jrc_op = 0x0d,
  419. mm_jalr16_op = 0x0e,
  420. mm_jalrs16_op = 0x0f,
  421. mm_jraddiusp_op = 0x18,
  422. };
  423. /*
  424. * (microMIPS) POOL16D minor opcodes.
  425. */
  426. enum mm_16d_minor_op {
  427. mm_addius5_func,
  428. mm_addiusp_func,
  429. };
  430. /*
  431. * (MIPS16e) opcodes.
  432. */
  433. enum MIPS16e_ops {
  434. MIPS16e_jal_op = 003,
  435. MIPS16e_ld_op = 007,
  436. MIPS16e_i8_op = 014,
  437. MIPS16e_sd_op = 017,
  438. MIPS16e_lb_op = 020,
  439. MIPS16e_lh_op = 021,
  440. MIPS16e_lwsp_op = 022,
  441. MIPS16e_lw_op = 023,
  442. MIPS16e_lbu_op = 024,
  443. MIPS16e_lhu_op = 025,
  444. MIPS16e_lwpc_op = 026,
  445. MIPS16e_lwu_op = 027,
  446. MIPS16e_sb_op = 030,
  447. MIPS16e_sh_op = 031,
  448. MIPS16e_swsp_op = 032,
  449. MIPS16e_sw_op = 033,
  450. MIPS16e_rr_op = 035,
  451. MIPS16e_extend_op = 036,
  452. MIPS16e_i64_op = 037,
  453. };
  454. enum MIPS16e_i64_func {
  455. MIPS16e_ldsp_func,
  456. MIPS16e_sdsp_func,
  457. MIPS16e_sdrasp_func,
  458. MIPS16e_dadjsp_func,
  459. MIPS16e_ldpc_func,
  460. };
  461. enum MIPS16e_rr_func {
  462. MIPS16e_jr_func,
  463. };
  464. enum MIPS6e_i8_func {
  465. MIPS16e_swrasp_func = 02,
  466. };
  467. /*
  468. * (microMIPS & MIPS16e) NOP instruction.
  469. */
  470. #define MM_NOP16 0x0c00
  471. struct j_format {
  472. __BITFIELD_FIELD(unsigned int opcode : 6, /* Jump format */
  473. __BITFIELD_FIELD(unsigned int target : 26,
  474. ;))
  475. };
  476. struct i_format { /* signed immediate format */
  477. __BITFIELD_FIELD(unsigned int opcode : 6,
  478. __BITFIELD_FIELD(unsigned int rs : 5,
  479. __BITFIELD_FIELD(unsigned int rt : 5,
  480. __BITFIELD_FIELD(signed int simmediate : 16,
  481. ;))))
  482. };
  483. struct u_format { /* unsigned immediate format */
  484. __BITFIELD_FIELD(unsigned int opcode : 6,
  485. __BITFIELD_FIELD(unsigned int rs : 5,
  486. __BITFIELD_FIELD(unsigned int rt : 5,
  487. __BITFIELD_FIELD(unsigned int uimmediate : 16,
  488. ;))))
  489. };
  490. struct c_format { /* Cache (>= R6000) format */
  491. __BITFIELD_FIELD(unsigned int opcode : 6,
  492. __BITFIELD_FIELD(unsigned int rs : 5,
  493. __BITFIELD_FIELD(unsigned int c_op : 3,
  494. __BITFIELD_FIELD(unsigned int cache : 2,
  495. __BITFIELD_FIELD(unsigned int simmediate : 16,
  496. ;)))))
  497. };
  498. struct r_format { /* Register format */
  499. __BITFIELD_FIELD(unsigned int opcode : 6,
  500. __BITFIELD_FIELD(unsigned int rs : 5,
  501. __BITFIELD_FIELD(unsigned int rt : 5,
  502. __BITFIELD_FIELD(unsigned int rd : 5,
  503. __BITFIELD_FIELD(unsigned int re : 5,
  504. __BITFIELD_FIELD(unsigned int func : 6,
  505. ;))))))
  506. };
  507. struct p_format { /* Performance counter format (R10000) */
  508. __BITFIELD_FIELD(unsigned int opcode : 6,
  509. __BITFIELD_FIELD(unsigned int rs : 5,
  510. __BITFIELD_FIELD(unsigned int rt : 5,
  511. __BITFIELD_FIELD(unsigned int rd : 5,
  512. __BITFIELD_FIELD(unsigned int re : 5,
  513. __BITFIELD_FIELD(unsigned int func : 6,
  514. ;))))))
  515. };
  516. struct f_format { /* FPU register format */
  517. __BITFIELD_FIELD(unsigned int opcode : 6,
  518. __BITFIELD_FIELD(unsigned int : 1,
  519. __BITFIELD_FIELD(unsigned int fmt : 4,
  520. __BITFIELD_FIELD(unsigned int rt : 5,
  521. __BITFIELD_FIELD(unsigned int rd : 5,
  522. __BITFIELD_FIELD(unsigned int re : 5,
  523. __BITFIELD_FIELD(unsigned int func : 6,
  524. ;)))))))
  525. };
  526. struct ma_format { /* FPU multiply and add format (MIPS IV) */
  527. __BITFIELD_FIELD(unsigned int opcode : 6,
  528. __BITFIELD_FIELD(unsigned int fr : 5,
  529. __BITFIELD_FIELD(unsigned int ft : 5,
  530. __BITFIELD_FIELD(unsigned int fs : 5,
  531. __BITFIELD_FIELD(unsigned int fd : 5,
  532. __BITFIELD_FIELD(unsigned int func : 4,
  533. __BITFIELD_FIELD(unsigned int fmt : 2,
  534. ;)))))))
  535. };
  536. struct b_format { /* BREAK and SYSCALL */
  537. __BITFIELD_FIELD(unsigned int opcode : 6,
  538. __BITFIELD_FIELD(unsigned int code : 20,
  539. __BITFIELD_FIELD(unsigned int func : 6,
  540. ;)))
  541. };
  542. struct ps_format { /* MIPS-3D / paired single format */
  543. __BITFIELD_FIELD(unsigned int opcode : 6,
  544. __BITFIELD_FIELD(unsigned int rs : 5,
  545. __BITFIELD_FIELD(unsigned int ft : 5,
  546. __BITFIELD_FIELD(unsigned int fs : 5,
  547. __BITFIELD_FIELD(unsigned int fd : 5,
  548. __BITFIELD_FIELD(unsigned int func : 6,
  549. ;))))))
  550. };
  551. struct v_format { /* MDMX vector format */
  552. __BITFIELD_FIELD(unsigned int opcode : 6,
  553. __BITFIELD_FIELD(unsigned int sel : 4,
  554. __BITFIELD_FIELD(unsigned int fmt : 1,
  555. __BITFIELD_FIELD(unsigned int vt : 5,
  556. __BITFIELD_FIELD(unsigned int vs : 5,
  557. __BITFIELD_FIELD(unsigned int vd : 5,
  558. __BITFIELD_FIELD(unsigned int func : 6,
  559. ;)))))))
  560. };
  561. struct spec3_format { /* SPEC3 */
  562. __BITFIELD_FIELD(unsigned int opcode:6,
  563. __BITFIELD_FIELD(unsigned int rs:5,
  564. __BITFIELD_FIELD(unsigned int rt:5,
  565. __BITFIELD_FIELD(signed int simmediate:9,
  566. __BITFIELD_FIELD(unsigned int func:7,
  567. ;)))))
  568. };
  569. /*
  570. * microMIPS instruction formats (32-bit length)
  571. *
  572. * NOTE:
  573. * Parenthesis denote whether the format is a microMIPS instruction or
  574. * if it is MIPS32 instruction re-encoded for use in the microMIPS ASE.
  575. */
  576. struct fb_format { /* FPU branch format (MIPS32) */
  577. __BITFIELD_FIELD(unsigned int opcode : 6,
  578. __BITFIELD_FIELD(unsigned int bc : 5,
  579. __BITFIELD_FIELD(unsigned int cc : 3,
  580. __BITFIELD_FIELD(unsigned int flag : 2,
  581. __BITFIELD_FIELD(signed int simmediate : 16,
  582. ;)))))
  583. };
  584. struct fp0_format { /* FPU multiply and add format (MIPS32) */
  585. __BITFIELD_FIELD(unsigned int opcode : 6,
  586. __BITFIELD_FIELD(unsigned int fmt : 5,
  587. __BITFIELD_FIELD(unsigned int ft : 5,
  588. __BITFIELD_FIELD(unsigned int fs : 5,
  589. __BITFIELD_FIELD(unsigned int fd : 5,
  590. __BITFIELD_FIELD(unsigned int func : 6,
  591. ;))))))
  592. };
  593. struct mm_fp0_format { /* FPU multipy and add format (microMIPS) */
  594. __BITFIELD_FIELD(unsigned int opcode : 6,
  595. __BITFIELD_FIELD(unsigned int ft : 5,
  596. __BITFIELD_FIELD(unsigned int fs : 5,
  597. __BITFIELD_FIELD(unsigned int fd : 5,
  598. __BITFIELD_FIELD(unsigned int fmt : 3,
  599. __BITFIELD_FIELD(unsigned int op : 2,
  600. __BITFIELD_FIELD(unsigned int func : 6,
  601. ;)))))))
  602. };
  603. struct fp1_format { /* FPU mfc1 and cfc1 format (MIPS32) */
  604. __BITFIELD_FIELD(unsigned int opcode : 6,
  605. __BITFIELD_FIELD(unsigned int op : 5,
  606. __BITFIELD_FIELD(unsigned int rt : 5,
  607. __BITFIELD_FIELD(unsigned int fs : 5,
  608. __BITFIELD_FIELD(unsigned int fd : 5,
  609. __BITFIELD_FIELD(unsigned int func : 6,
  610. ;))))))
  611. };
  612. struct mm_fp1_format { /* FPU mfc1 and cfc1 format (microMIPS) */
  613. __BITFIELD_FIELD(unsigned int opcode : 6,
  614. __BITFIELD_FIELD(unsigned int rt : 5,
  615. __BITFIELD_FIELD(unsigned int fs : 5,
  616. __BITFIELD_FIELD(unsigned int fmt : 2,
  617. __BITFIELD_FIELD(unsigned int op : 8,
  618. __BITFIELD_FIELD(unsigned int func : 6,
  619. ;))))))
  620. };
  621. struct mm_fp2_format { /* FPU movt and movf format (microMIPS) */
  622. __BITFIELD_FIELD(unsigned int opcode : 6,
  623. __BITFIELD_FIELD(unsigned int fd : 5,
  624. __BITFIELD_FIELD(unsigned int fs : 5,
  625. __BITFIELD_FIELD(unsigned int cc : 3,
  626. __BITFIELD_FIELD(unsigned int zero : 2,
  627. __BITFIELD_FIELD(unsigned int fmt : 2,
  628. __BITFIELD_FIELD(unsigned int op : 3,
  629. __BITFIELD_FIELD(unsigned int func : 6,
  630. ;))))))))
  631. };
  632. struct mm_fp3_format { /* FPU abs and neg format (microMIPS) */
  633. __BITFIELD_FIELD(unsigned int opcode : 6,
  634. __BITFIELD_FIELD(unsigned int rt : 5,
  635. __BITFIELD_FIELD(unsigned int fs : 5,
  636. __BITFIELD_FIELD(unsigned int fmt : 3,
  637. __BITFIELD_FIELD(unsigned int op : 7,
  638. __BITFIELD_FIELD(unsigned int func : 6,
  639. ;))))))
  640. };
  641. struct mm_fp4_format { /* FPU c.cond format (microMIPS) */
  642. __BITFIELD_FIELD(unsigned int opcode : 6,
  643. __BITFIELD_FIELD(unsigned int rt : 5,
  644. __BITFIELD_FIELD(unsigned int fs : 5,
  645. __BITFIELD_FIELD(unsigned int cc : 3,
  646. __BITFIELD_FIELD(unsigned int fmt : 3,
  647. __BITFIELD_FIELD(unsigned int cond : 4,
  648. __BITFIELD_FIELD(unsigned int func : 6,
  649. ;)))))))
  650. };
  651. struct mm_fp5_format { /* FPU lwxc1 and swxc1 format (microMIPS) */
  652. __BITFIELD_FIELD(unsigned int opcode : 6,
  653. __BITFIELD_FIELD(unsigned int index : 5,
  654. __BITFIELD_FIELD(unsigned int base : 5,
  655. __BITFIELD_FIELD(unsigned int fd : 5,
  656. __BITFIELD_FIELD(unsigned int op : 5,
  657. __BITFIELD_FIELD(unsigned int func : 6,
  658. ;))))))
  659. };
  660. struct fp6_format { /* FPU madd and msub format (MIPS IV) */
  661. __BITFIELD_FIELD(unsigned int opcode : 6,
  662. __BITFIELD_FIELD(unsigned int fr : 5,
  663. __BITFIELD_FIELD(unsigned int ft : 5,
  664. __BITFIELD_FIELD(unsigned int fs : 5,
  665. __BITFIELD_FIELD(unsigned int fd : 5,
  666. __BITFIELD_FIELD(unsigned int func : 6,
  667. ;))))))
  668. };
  669. struct mm_fp6_format { /* FPU madd and msub format (microMIPS) */
  670. __BITFIELD_FIELD(unsigned int opcode : 6,
  671. __BITFIELD_FIELD(unsigned int ft : 5,
  672. __BITFIELD_FIELD(unsigned int fs : 5,
  673. __BITFIELD_FIELD(unsigned int fd : 5,
  674. __BITFIELD_FIELD(unsigned int fr : 5,
  675. __BITFIELD_FIELD(unsigned int func : 6,
  676. ;))))))
  677. };
  678. struct mm_i_format { /* Immediate format (microMIPS) */
  679. __BITFIELD_FIELD(unsigned int opcode : 6,
  680. __BITFIELD_FIELD(unsigned int rt : 5,
  681. __BITFIELD_FIELD(unsigned int rs : 5,
  682. __BITFIELD_FIELD(signed int simmediate : 16,
  683. ;))))
  684. };
  685. struct mm_m_format { /* Multi-word load/store format (microMIPS) */
  686. __BITFIELD_FIELD(unsigned int opcode : 6,
  687. __BITFIELD_FIELD(unsigned int rd : 5,
  688. __BITFIELD_FIELD(unsigned int base : 5,
  689. __BITFIELD_FIELD(unsigned int func : 4,
  690. __BITFIELD_FIELD(signed int simmediate : 12,
  691. ;)))))
  692. };
  693. struct mm_x_format { /* Scaled indexed load format (microMIPS) */
  694. __BITFIELD_FIELD(unsigned int opcode : 6,
  695. __BITFIELD_FIELD(unsigned int index : 5,
  696. __BITFIELD_FIELD(unsigned int base : 5,
  697. __BITFIELD_FIELD(unsigned int rd : 5,
  698. __BITFIELD_FIELD(unsigned int func : 11,
  699. ;)))))
  700. };
  701. /*
  702. * microMIPS instruction formats (16-bit length)
  703. */
  704. struct mm_b0_format { /* Unconditional branch format (microMIPS) */
  705. __BITFIELD_FIELD(unsigned int opcode : 6,
  706. __BITFIELD_FIELD(signed int simmediate : 10,
  707. __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
  708. ;)))
  709. };
  710. struct mm_b1_format { /* Conditional branch format (microMIPS) */
  711. __BITFIELD_FIELD(unsigned int opcode : 6,
  712. __BITFIELD_FIELD(unsigned int rs : 3,
  713. __BITFIELD_FIELD(signed int simmediate : 7,
  714. __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
  715. ;))))
  716. };
  717. struct mm16_m_format { /* Multi-word load/store format */
  718. __BITFIELD_FIELD(unsigned int opcode : 6,
  719. __BITFIELD_FIELD(unsigned int func : 4,
  720. __BITFIELD_FIELD(unsigned int rlist : 2,
  721. __BITFIELD_FIELD(unsigned int imm : 4,
  722. __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
  723. ;)))))
  724. };
  725. struct mm16_rb_format { /* Signed immediate format */
  726. __BITFIELD_FIELD(unsigned int opcode : 6,
  727. __BITFIELD_FIELD(unsigned int rt : 3,
  728. __BITFIELD_FIELD(unsigned int base : 3,
  729. __BITFIELD_FIELD(signed int simmediate : 4,
  730. __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
  731. ;)))))
  732. };
  733. struct mm16_r3_format { /* Load from global pointer format */
  734. __BITFIELD_FIELD(unsigned int opcode : 6,
  735. __BITFIELD_FIELD(unsigned int rt : 3,
  736. __BITFIELD_FIELD(signed int simmediate : 7,
  737. __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
  738. ;))))
  739. };
  740. struct mm16_r5_format { /* Load/store from stack pointer format */
  741. __BITFIELD_FIELD(unsigned int opcode : 6,
  742. __BITFIELD_FIELD(unsigned int rt : 5,
  743. __BITFIELD_FIELD(signed int simmediate : 5,
  744. __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
  745. ;))))
  746. };
  747. /*
  748. * MIPS16e instruction formats (16-bit length)
  749. */
  750. struct m16e_rr {
  751. __BITFIELD_FIELD(unsigned int opcode : 5,
  752. __BITFIELD_FIELD(unsigned int rx : 3,
  753. __BITFIELD_FIELD(unsigned int nd : 1,
  754. __BITFIELD_FIELD(unsigned int l : 1,
  755. __BITFIELD_FIELD(unsigned int ra : 1,
  756. __BITFIELD_FIELD(unsigned int func : 5,
  757. ;))))))
  758. };
  759. struct m16e_jal {
  760. __BITFIELD_FIELD(unsigned int opcode : 5,
  761. __BITFIELD_FIELD(unsigned int x : 1,
  762. __BITFIELD_FIELD(unsigned int imm20_16 : 5,
  763. __BITFIELD_FIELD(signed int imm25_21 : 5,
  764. ;))))
  765. };
  766. struct m16e_i64 {
  767. __BITFIELD_FIELD(unsigned int opcode : 5,
  768. __BITFIELD_FIELD(unsigned int func : 3,
  769. __BITFIELD_FIELD(unsigned int imm : 8,
  770. ;)))
  771. };
  772. struct m16e_ri64 {
  773. __BITFIELD_FIELD(unsigned int opcode : 5,
  774. __BITFIELD_FIELD(unsigned int func : 3,
  775. __BITFIELD_FIELD(unsigned int ry : 3,
  776. __BITFIELD_FIELD(unsigned int imm : 5,
  777. ;))))
  778. };
  779. struct m16e_ri {
  780. __BITFIELD_FIELD(unsigned int opcode : 5,
  781. __BITFIELD_FIELD(unsigned int rx : 3,
  782. __BITFIELD_FIELD(unsigned int imm : 8,
  783. ;)))
  784. };
  785. struct m16e_rri {
  786. __BITFIELD_FIELD(unsigned int opcode : 5,
  787. __BITFIELD_FIELD(unsigned int rx : 3,
  788. __BITFIELD_FIELD(unsigned int ry : 3,
  789. __BITFIELD_FIELD(unsigned int imm : 5,
  790. ;))))
  791. };
  792. struct m16e_i8 {
  793. __BITFIELD_FIELD(unsigned int opcode : 5,
  794. __BITFIELD_FIELD(unsigned int func : 3,
  795. __BITFIELD_FIELD(unsigned int imm : 8,
  796. ;)))
  797. };
  798. union mips_instruction {
  799. unsigned int word;
  800. unsigned short halfword[2];
  801. unsigned char byte[4];
  802. struct j_format j_format;
  803. struct i_format i_format;
  804. struct u_format u_format;
  805. struct c_format c_format;
  806. struct r_format r_format;
  807. struct p_format p_format;
  808. struct f_format f_format;
  809. struct ma_format ma_format;
  810. struct b_format b_format;
  811. struct ps_format ps_format;
  812. struct v_format v_format;
  813. struct spec3_format spec3_format;
  814. struct fb_format fb_format;
  815. struct fp0_format fp0_format;
  816. struct mm_fp0_format mm_fp0_format;
  817. struct fp1_format fp1_format;
  818. struct mm_fp1_format mm_fp1_format;
  819. struct mm_fp2_format mm_fp2_format;
  820. struct mm_fp3_format mm_fp3_format;
  821. struct mm_fp4_format mm_fp4_format;
  822. struct mm_fp5_format mm_fp5_format;
  823. struct fp6_format fp6_format;
  824. struct mm_fp6_format mm_fp6_format;
  825. struct mm_i_format mm_i_format;
  826. struct mm_m_format mm_m_format;
  827. struct mm_x_format mm_x_format;
  828. struct mm_b0_format mm_b0_format;
  829. struct mm_b1_format mm_b1_format;
  830. struct mm16_m_format mm16_m_format ;
  831. struct mm16_rb_format mm16_rb_format;
  832. struct mm16_r3_format mm16_r3_format;
  833. struct mm16_r5_format mm16_r5_format;
  834. };
  835. union mips16e_instruction {
  836. unsigned int full : 16;
  837. struct m16e_rr rr;
  838. struct m16e_jal jal;
  839. struct m16e_i64 i64;
  840. struct m16e_ri64 ri64;
  841. struct m16e_ri ri;
  842. struct m16e_rri rri;
  843. struct m16e_i8 i8;
  844. };
  845. #endif /* _UAPI_ASM_INST_H */