tlb.h 725 B

123456789101112131415161718192021222324252627
  1. #ifndef __ASM_TLB_H
  2. #define __ASM_TLB_H
  3. /*
  4. * MIPS doesn't need any special per-pte or per-vma handling, except
  5. * we need to flush cache for area to be unmapped.
  6. */
  7. #define tlb_start_vma(tlb, vma) \
  8. do { \
  9. if (!tlb->fullmm) \
  10. flush_cache_range(vma, vma->vm_start, vma->vm_end); \
  11. } while (0)
  12. #define tlb_end_vma(tlb, vma) do { } while (0)
  13. #define __tlb_remove_tlb_entry(tlb, ptep, address) do { } while (0)
  14. /*
  15. * .. because we flush the whole mm when it fills up.
  16. */
  17. #define tlb_flush(tlb) flush_tlb_mm((tlb)->mm)
  18. #define UNIQUE_ENTRYHI(idx) \
  19. ((CKSEG0 + ((idx) << (PAGE_SHIFT + 1))) | \
  20. (cpu_has_tlbinv ? MIPS_ENTRYHI_EHINV : 0))
  21. #include <asm-generic/tlb.h>
  22. #endif /* __ASM_TLB_H */