kvm_host.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
  7. * Authors: Sanjay Lal <sanjayl@kymasys.com>
  8. */
  9. #ifndef __MIPS_KVM_HOST_H__
  10. #define __MIPS_KVM_HOST_H__
  11. #include <linux/mutex.h>
  12. #include <linux/hrtimer.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/types.h>
  15. #include <linux/kvm.h>
  16. #include <linux/kvm_types.h>
  17. #include <linux/threads.h>
  18. #include <linux/spinlock.h>
  19. /* MIPS KVM register ids */
  20. #define MIPS_CP0_32(_R, _S) \
  21. (KVM_REG_MIPS | KVM_REG_SIZE_U32 | 0x10000 | (8 * (_R) + (_S)))
  22. #define MIPS_CP0_64(_R, _S) \
  23. (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 0x10000 | (8 * (_R) + (_S)))
  24. #define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
  25. #define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
  26. #define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
  27. #define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
  28. #define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
  29. #define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
  30. #define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
  31. #define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
  32. #define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
  33. #define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
  34. #define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
  35. #define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
  36. #define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
  37. #define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
  38. #define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
  39. #define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
  40. #define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
  41. #define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
  42. #define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
  43. #define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
  44. #define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
  45. #define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
  46. #define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
  47. #define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
  48. #define KVM_MAX_VCPUS 1
  49. #define KVM_USER_MEM_SLOTS 8
  50. /* memory slots that does not exposed to userspace */
  51. #define KVM_PRIVATE_MEM_SLOTS 0
  52. #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
  53. /* Special address that contains the comm page, used for reducing # of traps */
  54. #define KVM_GUEST_COMMPAGE_ADDR 0x0
  55. #define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
  56. ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
  57. #define KVM_GUEST_KUSEG 0x00000000UL
  58. #define KVM_GUEST_KSEG0 0x40000000UL
  59. #define KVM_GUEST_KSEG23 0x60000000UL
  60. #define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0x60000000)
  61. #define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
  62. #define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
  63. #define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
  64. #define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
  65. /*
  66. * Map an address to a certain kernel segment
  67. */
  68. #define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
  69. #define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
  70. #define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
  71. #define KVM_INVALID_PAGE 0xdeadbeef
  72. #define KVM_INVALID_INST 0xdeadbeef
  73. #define KVM_INVALID_ADDR 0xdeadbeef
  74. #define KVM_MALTA_GUEST_RTC_ADDR 0xb8000070UL
  75. #define GUEST_TICKS_PER_JIFFY (40000000/HZ)
  76. #define MS_TO_NS(x) (x * 1E6L)
  77. #define CAUSEB_DC 27
  78. #define CAUSEF_DC (_ULCAST_(1) << 27)
  79. struct kvm;
  80. struct kvm_run;
  81. struct kvm_vcpu;
  82. struct kvm_interrupt;
  83. extern atomic_t kvm_mips_instance;
  84. extern pfn_t(*kvm_mips_gfn_to_pfn) (struct kvm *kvm, gfn_t gfn);
  85. extern void (*kvm_mips_release_pfn_clean) (pfn_t pfn);
  86. extern bool(*kvm_mips_is_error_pfn) (pfn_t pfn);
  87. struct kvm_vm_stat {
  88. u32 remote_tlb_flush;
  89. };
  90. struct kvm_vcpu_stat {
  91. u32 wait_exits;
  92. u32 cache_exits;
  93. u32 signal_exits;
  94. u32 int_exits;
  95. u32 cop_unusable_exits;
  96. u32 tlbmod_exits;
  97. u32 tlbmiss_ld_exits;
  98. u32 tlbmiss_st_exits;
  99. u32 addrerr_st_exits;
  100. u32 addrerr_ld_exits;
  101. u32 syscall_exits;
  102. u32 resvd_inst_exits;
  103. u32 break_inst_exits;
  104. u32 flush_dcache_exits;
  105. u32 halt_wakeup;
  106. };
  107. enum kvm_mips_exit_types {
  108. WAIT_EXITS,
  109. CACHE_EXITS,
  110. SIGNAL_EXITS,
  111. INT_EXITS,
  112. COP_UNUSABLE_EXITS,
  113. TLBMOD_EXITS,
  114. TLBMISS_LD_EXITS,
  115. TLBMISS_ST_EXITS,
  116. ADDRERR_ST_EXITS,
  117. ADDRERR_LD_EXITS,
  118. SYSCALL_EXITS,
  119. RESVD_INST_EXITS,
  120. BREAK_INST_EXITS,
  121. FLUSH_DCACHE_EXITS,
  122. MAX_KVM_MIPS_EXIT_TYPES
  123. };
  124. struct kvm_arch_memory_slot {
  125. };
  126. struct kvm_arch {
  127. /* Guest GVA->HPA page table */
  128. unsigned long *guest_pmap;
  129. unsigned long guest_pmap_npages;
  130. /* Wired host TLB used for the commpage */
  131. int commpage_tlb;
  132. };
  133. #define N_MIPS_COPROC_REGS 32
  134. #define N_MIPS_COPROC_SEL 8
  135. struct mips_coproc {
  136. unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
  137. #ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
  138. unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
  139. #endif
  140. };
  141. /*
  142. * Coprocessor 0 register names
  143. */
  144. #define MIPS_CP0_TLB_INDEX 0
  145. #define MIPS_CP0_TLB_RANDOM 1
  146. #define MIPS_CP0_TLB_LOW 2
  147. #define MIPS_CP0_TLB_LO0 2
  148. #define MIPS_CP0_TLB_LO1 3
  149. #define MIPS_CP0_TLB_CONTEXT 4
  150. #define MIPS_CP0_TLB_PG_MASK 5
  151. #define MIPS_CP0_TLB_WIRED 6
  152. #define MIPS_CP0_HWRENA 7
  153. #define MIPS_CP0_BAD_VADDR 8
  154. #define MIPS_CP0_COUNT 9
  155. #define MIPS_CP0_TLB_HI 10
  156. #define MIPS_CP0_COMPARE 11
  157. #define MIPS_CP0_STATUS 12
  158. #define MIPS_CP0_CAUSE 13
  159. #define MIPS_CP0_EXC_PC 14
  160. #define MIPS_CP0_PRID 15
  161. #define MIPS_CP0_CONFIG 16
  162. #define MIPS_CP0_LLADDR 17
  163. #define MIPS_CP0_WATCH_LO 18
  164. #define MIPS_CP0_WATCH_HI 19
  165. #define MIPS_CP0_TLB_XCONTEXT 20
  166. #define MIPS_CP0_ECC 26
  167. #define MIPS_CP0_CACHE_ERR 27
  168. #define MIPS_CP0_TAG_LO 28
  169. #define MIPS_CP0_TAG_HI 29
  170. #define MIPS_CP0_ERROR_PC 30
  171. #define MIPS_CP0_DEBUG 23
  172. #define MIPS_CP0_DEPC 24
  173. #define MIPS_CP0_PERFCNT 25
  174. #define MIPS_CP0_ERRCTL 26
  175. #define MIPS_CP0_DATA_LO 28
  176. #define MIPS_CP0_DATA_HI 29
  177. #define MIPS_CP0_DESAVE 31
  178. #define MIPS_CP0_CONFIG_SEL 0
  179. #define MIPS_CP0_CONFIG1_SEL 1
  180. #define MIPS_CP0_CONFIG2_SEL 2
  181. #define MIPS_CP0_CONFIG3_SEL 3
  182. /* Config0 register bits */
  183. #define CP0C0_M 31
  184. #define CP0C0_K23 28
  185. #define CP0C0_KU 25
  186. #define CP0C0_MDU 20
  187. #define CP0C0_MM 17
  188. #define CP0C0_BM 16
  189. #define CP0C0_BE 15
  190. #define CP0C0_AT 13
  191. #define CP0C0_AR 10
  192. #define CP0C0_MT 7
  193. #define CP0C0_VI 3
  194. #define CP0C0_K0 0
  195. /* Config1 register bits */
  196. #define CP0C1_M 31
  197. #define CP0C1_MMU 25
  198. #define CP0C1_IS 22
  199. #define CP0C1_IL 19
  200. #define CP0C1_IA 16
  201. #define CP0C1_DS 13
  202. #define CP0C1_DL 10
  203. #define CP0C1_DA 7
  204. #define CP0C1_C2 6
  205. #define CP0C1_MD 5
  206. #define CP0C1_PC 4
  207. #define CP0C1_WR 3
  208. #define CP0C1_CA 2
  209. #define CP0C1_EP 1
  210. #define CP0C1_FP 0
  211. /* Config2 Register bits */
  212. #define CP0C2_M 31
  213. #define CP0C2_TU 28
  214. #define CP0C2_TS 24
  215. #define CP0C2_TL 20
  216. #define CP0C2_TA 16
  217. #define CP0C2_SU 12
  218. #define CP0C2_SS 8
  219. #define CP0C2_SL 4
  220. #define CP0C2_SA 0
  221. /* Config3 Register bits */
  222. #define CP0C3_M 31
  223. #define CP0C3_ISA_ON_EXC 16
  224. #define CP0C3_ULRI 13
  225. #define CP0C3_DSPP 10
  226. #define CP0C3_LPA 7
  227. #define CP0C3_VEIC 6
  228. #define CP0C3_VInt 5
  229. #define CP0C3_SP 4
  230. #define CP0C3_MT 2
  231. #define CP0C3_SM 1
  232. #define CP0C3_TL 0
  233. /* Have config1, Cacheable, noncoherent, write-back, write allocate*/
  234. #define MIPS_CONFIG0 \
  235. ((1 << CP0C0_M) | (0x3 << CP0C0_K0))
  236. /* Have config2, no coprocessor2 attached, no MDMX support attached,
  237. no performance counters, watch registers present,
  238. no code compression, EJTAG present, no FPU, no watch registers */
  239. #define MIPS_CONFIG1 \
  240. ((1 << CP0C1_M) | \
  241. (0 << CP0C1_C2) | (0 << CP0C1_MD) | (0 << CP0C1_PC) | \
  242. (0 << CP0C1_WR) | (0 << CP0C1_CA) | (1 << CP0C1_EP) | \
  243. (0 << CP0C1_FP))
  244. /* Have config3, no tertiary/secondary caches implemented */
  245. #define MIPS_CONFIG2 \
  246. ((1 << CP0C2_M))
  247. /* No config4, no DSP ASE, no large physaddr (PABITS),
  248. no external interrupt controller, no vectored interrupts,
  249. no 1kb pages, no SmartMIPS ASE, no trace logic */
  250. #define MIPS_CONFIG3 \
  251. ((0 << CP0C3_M) | (0 << CP0C3_DSPP) | (0 << CP0C3_LPA) | \
  252. (0 << CP0C3_VEIC) | (0 << CP0C3_VInt) | (0 << CP0C3_SP) | \
  253. (0 << CP0C3_SM) | (0 << CP0C3_TL))
  254. /* MMU types, the first four entries have the same layout as the
  255. CP0C0_MT field. */
  256. enum mips_mmu_types {
  257. MMU_TYPE_NONE,
  258. MMU_TYPE_R4000,
  259. MMU_TYPE_RESERVED,
  260. MMU_TYPE_FMT,
  261. MMU_TYPE_R3000,
  262. MMU_TYPE_R6000,
  263. MMU_TYPE_R8000
  264. };
  265. /*
  266. * Trap codes
  267. */
  268. #define T_INT 0 /* Interrupt pending */
  269. #define T_TLB_MOD 1 /* TLB modified fault */
  270. #define T_TLB_LD_MISS 2 /* TLB miss on load or ifetch */
  271. #define T_TLB_ST_MISS 3 /* TLB miss on a store */
  272. #define T_ADDR_ERR_LD 4 /* Address error on a load or ifetch */
  273. #define T_ADDR_ERR_ST 5 /* Address error on a store */
  274. #define T_BUS_ERR_IFETCH 6 /* Bus error on an ifetch */
  275. #define T_BUS_ERR_LD_ST 7 /* Bus error on a load or store */
  276. #define T_SYSCALL 8 /* System call */
  277. #define T_BREAK 9 /* Breakpoint */
  278. #define T_RES_INST 10 /* Reserved instruction exception */
  279. #define T_COP_UNUSABLE 11 /* Coprocessor unusable */
  280. #define T_OVFLOW 12 /* Arithmetic overflow */
  281. /*
  282. * Trap definitions added for r4000 port.
  283. */
  284. #define T_TRAP 13 /* Trap instruction */
  285. #define T_VCEI 14 /* Virtual coherency exception */
  286. #define T_FPE 15 /* Floating point exception */
  287. #define T_WATCH 23 /* Watch address reference */
  288. #define T_VCED 31 /* Virtual coherency data */
  289. /* Resume Flags */
  290. #define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
  291. #define RESUME_FLAG_HOST (1<<1) /* Resume host? */
  292. #define RESUME_GUEST 0
  293. #define RESUME_GUEST_DR RESUME_FLAG_DR
  294. #define RESUME_HOST RESUME_FLAG_HOST
  295. enum emulation_result {
  296. EMULATE_DONE, /* no further processing */
  297. EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
  298. EMULATE_FAIL, /* can't emulate this instruction */
  299. EMULATE_WAIT, /* WAIT instruction */
  300. EMULATE_PRIV_FAIL,
  301. };
  302. #define MIPS3_PG_G 0x00000001 /* Global; ignore ASID if in lo0 & lo1 */
  303. #define MIPS3_PG_V 0x00000002 /* Valid */
  304. #define MIPS3_PG_NV 0x00000000
  305. #define MIPS3_PG_D 0x00000004 /* Dirty */
  306. #define mips3_paddr_to_tlbpfn(x) \
  307. (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
  308. #define mips3_tlbpfn_to_paddr(x) \
  309. ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
  310. #define MIPS3_PG_SHIFT 6
  311. #define MIPS3_PG_FRAME 0x3fffffc0
  312. #define VPN2_MASK 0xffffe000
  313. #define TLB_IS_GLOBAL(x) (((x).tlb_lo0 & MIPS3_PG_G) && \
  314. ((x).tlb_lo1 & MIPS3_PG_G))
  315. #define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
  316. #define TLB_ASID(x) ((x).tlb_hi & ASID_MASK)
  317. #define TLB_IS_VALID(x, va) (((va) & (1 << PAGE_SHIFT)) \
  318. ? ((x).tlb_lo1 & MIPS3_PG_V) \
  319. : ((x).tlb_lo0 & MIPS3_PG_V))
  320. struct kvm_mips_tlb {
  321. long tlb_mask;
  322. long tlb_hi;
  323. long tlb_lo0;
  324. long tlb_lo1;
  325. };
  326. #define KVM_MIPS_GUEST_TLB_SIZE 64
  327. struct kvm_vcpu_arch {
  328. void *host_ebase, *guest_ebase;
  329. unsigned long host_stack;
  330. unsigned long host_gp;
  331. /* Host CP0 registers used when handling exits from guest */
  332. unsigned long host_cp0_badvaddr;
  333. unsigned long host_cp0_cause;
  334. unsigned long host_cp0_epc;
  335. unsigned long host_cp0_entryhi;
  336. uint32_t guest_inst;
  337. /* GPRS */
  338. unsigned long gprs[32];
  339. unsigned long hi;
  340. unsigned long lo;
  341. unsigned long pc;
  342. /* FPU State */
  343. struct mips_fpu_struct fpu;
  344. /* COP0 State */
  345. struct mips_coproc *cop0;
  346. /* Host KSEG0 address of the EI/DI offset */
  347. void *kseg0_commpage;
  348. u32 io_gpr; /* GPR used as IO source/target */
  349. struct hrtimer comparecount_timer;
  350. /* Count timer control KVM register */
  351. uint32_t count_ctl;
  352. /* Count bias from the raw time */
  353. uint32_t count_bias;
  354. /* Frequency of timer in Hz */
  355. uint32_t count_hz;
  356. /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
  357. s64 count_dyn_bias;
  358. /* Resume time */
  359. ktime_t count_resume;
  360. /* Period of timer tick in ns */
  361. u64 count_period;
  362. /* Bitmask of exceptions that are pending */
  363. unsigned long pending_exceptions;
  364. /* Bitmask of pending exceptions to be cleared */
  365. unsigned long pending_exceptions_clr;
  366. unsigned long pending_load_cause;
  367. /* Save/Restore the entryhi register when are are preempted/scheduled back in */
  368. unsigned long preempt_entryhi;
  369. /* S/W Based TLB for guest */
  370. struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
  371. /* Cached guest kernel/user ASIDs */
  372. uint32_t guest_user_asid[NR_CPUS];
  373. uint32_t guest_kernel_asid[NR_CPUS];
  374. struct mm_struct guest_kernel_mm, guest_user_mm;
  375. int last_sched_cpu;
  376. /* WAIT executed */
  377. int wait;
  378. };
  379. #define kvm_read_c0_guest_index(cop0) (cop0->reg[MIPS_CP0_TLB_INDEX][0])
  380. #define kvm_write_c0_guest_index(cop0, val) (cop0->reg[MIPS_CP0_TLB_INDEX][0] = val)
  381. #define kvm_read_c0_guest_entrylo0(cop0) (cop0->reg[MIPS_CP0_TLB_LO0][0])
  382. #define kvm_read_c0_guest_entrylo1(cop0) (cop0->reg[MIPS_CP0_TLB_LO1][0])
  383. #define kvm_read_c0_guest_context(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0])
  384. #define kvm_write_c0_guest_context(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val))
  385. #define kvm_read_c0_guest_userlocal(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2])
  386. #define kvm_write_c0_guest_userlocal(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val))
  387. #define kvm_read_c0_guest_pagemask(cop0) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0])
  388. #define kvm_write_c0_guest_pagemask(cop0, val) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val))
  389. #define kvm_read_c0_guest_wired(cop0) (cop0->reg[MIPS_CP0_TLB_WIRED][0])
  390. #define kvm_write_c0_guest_wired(cop0, val) (cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val))
  391. #define kvm_read_c0_guest_hwrena(cop0) (cop0->reg[MIPS_CP0_HWRENA][0])
  392. #define kvm_write_c0_guest_hwrena(cop0, val) (cop0->reg[MIPS_CP0_HWRENA][0] = (val))
  393. #define kvm_read_c0_guest_badvaddr(cop0) (cop0->reg[MIPS_CP0_BAD_VADDR][0])
  394. #define kvm_write_c0_guest_badvaddr(cop0, val) (cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val))
  395. #define kvm_read_c0_guest_count(cop0) (cop0->reg[MIPS_CP0_COUNT][0])
  396. #define kvm_write_c0_guest_count(cop0, val) (cop0->reg[MIPS_CP0_COUNT][0] = (val))
  397. #define kvm_read_c0_guest_entryhi(cop0) (cop0->reg[MIPS_CP0_TLB_HI][0])
  398. #define kvm_write_c0_guest_entryhi(cop0, val) (cop0->reg[MIPS_CP0_TLB_HI][0] = (val))
  399. #define kvm_read_c0_guest_compare(cop0) (cop0->reg[MIPS_CP0_COMPARE][0])
  400. #define kvm_write_c0_guest_compare(cop0, val) (cop0->reg[MIPS_CP0_COMPARE][0] = (val))
  401. #define kvm_read_c0_guest_status(cop0) (cop0->reg[MIPS_CP0_STATUS][0])
  402. #define kvm_write_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] = (val))
  403. #define kvm_read_c0_guest_intctl(cop0) (cop0->reg[MIPS_CP0_STATUS][1])
  404. #define kvm_write_c0_guest_intctl(cop0, val) (cop0->reg[MIPS_CP0_STATUS][1] = (val))
  405. #define kvm_read_c0_guest_cause(cop0) (cop0->reg[MIPS_CP0_CAUSE][0])
  406. #define kvm_write_c0_guest_cause(cop0, val) (cop0->reg[MIPS_CP0_CAUSE][0] = (val))
  407. #define kvm_read_c0_guest_epc(cop0) (cop0->reg[MIPS_CP0_EXC_PC][0])
  408. #define kvm_write_c0_guest_epc(cop0, val) (cop0->reg[MIPS_CP0_EXC_PC][0] = (val))
  409. #define kvm_read_c0_guest_prid(cop0) (cop0->reg[MIPS_CP0_PRID][0])
  410. #define kvm_write_c0_guest_prid(cop0, val) (cop0->reg[MIPS_CP0_PRID][0] = (val))
  411. #define kvm_read_c0_guest_ebase(cop0) (cop0->reg[MIPS_CP0_PRID][1])
  412. #define kvm_write_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] = (val))
  413. #define kvm_read_c0_guest_config(cop0) (cop0->reg[MIPS_CP0_CONFIG][0])
  414. #define kvm_read_c0_guest_config1(cop0) (cop0->reg[MIPS_CP0_CONFIG][1])
  415. #define kvm_read_c0_guest_config2(cop0) (cop0->reg[MIPS_CP0_CONFIG][2])
  416. #define kvm_read_c0_guest_config3(cop0) (cop0->reg[MIPS_CP0_CONFIG][3])
  417. #define kvm_read_c0_guest_config7(cop0) (cop0->reg[MIPS_CP0_CONFIG][7])
  418. #define kvm_write_c0_guest_config(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][0] = (val))
  419. #define kvm_write_c0_guest_config1(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][1] = (val))
  420. #define kvm_write_c0_guest_config2(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][2] = (val))
  421. #define kvm_write_c0_guest_config3(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][3] = (val))
  422. #define kvm_write_c0_guest_config7(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][7] = (val))
  423. #define kvm_read_c0_guest_errorepc(cop0) (cop0->reg[MIPS_CP0_ERROR_PC][0])
  424. #define kvm_write_c0_guest_errorepc(cop0, val) (cop0->reg[MIPS_CP0_ERROR_PC][0] = (val))
  425. /*
  426. * Some of the guest registers may be modified asynchronously (e.g. from a
  427. * hrtimer callback in hard irq context) and therefore need stronger atomicity
  428. * guarantees than other registers.
  429. */
  430. static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
  431. unsigned long val)
  432. {
  433. unsigned long temp;
  434. do {
  435. __asm__ __volatile__(
  436. " .set mips3 \n"
  437. " " __LL "%0, %1 \n"
  438. " or %0, %2 \n"
  439. " " __SC "%0, %1 \n"
  440. " .set mips0 \n"
  441. : "=&r" (temp), "+m" (*reg)
  442. : "r" (val));
  443. } while (unlikely(!temp));
  444. }
  445. static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
  446. unsigned long val)
  447. {
  448. unsigned long temp;
  449. do {
  450. __asm__ __volatile__(
  451. " .set mips3 \n"
  452. " " __LL "%0, %1 \n"
  453. " and %0, %2 \n"
  454. " " __SC "%0, %1 \n"
  455. " .set mips0 \n"
  456. : "=&r" (temp), "+m" (*reg)
  457. : "r" (~val));
  458. } while (unlikely(!temp));
  459. }
  460. static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
  461. unsigned long change,
  462. unsigned long val)
  463. {
  464. unsigned long temp;
  465. do {
  466. __asm__ __volatile__(
  467. " .set mips3 \n"
  468. " " __LL "%0, %1 \n"
  469. " and %0, %2 \n"
  470. " or %0, %3 \n"
  471. " " __SC "%0, %1 \n"
  472. " .set mips0 \n"
  473. : "=&r" (temp), "+m" (*reg)
  474. : "r" (~change), "r" (val & change));
  475. } while (unlikely(!temp));
  476. }
  477. #define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val))
  478. #define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val))
  479. /* Cause can be modified asynchronously from hardirq hrtimer callback */
  480. #define kvm_set_c0_guest_cause(cop0, val) \
  481. _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
  482. #define kvm_clear_c0_guest_cause(cop0, val) \
  483. _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
  484. #define kvm_change_c0_guest_cause(cop0, change, val) \
  485. _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \
  486. change, val)
  487. #define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val))
  488. #define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val))
  489. #define kvm_change_c0_guest_ebase(cop0, change, val) \
  490. { \
  491. kvm_clear_c0_guest_ebase(cop0, change); \
  492. kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \
  493. }
  494. struct kvm_mips_callbacks {
  495. int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
  496. int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
  497. int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
  498. int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
  499. int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
  500. int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
  501. int (*handle_syscall)(struct kvm_vcpu *vcpu);
  502. int (*handle_res_inst)(struct kvm_vcpu *vcpu);
  503. int (*handle_break)(struct kvm_vcpu *vcpu);
  504. int (*vm_init)(struct kvm *kvm);
  505. int (*vcpu_init)(struct kvm_vcpu *vcpu);
  506. int (*vcpu_setup)(struct kvm_vcpu *vcpu);
  507. gpa_t (*gva_to_gpa)(gva_t gva);
  508. void (*queue_timer_int)(struct kvm_vcpu *vcpu);
  509. void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
  510. void (*queue_io_int)(struct kvm_vcpu *vcpu,
  511. struct kvm_mips_interrupt *irq);
  512. void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
  513. struct kvm_mips_interrupt *irq);
  514. int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
  515. uint32_t cause);
  516. int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
  517. uint32_t cause);
  518. int (*get_one_reg)(struct kvm_vcpu *vcpu,
  519. const struct kvm_one_reg *reg, s64 *v);
  520. int (*set_one_reg)(struct kvm_vcpu *vcpu,
  521. const struct kvm_one_reg *reg, s64 v);
  522. };
  523. extern struct kvm_mips_callbacks *kvm_mips_callbacks;
  524. int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
  525. /* Debug: dump vcpu state */
  526. int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
  527. /* Trampoline ASM routine to start running in "Guest" context */
  528. extern int __kvm_mips_vcpu_run(struct kvm_run *run, struct kvm_vcpu *vcpu);
  529. /* TLB handling */
  530. uint32_t kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
  531. uint32_t kvm_get_user_asid(struct kvm_vcpu *vcpu);
  532. uint32_t kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
  533. extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
  534. struct kvm_vcpu *vcpu);
  535. extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
  536. struct kvm_vcpu *vcpu);
  537. extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
  538. struct kvm_mips_tlb *tlb,
  539. unsigned long *hpa0,
  540. unsigned long *hpa1);
  541. extern enum emulation_result kvm_mips_handle_tlbmiss(unsigned long cause,
  542. uint32_t *opc,
  543. struct kvm_run *run,
  544. struct kvm_vcpu *vcpu);
  545. extern enum emulation_result kvm_mips_handle_tlbmod(unsigned long cause,
  546. uint32_t *opc,
  547. struct kvm_run *run,
  548. struct kvm_vcpu *vcpu);
  549. extern void kvm_mips_dump_host_tlbs(void);
  550. extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
  551. extern void kvm_mips_flush_host_tlb(int skip_kseg0);
  552. extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
  553. extern int kvm_mips_host_tlb_inv_index(struct kvm_vcpu *vcpu, int index);
  554. extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
  555. unsigned long entryhi);
  556. extern int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr);
  557. extern unsigned long kvm_mips_translate_guest_kseg0_to_hpa(struct kvm_vcpu *vcpu,
  558. unsigned long gva);
  559. extern void kvm_get_new_mmu_context(struct mm_struct *mm, unsigned long cpu,
  560. struct kvm_vcpu *vcpu);
  561. extern void kvm_local_flush_tlb_all(void);
  562. extern void kvm_mips_alloc_new_mmu_context(struct kvm_vcpu *vcpu);
  563. extern void kvm_mips_vcpu_load(struct kvm_vcpu *vcpu, int cpu);
  564. extern void kvm_mips_vcpu_put(struct kvm_vcpu *vcpu);
  565. /* Emulation */
  566. uint32_t kvm_get_inst(uint32_t *opc, struct kvm_vcpu *vcpu);
  567. enum emulation_result update_pc(struct kvm_vcpu *vcpu, uint32_t cause);
  568. extern enum emulation_result kvm_mips_emulate_inst(unsigned long cause,
  569. uint32_t *opc,
  570. struct kvm_run *run,
  571. struct kvm_vcpu *vcpu);
  572. extern enum emulation_result kvm_mips_emulate_syscall(unsigned long cause,
  573. uint32_t *opc,
  574. struct kvm_run *run,
  575. struct kvm_vcpu *vcpu);
  576. extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(unsigned long cause,
  577. uint32_t *opc,
  578. struct kvm_run *run,
  579. struct kvm_vcpu *vcpu);
  580. extern enum emulation_result kvm_mips_emulate_tlbinv_ld(unsigned long cause,
  581. uint32_t *opc,
  582. struct kvm_run *run,
  583. struct kvm_vcpu *vcpu);
  584. extern enum emulation_result kvm_mips_emulate_tlbmiss_st(unsigned long cause,
  585. uint32_t *opc,
  586. struct kvm_run *run,
  587. struct kvm_vcpu *vcpu);
  588. extern enum emulation_result kvm_mips_emulate_tlbinv_st(unsigned long cause,
  589. uint32_t *opc,
  590. struct kvm_run *run,
  591. struct kvm_vcpu *vcpu);
  592. extern enum emulation_result kvm_mips_emulate_tlbmod(unsigned long cause,
  593. uint32_t *opc,
  594. struct kvm_run *run,
  595. struct kvm_vcpu *vcpu);
  596. extern enum emulation_result kvm_mips_emulate_fpu_exc(unsigned long cause,
  597. uint32_t *opc,
  598. struct kvm_run *run,
  599. struct kvm_vcpu *vcpu);
  600. extern enum emulation_result kvm_mips_handle_ri(unsigned long cause,
  601. uint32_t *opc,
  602. struct kvm_run *run,
  603. struct kvm_vcpu *vcpu);
  604. extern enum emulation_result kvm_mips_emulate_ri_exc(unsigned long cause,
  605. uint32_t *opc,
  606. struct kvm_run *run,
  607. struct kvm_vcpu *vcpu);
  608. extern enum emulation_result kvm_mips_emulate_bp_exc(unsigned long cause,
  609. uint32_t *opc,
  610. struct kvm_run *run,
  611. struct kvm_vcpu *vcpu);
  612. extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
  613. struct kvm_run *run);
  614. uint32_t kvm_mips_read_count(struct kvm_vcpu *vcpu);
  615. void kvm_mips_write_count(struct kvm_vcpu *vcpu, uint32_t count);
  616. void kvm_mips_write_compare(struct kvm_vcpu *vcpu, uint32_t compare);
  617. void kvm_mips_init_count(struct kvm_vcpu *vcpu);
  618. int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
  619. int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
  620. int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
  621. void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
  622. void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
  623. enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
  624. enum emulation_result kvm_mips_check_privilege(unsigned long cause,
  625. uint32_t *opc,
  626. struct kvm_run *run,
  627. struct kvm_vcpu *vcpu);
  628. enum emulation_result kvm_mips_emulate_cache(uint32_t inst,
  629. uint32_t *opc,
  630. uint32_t cause,
  631. struct kvm_run *run,
  632. struct kvm_vcpu *vcpu);
  633. enum emulation_result kvm_mips_emulate_CP0(uint32_t inst,
  634. uint32_t *opc,
  635. uint32_t cause,
  636. struct kvm_run *run,
  637. struct kvm_vcpu *vcpu);
  638. enum emulation_result kvm_mips_emulate_store(uint32_t inst,
  639. uint32_t cause,
  640. struct kvm_run *run,
  641. struct kvm_vcpu *vcpu);
  642. enum emulation_result kvm_mips_emulate_load(uint32_t inst,
  643. uint32_t cause,
  644. struct kvm_run *run,
  645. struct kvm_vcpu *vcpu);
  646. /* Dynamic binary translation */
  647. extern int kvm_mips_trans_cache_index(uint32_t inst, uint32_t *opc,
  648. struct kvm_vcpu *vcpu);
  649. extern int kvm_mips_trans_cache_va(uint32_t inst, uint32_t *opc,
  650. struct kvm_vcpu *vcpu);
  651. extern int kvm_mips_trans_mfc0(uint32_t inst, uint32_t *opc,
  652. struct kvm_vcpu *vcpu);
  653. extern int kvm_mips_trans_mtc0(uint32_t inst, uint32_t *opc,
  654. struct kvm_vcpu *vcpu);
  655. /* Misc */
  656. extern int kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
  657. extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
  658. #endif /* __MIPS_KVM_HOST_H__ */