futex.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (c) 2006 Ralf Baechle (ralf@linux-mips.org)
  7. */
  8. #ifndef _ASM_FUTEX_H
  9. #define _ASM_FUTEX_H
  10. #ifdef __KERNEL__
  11. #include <linux/futex.h>
  12. #include <linux/uaccess.h>
  13. #include <asm/asm-eva.h>
  14. #include <asm/barrier.h>
  15. #include <asm/errno.h>
  16. #include <asm/war.h>
  17. #define __futex_atomic_op(insn, ret, oldval, uaddr, oparg) \
  18. { \
  19. if (cpu_has_llsc && R10000_LLSC_WAR) { \
  20. __asm__ __volatile__( \
  21. " .set push \n" \
  22. " .set noat \n" \
  23. " .set arch=r4000 \n" \
  24. "1: ll %1, %4 # __futex_atomic_op \n" \
  25. " .set mips0 \n" \
  26. " " insn " \n" \
  27. " .set arch=r4000 \n" \
  28. "2: sc $1, %2 \n" \
  29. " beqzl $1, 1b \n" \
  30. __WEAK_LLSC_MB \
  31. "3: \n" \
  32. " .set pop \n" \
  33. " .set mips0 \n" \
  34. " .section .fixup,\"ax\" \n" \
  35. "4: li %0, %6 \n" \
  36. " j 3b \n" \
  37. " .previous \n" \
  38. " .section __ex_table,\"a\" \n" \
  39. " "__UA_ADDR "\t1b, 4b \n" \
  40. " "__UA_ADDR "\t2b, 4b \n" \
  41. " .previous \n" \
  42. : "=r" (ret), "=&r" (oldval), "=R" (*uaddr) \
  43. : "0" (0), "R" (*uaddr), "Jr" (oparg), "i" (-EFAULT) \
  44. : "memory"); \
  45. } else if (cpu_has_llsc) { \
  46. __asm__ __volatile__( \
  47. " .set push \n" \
  48. " .set noat \n" \
  49. " .set arch=r4000 \n" \
  50. "1: "user_ll("%1", "%4")" # __futex_atomic_op\n" \
  51. " .set mips0 \n" \
  52. " " insn " \n" \
  53. " .set arch=r4000 \n" \
  54. "2: "user_sc("$1", "%2")" \n" \
  55. " beqz $1, 1b \n" \
  56. __WEAK_LLSC_MB \
  57. "3: \n" \
  58. " .set pop \n" \
  59. " .set mips0 \n" \
  60. " .section .fixup,\"ax\" \n" \
  61. "4: li %0, %6 \n" \
  62. " j 3b \n" \
  63. " .previous \n" \
  64. " .section __ex_table,\"a\" \n" \
  65. " "__UA_ADDR "\t1b, 4b \n" \
  66. " "__UA_ADDR "\t2b, 4b \n" \
  67. " .previous \n" \
  68. : "=r" (ret), "=&r" (oldval), "=R" (*uaddr) \
  69. : "0" (0), "R" (*uaddr), "Jr" (oparg), "i" (-EFAULT) \
  70. : "memory"); \
  71. } else \
  72. ret = -ENOSYS; \
  73. }
  74. static inline int
  75. futex_atomic_op_inuser(int encoded_op, u32 __user *uaddr)
  76. {
  77. int op = (encoded_op >> 28) & 7;
  78. int cmp = (encoded_op >> 24) & 15;
  79. int oparg = (encoded_op << 8) >> 20;
  80. int cmparg = (encoded_op << 20) >> 20;
  81. int oldval = 0, ret;
  82. if (encoded_op & (FUTEX_OP_OPARG_SHIFT << 28))
  83. oparg = 1 << oparg;
  84. if (! access_ok (VERIFY_WRITE, uaddr, sizeof(u32)))
  85. return -EFAULT;
  86. pagefault_disable();
  87. switch (op) {
  88. case FUTEX_OP_SET:
  89. __futex_atomic_op("move $1, %z5", ret, oldval, uaddr, oparg);
  90. break;
  91. case FUTEX_OP_ADD:
  92. __futex_atomic_op("addu $1, %1, %z5",
  93. ret, oldval, uaddr, oparg);
  94. break;
  95. case FUTEX_OP_OR:
  96. __futex_atomic_op("or $1, %1, %z5",
  97. ret, oldval, uaddr, oparg);
  98. break;
  99. case FUTEX_OP_ANDN:
  100. __futex_atomic_op("and $1, %1, %z5",
  101. ret, oldval, uaddr, ~oparg);
  102. break;
  103. case FUTEX_OP_XOR:
  104. __futex_atomic_op("xor $1, %1, %z5",
  105. ret, oldval, uaddr, oparg);
  106. break;
  107. default:
  108. ret = -ENOSYS;
  109. }
  110. pagefault_enable();
  111. if (!ret) {
  112. switch (cmp) {
  113. case FUTEX_OP_CMP_EQ: ret = (oldval == cmparg); break;
  114. case FUTEX_OP_CMP_NE: ret = (oldval != cmparg); break;
  115. case FUTEX_OP_CMP_LT: ret = (oldval < cmparg); break;
  116. case FUTEX_OP_CMP_GE: ret = (oldval >= cmparg); break;
  117. case FUTEX_OP_CMP_LE: ret = (oldval <= cmparg); break;
  118. case FUTEX_OP_CMP_GT: ret = (oldval > cmparg); break;
  119. default: ret = -ENOSYS;
  120. }
  121. }
  122. return ret;
  123. }
  124. static inline int
  125. futex_atomic_cmpxchg_inatomic(u32 *uval, u32 __user *uaddr,
  126. u32 oldval, u32 newval)
  127. {
  128. int ret = 0;
  129. u32 val;
  130. if (!access_ok(VERIFY_WRITE, uaddr, sizeof(u32)))
  131. return -EFAULT;
  132. if (cpu_has_llsc && R10000_LLSC_WAR) {
  133. __asm__ __volatile__(
  134. "# futex_atomic_cmpxchg_inatomic \n"
  135. " .set push \n"
  136. " .set noat \n"
  137. " .set arch=r4000 \n"
  138. "1: ll %1, %3 \n"
  139. " bne %1, %z4, 3f \n"
  140. " .set mips0 \n"
  141. " move $1, %z5 \n"
  142. " .set arch=r4000 \n"
  143. "2: sc $1, %2 \n"
  144. " beqzl $1, 1b \n"
  145. __WEAK_LLSC_MB
  146. "3: \n"
  147. " .set pop \n"
  148. " .section .fixup,\"ax\" \n"
  149. "4: li %0, %6 \n"
  150. " j 3b \n"
  151. " .previous \n"
  152. " .section __ex_table,\"a\" \n"
  153. " "__UA_ADDR "\t1b, 4b \n"
  154. " "__UA_ADDR "\t2b, 4b \n"
  155. " .previous \n"
  156. : "+r" (ret), "=&r" (val), "=R" (*uaddr)
  157. : "R" (*uaddr), "Jr" (oldval), "Jr" (newval), "i" (-EFAULT)
  158. : "memory");
  159. } else if (cpu_has_llsc) {
  160. __asm__ __volatile__(
  161. "# futex_atomic_cmpxchg_inatomic \n"
  162. " .set push \n"
  163. " .set noat \n"
  164. " .set arch=r4000 \n"
  165. "1: "user_ll("%1", "%3")" \n"
  166. " bne %1, %z4, 3f \n"
  167. " .set mips0 \n"
  168. " move $1, %z5 \n"
  169. " .set arch=r4000 \n"
  170. "2: "user_sc("$1", "%2")" \n"
  171. " beqz $1, 1b \n"
  172. __WEAK_LLSC_MB
  173. "3: \n"
  174. " .set pop \n"
  175. " .section .fixup,\"ax\" \n"
  176. "4: li %0, %6 \n"
  177. " j 3b \n"
  178. " .previous \n"
  179. " .section __ex_table,\"a\" \n"
  180. " "__UA_ADDR "\t1b, 4b \n"
  181. " "__UA_ADDR "\t2b, 4b \n"
  182. " .previous \n"
  183. : "+r" (ret), "=&r" (val), "=R" (*uaddr)
  184. : "R" (*uaddr), "Jr" (oldval), "Jr" (newval), "i" (-EFAULT)
  185. : "memory");
  186. } else
  187. return -ENOSYS;
  188. *uval = val;
  189. return ret;
  190. }
  191. #endif
  192. #endif /* _ASM_FUTEX_H */