timer.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * Copyright (C) 2007-2013 Michal Simek <monstr@monstr.eu>
  3. * Copyright (C) 2012-2013 Xilinx, Inc.
  4. * Copyright (C) 2007-2009 PetaLogix
  5. * Copyright (C) 2006 Atmark Techno, Inc.
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/interrupt.h>
  12. #include <linux/delay.h>
  13. #include <linux/sched.h>
  14. #include <linux/sched_clock.h>
  15. #include <linux/clk.h>
  16. #include <linux/clockchips.h>
  17. #include <linux/of_address.h>
  18. #include <linux/of_irq.h>
  19. #include <asm/cpuinfo.h>
  20. static void __iomem *timer_baseaddr;
  21. static unsigned int freq_div_hz;
  22. static unsigned int timer_clock_freq;
  23. #define TCSR0 (0x00)
  24. #define TLR0 (0x04)
  25. #define TCR0 (0x08)
  26. #define TCSR1 (0x10)
  27. #define TLR1 (0x14)
  28. #define TCR1 (0x18)
  29. #define TCSR_MDT (1<<0)
  30. #define TCSR_UDT (1<<1)
  31. #define TCSR_GENT (1<<2)
  32. #define TCSR_CAPT (1<<3)
  33. #define TCSR_ARHT (1<<4)
  34. #define TCSR_LOAD (1<<5)
  35. #define TCSR_ENIT (1<<6)
  36. #define TCSR_ENT (1<<7)
  37. #define TCSR_TINT (1<<8)
  38. #define TCSR_PWMA (1<<9)
  39. #define TCSR_ENALL (1<<10)
  40. static unsigned int (*read_fn)(void __iomem *);
  41. static void (*write_fn)(u32, void __iomem *);
  42. static void timer_write32(u32 val, void __iomem *addr)
  43. {
  44. iowrite32(val, addr);
  45. }
  46. static unsigned int timer_read32(void __iomem *addr)
  47. {
  48. return ioread32(addr);
  49. }
  50. static void timer_write32_be(u32 val, void __iomem *addr)
  51. {
  52. iowrite32be(val, addr);
  53. }
  54. static unsigned int timer_read32_be(void __iomem *addr)
  55. {
  56. return ioread32be(addr);
  57. }
  58. static inline void xilinx_timer0_stop(void)
  59. {
  60. write_fn(read_fn(timer_baseaddr + TCSR0) & ~TCSR_ENT,
  61. timer_baseaddr + TCSR0);
  62. }
  63. static inline void xilinx_timer0_start_periodic(unsigned long load_val)
  64. {
  65. if (!load_val)
  66. load_val = 1;
  67. /* loading value to timer reg */
  68. write_fn(load_val, timer_baseaddr + TLR0);
  69. /* load the initial value */
  70. write_fn(TCSR_LOAD, timer_baseaddr + TCSR0);
  71. /* see timer data sheet for detail
  72. * !ENALL - don't enable 'em all
  73. * !PWMA - disable pwm
  74. * TINT - clear interrupt status
  75. * ENT- enable timer itself
  76. * ENIT - enable interrupt
  77. * !LOAD - clear the bit to let go
  78. * ARHT - auto reload
  79. * !CAPT - no external trigger
  80. * !GENT - no external signal
  81. * UDT - set the timer as down counter
  82. * !MDT0 - generate mode
  83. */
  84. write_fn(TCSR_TINT|TCSR_ENIT|TCSR_ENT|TCSR_ARHT|TCSR_UDT,
  85. timer_baseaddr + TCSR0);
  86. }
  87. static inline void xilinx_timer0_start_oneshot(unsigned long load_val)
  88. {
  89. if (!load_val)
  90. load_val = 1;
  91. /* loading value to timer reg */
  92. write_fn(load_val, timer_baseaddr + TLR0);
  93. /* load the initial value */
  94. write_fn(TCSR_LOAD, timer_baseaddr + TCSR0);
  95. write_fn(TCSR_TINT|TCSR_ENIT|TCSR_ENT|TCSR_ARHT|TCSR_UDT,
  96. timer_baseaddr + TCSR0);
  97. }
  98. static int xilinx_timer_set_next_event(unsigned long delta,
  99. struct clock_event_device *dev)
  100. {
  101. pr_debug("%s: next event, delta %x\n", __func__, (u32)delta);
  102. xilinx_timer0_start_oneshot(delta);
  103. return 0;
  104. }
  105. static void xilinx_timer_set_mode(enum clock_event_mode mode,
  106. struct clock_event_device *evt)
  107. {
  108. switch (mode) {
  109. case CLOCK_EVT_MODE_PERIODIC:
  110. pr_info("%s: periodic\n", __func__);
  111. xilinx_timer0_start_periodic(freq_div_hz);
  112. break;
  113. case CLOCK_EVT_MODE_ONESHOT:
  114. pr_info("%s: oneshot\n", __func__);
  115. break;
  116. case CLOCK_EVT_MODE_UNUSED:
  117. pr_info("%s: unused\n", __func__);
  118. break;
  119. case CLOCK_EVT_MODE_SHUTDOWN:
  120. pr_info("%s: shutdown\n", __func__);
  121. xilinx_timer0_stop();
  122. break;
  123. case CLOCK_EVT_MODE_RESUME:
  124. pr_info("%s: resume\n", __func__);
  125. break;
  126. }
  127. }
  128. static struct clock_event_device clockevent_xilinx_timer = {
  129. .name = "xilinx_clockevent",
  130. .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
  131. .shift = 8,
  132. .rating = 300,
  133. .set_next_event = xilinx_timer_set_next_event,
  134. .set_mode = xilinx_timer_set_mode,
  135. };
  136. static inline void timer_ack(void)
  137. {
  138. write_fn(read_fn(timer_baseaddr + TCSR0), timer_baseaddr + TCSR0);
  139. }
  140. static irqreturn_t timer_interrupt(int irq, void *dev_id)
  141. {
  142. struct clock_event_device *evt = &clockevent_xilinx_timer;
  143. #ifdef CONFIG_HEART_BEAT
  144. microblaze_heartbeat();
  145. #endif
  146. timer_ack();
  147. evt->event_handler(evt);
  148. return IRQ_HANDLED;
  149. }
  150. static struct irqaction timer_irqaction = {
  151. .handler = timer_interrupt,
  152. .flags = IRQF_TIMER,
  153. .name = "timer",
  154. .dev_id = &clockevent_xilinx_timer,
  155. };
  156. static __init void xilinx_clockevent_init(void)
  157. {
  158. clockevent_xilinx_timer.mult =
  159. div_sc(timer_clock_freq, NSEC_PER_SEC,
  160. clockevent_xilinx_timer.shift);
  161. clockevent_xilinx_timer.max_delta_ns =
  162. clockevent_delta2ns((u32)~0, &clockevent_xilinx_timer);
  163. clockevent_xilinx_timer.min_delta_ns =
  164. clockevent_delta2ns(1, &clockevent_xilinx_timer);
  165. clockevent_xilinx_timer.cpumask = cpumask_of(0);
  166. clockevents_register_device(&clockevent_xilinx_timer);
  167. }
  168. static u64 xilinx_clock_read(void)
  169. {
  170. return read_fn(timer_baseaddr + TCR1);
  171. }
  172. static cycle_t xilinx_read(struct clocksource *cs)
  173. {
  174. /* reading actual value of timer 1 */
  175. return (cycle_t)xilinx_clock_read();
  176. }
  177. static struct timecounter xilinx_tc = {
  178. .cc = NULL,
  179. };
  180. static cycle_t xilinx_cc_read(const struct cyclecounter *cc)
  181. {
  182. return xilinx_read(NULL);
  183. }
  184. static struct cyclecounter xilinx_cc = {
  185. .read = xilinx_cc_read,
  186. .mask = CLOCKSOURCE_MASK(32),
  187. .shift = 8,
  188. };
  189. static int __init init_xilinx_timecounter(void)
  190. {
  191. xilinx_cc.mult = div_sc(timer_clock_freq, NSEC_PER_SEC,
  192. xilinx_cc.shift);
  193. timecounter_init(&xilinx_tc, &xilinx_cc, sched_clock());
  194. return 0;
  195. }
  196. static struct clocksource clocksource_microblaze = {
  197. .name = "xilinx_clocksource",
  198. .rating = 300,
  199. .read = xilinx_read,
  200. .mask = CLOCKSOURCE_MASK(32),
  201. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  202. };
  203. static int __init xilinx_clocksource_init(void)
  204. {
  205. if (clocksource_register_hz(&clocksource_microblaze, timer_clock_freq))
  206. panic("failed to register clocksource");
  207. /* stop timer1 */
  208. write_fn(read_fn(timer_baseaddr + TCSR1) & ~TCSR_ENT,
  209. timer_baseaddr + TCSR1);
  210. /* start timer1 - up counting without interrupt */
  211. write_fn(TCSR_TINT|TCSR_ENT|TCSR_ARHT, timer_baseaddr + TCSR1);
  212. /* register timecounter - for ftrace support */
  213. init_xilinx_timecounter();
  214. return 0;
  215. }
  216. static void __init xilinx_timer_init(struct device_node *timer)
  217. {
  218. struct clk *clk;
  219. static int initialized;
  220. u32 irq;
  221. u32 timer_num = 1;
  222. if (initialized)
  223. return;
  224. initialized = 1;
  225. timer_baseaddr = of_iomap(timer, 0);
  226. if (!timer_baseaddr) {
  227. pr_err("ERROR: invalid timer base address\n");
  228. BUG();
  229. }
  230. write_fn = timer_write32;
  231. read_fn = timer_read32;
  232. write_fn(TCSR_MDT, timer_baseaddr + TCSR0);
  233. if (!(read_fn(timer_baseaddr + TCSR0) & TCSR_MDT)) {
  234. write_fn = timer_write32_be;
  235. read_fn = timer_read32_be;
  236. }
  237. irq = irq_of_parse_and_map(timer, 0);
  238. of_property_read_u32(timer, "xlnx,one-timer-only", &timer_num);
  239. if (timer_num) {
  240. pr_emerg("Please enable two timers in HW\n");
  241. BUG();
  242. }
  243. pr_info("%s: irq=%d\n", timer->full_name, irq);
  244. clk = of_clk_get(timer, 0);
  245. if (IS_ERR(clk)) {
  246. pr_err("ERROR: timer CCF input clock not found\n");
  247. /* If there is clock-frequency property than use it */
  248. of_property_read_u32(timer, "clock-frequency",
  249. &timer_clock_freq);
  250. } else {
  251. timer_clock_freq = clk_get_rate(clk);
  252. }
  253. if (!timer_clock_freq) {
  254. pr_err("ERROR: Using CPU clock frequency\n");
  255. timer_clock_freq = cpuinfo.cpu_clock_freq;
  256. }
  257. freq_div_hz = timer_clock_freq / HZ;
  258. setup_irq(irq, &timer_irqaction);
  259. #ifdef CONFIG_HEART_BEAT
  260. microblaze_setup_heartbeat();
  261. #endif
  262. xilinx_clocksource_init();
  263. xilinx_clockevent_init();
  264. sched_clock_register(xilinx_clock_read, 32, timer_clock_freq);
  265. }
  266. CLOCKSOURCE_OF_DECLARE(xilinx_timer, "xlnx,xps-timer-1.00.a",
  267. xilinx_timer_init);