proc-v7.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #ifdef CONFIG_ARM_LPAE
  21. #include "proc-v7-3level.S"
  22. #else
  23. #include "proc-v7-2level.S"
  24. #endif
  25. ENTRY(cpu_v7_proc_init)
  26. mov pc, lr
  27. ENDPROC(cpu_v7_proc_init)
  28. ENTRY(cpu_v7_proc_fin)
  29. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  30. bic r0, r0, #0x1000 @ ...i............
  31. bic r0, r0, #0x0006 @ .............ca.
  32. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  33. mov pc, lr
  34. ENDPROC(cpu_v7_proc_fin)
  35. /*
  36. * cpu_v7_reset(loc)
  37. *
  38. * Perform a soft reset of the system. Put the CPU into the
  39. * same state as it would be if it had been reset, and branch
  40. * to what would be the reset vector.
  41. *
  42. * - loc - location to jump to for soft reset
  43. *
  44. * This code must be executed using a flat identity mapping with
  45. * caches disabled.
  46. */
  47. .align 5
  48. .pushsection .idmap.text, "ax"
  49. ENTRY(cpu_v7_reset)
  50. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  51. bic r1, r1, #0x1 @ ...............m
  52. THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  53. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  54. isb
  55. bx r0
  56. ENDPROC(cpu_v7_reset)
  57. .popsection
  58. /*
  59. * cpu_v7_do_idle()
  60. *
  61. * Idle the processor (eg, wait for interrupt).
  62. *
  63. * IRQs are already disabled.
  64. */
  65. ENTRY(cpu_v7_do_idle)
  66. dsb @ WFI may enter a low-power mode
  67. wfi
  68. mov pc, lr
  69. ENDPROC(cpu_v7_do_idle)
  70. ENTRY(cpu_v7_dcache_clean_area)
  71. ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
  72. ALT_UP_B(1f)
  73. mov pc, lr
  74. 1: dcache_line_size r2, r3
  75. 2: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  76. add r0, r0, r2
  77. subs r1, r1, r2
  78. bhi 2b
  79. dsb ishst
  80. mov pc, lr
  81. ENDPROC(cpu_v7_dcache_clean_area)
  82. string cpu_v7_name, "ARMv7 Processor"
  83. .align
  84. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  85. .globl cpu_v7_suspend_size
  86. .equ cpu_v7_suspend_size, 4 * 9
  87. #ifdef CONFIG_ARM_CPU_SUSPEND
  88. ENTRY(cpu_v7_do_suspend)
  89. stmfd sp!, {r4 - r10, lr}
  90. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  91. mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  92. stmia r0!, {r4 - r5}
  93. #ifdef CONFIG_MMU
  94. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  95. #ifdef CONFIG_ARM_LPAE
  96. mrrc p15, 1, r5, r7, c2 @ TTB 1
  97. #else
  98. mrc p15, 0, r7, c2, c0, 1 @ TTB 1
  99. #endif
  100. mrc p15, 0, r11, c2, c0, 2 @ TTB control register
  101. #endif
  102. mrc p15, 0, r8, c1, c0, 0 @ Control register
  103. mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
  104. mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
  105. stmia r0, {r5 - r11}
  106. ldmfd sp!, {r4 - r10, pc}
  107. ENDPROC(cpu_v7_do_suspend)
  108. ENTRY(cpu_v7_do_resume)
  109. mov ip, #0
  110. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  111. mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
  112. ldmia r0!, {r4 - r5}
  113. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  114. mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  115. ldmia r0, {r5 - r11}
  116. #ifdef CONFIG_MMU
  117. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  118. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  119. #ifdef CONFIG_ARM_LPAE
  120. mcrr p15, 0, r1, ip, c2 @ TTB 0
  121. mcrr p15, 1, r5, r7, c2 @ TTB 1
  122. #else
  123. ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
  124. ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
  125. mcr p15, 0, r1, c2, c0, 0 @ TTB 0
  126. mcr p15, 0, r7, c2, c0, 1 @ TTB 1
  127. #endif
  128. mcr p15, 0, r11, c2, c0, 2 @ TTB control register
  129. ldr r4, =PRRR @ PRRR
  130. ldr r5, =NMRR @ NMRR
  131. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  132. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  133. #endif /* CONFIG_MMU */
  134. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  135. teq r4, r9 @ Is it already set?
  136. mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
  137. mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
  138. isb
  139. dsb
  140. mov r0, r8 @ control register
  141. b cpu_resume_mmu
  142. ENDPROC(cpu_v7_do_resume)
  143. #endif
  144. #ifdef CONFIG_CPU_PJ4B
  145. globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
  146. globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
  147. globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
  148. globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
  149. globl_equ cpu_pj4b_reset, cpu_v7_reset
  150. #ifdef CONFIG_PJ4B_ERRATA_4742
  151. ENTRY(cpu_pj4b_do_idle)
  152. dsb @ WFI may enter a low-power mode
  153. wfi
  154. dsb @barrier
  155. mov pc, lr
  156. ENDPROC(cpu_pj4b_do_idle)
  157. #else
  158. globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
  159. #endif
  160. globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
  161. #ifdef CONFIG_ARM_CPU_SUSPEND
  162. ENTRY(cpu_pj4b_do_suspend)
  163. stmfd sp!, {r6 - r10}
  164. mrc p15, 1, r6, c15, c1, 0 @ save CP15 - extra features
  165. mrc p15, 1, r7, c15, c2, 0 @ save CP15 - Aux Func Modes Ctrl 0
  166. mrc p15, 1, r8, c15, c1, 2 @ save CP15 - Aux Debug Modes Ctrl 2
  167. mrc p15, 1, r9, c15, c1, 1 @ save CP15 - Aux Debug Modes Ctrl 1
  168. mrc p15, 0, r10, c9, c14, 0 @ save CP15 - PMC
  169. stmia r0!, {r6 - r10}
  170. ldmfd sp!, {r6 - r10}
  171. b cpu_v7_do_suspend
  172. ENDPROC(cpu_pj4b_do_suspend)
  173. ENTRY(cpu_pj4b_do_resume)
  174. ldmia r0!, {r6 - r10}
  175. mcr p15, 1, r6, c15, c1, 0 @ save CP15 - extra features
  176. mcr p15, 1, r7, c15, c2, 0 @ save CP15 - Aux Func Modes Ctrl 0
  177. mcr p15, 1, r8, c15, c1, 2 @ save CP15 - Aux Debug Modes Ctrl 2
  178. mcr p15, 1, r9, c15, c1, 1 @ save CP15 - Aux Debug Modes Ctrl 1
  179. mcr p15, 0, r10, c9, c14, 0 @ save CP15 - PMC
  180. b cpu_v7_do_resume
  181. ENDPROC(cpu_pj4b_do_resume)
  182. #endif
  183. .globl cpu_pj4b_suspend_size
  184. .equ cpu_pj4b_suspend_size, 4 * 14
  185. #endif
  186. /*
  187. * __v7_setup
  188. *
  189. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  190. * on. Return in r0 the new CP15 C1 control register setting.
  191. *
  192. * This should be able to cover all ARMv7 cores.
  193. *
  194. * It is assumed that:
  195. * - cache type register is implemented
  196. */
  197. __v7_ca5mp_setup:
  198. __v7_ca9mp_setup:
  199. __v7_cr7mp_setup:
  200. mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
  201. b 1f
  202. __v7_ca7mp_setup:
  203. __v7_ca12mp_setup:
  204. __v7_ca15mp_setup:
  205. __v7_ca17mp_setup:
  206. mov r10, #0
  207. 1:
  208. #ifdef CONFIG_SMP
  209. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  210. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  211. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  212. orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
  213. orreq r0, r0, r10 @ Enable CPU-specific SMP bits
  214. mcreq p15, 0, r0, c1, c0, 1
  215. #endif
  216. b __v7_setup
  217. __v7_pj4b_setup:
  218. #ifdef CONFIG_CPU_PJ4B
  219. /* Auxiliary Debug Modes Control 1 Register */
  220. #define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
  221. #define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
  222. #define PJ4B_BCK_OFF_STREX (1 << 5) /* Enable the back off of STREX instr */
  223. #define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
  224. /* Auxiliary Debug Modes Control 2 Register */
  225. #define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
  226. #define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
  227. #define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
  228. #define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
  229. #define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
  230. #define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
  231. PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
  232. /* Auxiliary Functional Modes Control Register 0 */
  233. #define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
  234. #define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
  235. #define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
  236. /* Auxiliary Debug Modes Control 0 Register */
  237. #define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
  238. /* Auxiliary Debug Modes Control 1 Register */
  239. mrc p15, 1, r0, c15, c1, 1
  240. orr r0, r0, #PJ4B_CLEAN_LINE
  241. orr r0, r0, #PJ4B_BCK_OFF_STREX
  242. orr r0, r0, #PJ4B_INTER_PARITY
  243. bic r0, r0, #PJ4B_STATIC_BP
  244. mcr p15, 1, r0, c15, c1, 1
  245. /* Auxiliary Debug Modes Control 2 Register */
  246. mrc p15, 1, r0, c15, c1, 2
  247. bic r0, r0, #PJ4B_FAST_LDR
  248. orr r0, r0, #PJ4B_AUX_DBG_CTRL2
  249. mcr p15, 1, r0, c15, c1, 2
  250. /* Auxiliary Functional Modes Control Register 0 */
  251. mrc p15, 1, r0, c15, c2, 0
  252. #ifdef CONFIG_SMP
  253. orr r0, r0, #PJ4B_SMP_CFB
  254. #endif
  255. orr r0, r0, #PJ4B_L1_PAR_CHK
  256. orr r0, r0, #PJ4B_BROADCAST_CACHE
  257. mcr p15, 1, r0, c15, c2, 0
  258. /* Auxiliary Debug Modes Control 0 Register */
  259. mrc p15, 1, r0, c15, c1, 0
  260. orr r0, r0, #PJ4B_WFI_WFE
  261. mcr p15, 1, r0, c15, c1, 0
  262. #endif /* CONFIG_CPU_PJ4B */
  263. __v7_setup:
  264. adr r12, __v7_setup_stack @ the local stack
  265. stmia r12, {r0-r5, r7, r9, r11, lr}
  266. bl v7_flush_dcache_louis
  267. ldmia r12, {r0-r5, r7, r9, r11, lr}
  268. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  269. and r10, r0, #0xff000000 @ ARM?
  270. teq r10, #0x41000000
  271. bne 3f
  272. and r5, r0, #0x00f00000 @ variant
  273. and r6, r0, #0x0000000f @ revision
  274. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  275. ubfx r0, r0, #4, #12 @ primary part number
  276. /* Cortex-A8 Errata */
  277. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  278. teq r0, r10
  279. bne 2f
  280. #if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
  281. teq r5, #0x00100000 @ only present in r1p*
  282. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  283. orreq r10, r10, #(1 << 6) @ set IBE to 1
  284. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  285. #endif
  286. #ifdef CONFIG_ARM_ERRATA_458693
  287. teq r6, #0x20 @ only present in r2p0
  288. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  289. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  290. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  291. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  292. #endif
  293. #ifdef CONFIG_ARM_ERRATA_460075
  294. teq r6, #0x20 @ only present in r2p0
  295. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  296. tsteq r10, #1 << 22
  297. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  298. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  299. #endif
  300. b 3f
  301. /* Cortex-A9 Errata */
  302. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  303. teq r0, r10
  304. bne 3f
  305. #ifdef CONFIG_ARM_ERRATA_742230
  306. cmp r6, #0x22 @ only present up to r2p2
  307. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  308. orrle r10, r10, #1 << 4 @ set bit #4
  309. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  310. #endif
  311. #ifdef CONFIG_ARM_ERRATA_742231
  312. teq r6, #0x20 @ present in r2p0
  313. teqne r6, #0x21 @ present in r2p1
  314. teqne r6, #0x22 @ present in r2p2
  315. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  316. orreq r10, r10, #1 << 12 @ set bit #12
  317. orreq r10, r10, #1 << 22 @ set bit #22
  318. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  319. #endif
  320. #ifdef CONFIG_ARM_ERRATA_743622
  321. teq r5, #0x00200000 @ only present in r2p*
  322. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  323. orreq r10, r10, #1 << 6 @ set bit #6
  324. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  325. #endif
  326. #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
  327. ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
  328. ALT_UP_B(1f)
  329. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  330. orrlt r10, r10, #1 << 11 @ set bit #11
  331. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  332. 1:
  333. #endif
  334. /* Cortex-A15 Errata */
  335. 3: ldr r10, =0x00000c0f @ Cortex-A15 primary part number
  336. teq r0, r10
  337. bne 4f
  338. #ifdef CONFIG_ARM_ERRATA_773022
  339. cmp r6, #0x4 @ only present up to r0p4
  340. mrcle p15, 0, r10, c1, c0, 1 @ read aux control register
  341. orrle r10, r10, #1 << 1 @ disable loop buffer
  342. mcrle p15, 0, r10, c1, c0, 1 @ write aux control register
  343. #endif
  344. 4: mov r10, #0
  345. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  346. #ifdef CONFIG_MMU
  347. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  348. v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
  349. ldr r5, =PRRR @ PRRR
  350. ldr r6, =NMRR @ NMRR
  351. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  352. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  353. #endif
  354. dsb @ Complete invalidations
  355. #ifndef CONFIG_ARM_THUMBEE
  356. mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
  357. and r0, r0, #(0xf << 12) @ ThumbEE enabled field
  358. teq r0, #(1 << 12) @ check if ThumbEE is present
  359. bne 1f
  360. mov r5, #0
  361. mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
  362. mrc p14, 6, r0, c0, c0, 0 @ load TEECR
  363. orr r0, r0, #1 @ set the 1st bit in order to
  364. mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
  365. 1:
  366. #endif
  367. adr r5, v7_crval
  368. ldmia r5, {r5, r6}
  369. ARM_BE8(orr r6, r6, #1 << 25) @ big-endian page tables
  370. #ifdef CONFIG_SWP_EMULATE
  371. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  372. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  373. #endif
  374. mrc p15, 0, r0, c1, c0, 0 @ read control register
  375. bic r0, r0, r5 @ clear bits them
  376. orr r0, r0, r6 @ set them
  377. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  378. mov pc, lr @ return to head.S:__ret
  379. ENDPROC(__v7_setup)
  380. .align 2
  381. __v7_setup_stack:
  382. .space 4 * 11 @ 11 registers
  383. __INITDATA
  384. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  385. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  386. #ifdef CONFIG_CPU_PJ4B
  387. define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  388. #endif
  389. .section ".rodata"
  390. string cpu_arch_name, "armv7"
  391. string cpu_elf_name, "v7"
  392. .align
  393. .section ".proc.info.init", #alloc, #execinstr
  394. /*
  395. * Standard v7 proc info content
  396. */
  397. .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
  398. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  399. PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
  400. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  401. PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
  402. .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
  403. PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
  404. W(b) \initfunc
  405. .long cpu_arch_name
  406. .long cpu_elf_name
  407. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  408. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  409. .long cpu_v7_name
  410. .long \proc_fns
  411. .long v7wbi_tlb_fns
  412. .long v6_user_fns
  413. .long v7_cache_fns
  414. .endm
  415. #ifndef CONFIG_ARM_LPAE
  416. /*
  417. * ARM Ltd. Cortex A5 processor.
  418. */
  419. .type __v7_ca5mp_proc_info, #object
  420. __v7_ca5mp_proc_info:
  421. .long 0x410fc050
  422. .long 0xff0ffff0
  423. __v7_proc __v7_ca5mp_setup
  424. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  425. /*
  426. * ARM Ltd. Cortex A9 processor.
  427. */
  428. .type __v7_ca9mp_proc_info, #object
  429. __v7_ca9mp_proc_info:
  430. .long 0x410fc090
  431. .long 0xff0ffff0
  432. __v7_proc __v7_ca9mp_setup
  433. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  434. #endif /* CONFIG_ARM_LPAE */
  435. /*
  436. * Marvell PJ4B processor.
  437. */
  438. #ifdef CONFIG_CPU_PJ4B
  439. .type __v7_pj4b_proc_info, #object
  440. __v7_pj4b_proc_info:
  441. .long 0x560f5800
  442. .long 0xff0fff00
  443. __v7_proc __v7_pj4b_setup, proc_fns = pj4b_processor_functions
  444. .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
  445. #endif
  446. /*
  447. * ARM Ltd. Cortex R7 processor.
  448. */
  449. .type __v7_cr7mp_proc_info, #object
  450. __v7_cr7mp_proc_info:
  451. .long 0x410fc170
  452. .long 0xff0ffff0
  453. __v7_proc __v7_cr7mp_setup
  454. .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
  455. /*
  456. * ARM Ltd. Cortex A7 processor.
  457. */
  458. .type __v7_ca7mp_proc_info, #object
  459. __v7_ca7mp_proc_info:
  460. .long 0x410fc070
  461. .long 0xff0ffff0
  462. __v7_proc __v7_ca7mp_setup
  463. .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
  464. /*
  465. * ARM Ltd. Cortex A12 processor.
  466. */
  467. .type __v7_ca12mp_proc_info, #object
  468. __v7_ca12mp_proc_info:
  469. .long 0x410fc0d0
  470. .long 0xff0ffff0
  471. __v7_proc __v7_ca12mp_setup
  472. .size __v7_ca12mp_proc_info, . - __v7_ca12mp_proc_info
  473. /*
  474. * ARM Ltd. Cortex A15 processor.
  475. */
  476. .type __v7_ca15mp_proc_info, #object
  477. __v7_ca15mp_proc_info:
  478. .long 0x410fc0f0
  479. .long 0xff0ffff0
  480. __v7_proc __v7_ca15mp_setup
  481. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  482. /*
  483. * ARM Ltd. Cortex A17 processor.
  484. */
  485. .type __v7_ca17mp_proc_info, #object
  486. __v7_ca17mp_proc_info:
  487. .long 0x410fc0e0
  488. .long 0xff0ffff0
  489. __v7_proc __v7_ca17mp_setup
  490. .size __v7_ca17mp_proc_info, . - __v7_ca17mp_proc_info
  491. /*
  492. * Qualcomm Inc. Krait processors.
  493. */
  494. .type __krait_proc_info, #object
  495. __krait_proc_info:
  496. .long 0x510f0400 @ Required ID value
  497. .long 0xff0ffc00 @ Mask for ID
  498. /*
  499. * Some Krait processors don't indicate support for SDIV and UDIV
  500. * instructions in the ARM instruction set, even though they actually
  501. * do support them.
  502. */
  503. __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
  504. .size __krait_proc_info, . - __krait_proc_info
  505. /*
  506. * Match any ARMv7 processor core.
  507. */
  508. .type __v7_proc_info, #object
  509. __v7_proc_info:
  510. .long 0x000f0000 @ Required ID value
  511. .long 0x000f0000 @ Mask for ID
  512. __v7_proc __v7_setup
  513. .size __v7_proc_info, . - __v7_proc_info