cache-l2x0.c 1.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2011
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/io.h>
  7. #include <linux/of.h>
  8. #include <asm/cacheflush.h>
  9. #include <asm/hardware/cache-l2x0.h>
  10. #include "db8500-regs.h"
  11. #include "id.h"
  12. static void __iomem *l2x0_base;
  13. static int __init ux500_l2x0_unlock(void)
  14. {
  15. int i;
  16. /*
  17. * Unlock Data and Instruction Lock if locked. Ux500 U-Boot versions
  18. * apparently locks both caches before jumping to the kernel. The
  19. * l2x0 core will not touch the unlock registers if the l2x0 is
  20. * already enabled, so we do it right here instead. The PL310 has
  21. * 8 sets of registers, one per possible CPU.
  22. */
  23. for (i = 0; i < 8; i++) {
  24. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
  25. i * L2X0_LOCKDOWN_STRIDE);
  26. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
  27. i * L2X0_LOCKDOWN_STRIDE);
  28. }
  29. return 0;
  30. }
  31. static void ux500_l2c310_write_sec(unsigned long val, unsigned reg)
  32. {
  33. /*
  34. * We can't write to secure registers as we are in non-secure
  35. * mode, until we have some SMI service available.
  36. */
  37. }
  38. static int __init ux500_l2x0_init(void)
  39. {
  40. if (cpu_is_u8500_family() || cpu_is_ux540_family())
  41. l2x0_base = __io_address(U8500_L2CC_BASE);
  42. else
  43. /* Non-Ux500 platform */
  44. return -ENODEV;
  45. /* Unlock before init */
  46. ux500_l2x0_unlock();
  47. outer_cache.write_sec = ux500_l2c310_write_sec;
  48. if (of_have_populated_dt())
  49. l2x0_of_init(0, ~0);
  50. else
  51. l2x0_init(l2x0_base, 0, ~0);
  52. return 0;
  53. }
  54. early_initcall(ux500_l2x0_init);