pm-core.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /* linux/arch/arm/mach-s3c64xx/include/mach/pm-core.h
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX - PM core support for arch/arm/plat-s3c/pm.c
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #ifndef __MACH_S3C64XX_PM_CORE_H
  15. #define __MACH_S3C64XX_PM_CORE_H __FILE__
  16. #include <linux/serial_s3c.h>
  17. #include <mach/regs-gpio.h>
  18. static inline void s3c_pm_debug_init_uart(void)
  19. {
  20. u32 tmp = __raw_readl(S3C_PCLK_GATE);
  21. /* As a note, since the S3C64XX UARTs generally have multiple
  22. * clock sources, we simply enable PCLK at the moment and hope
  23. * that the resume settings for the UART are suitable for the
  24. * use with PCLK.
  25. */
  26. tmp |= S3C_CLKCON_PCLK_UART0;
  27. tmp |= S3C_CLKCON_PCLK_UART1;
  28. tmp |= S3C_CLKCON_PCLK_UART2;
  29. tmp |= S3C_CLKCON_PCLK_UART3;
  30. __raw_writel(tmp, S3C_PCLK_GATE);
  31. udelay(10);
  32. }
  33. static inline void s3c_pm_arch_prepare_irqs(void)
  34. {
  35. /* VIC should have already been taken care of */
  36. /* clear any pending EINT0 interrupts */
  37. __raw_writel(__raw_readl(S3C64XX_EINT0PEND), S3C64XX_EINT0PEND);
  38. }
  39. static inline void s3c_pm_arch_stop_clocks(void)
  40. {
  41. }
  42. static inline void s3c_pm_arch_show_resume_irqs(void)
  43. {
  44. }
  45. /* make these defines, we currently do not have any need to change
  46. * the IRQ wake controls depending on the CPU we are running on */
  47. #define s3c_irqwake_eintallow ((1 << 28) - 1)
  48. #define s3c_irqwake_intallow (~0)
  49. static inline void s3c_pm_arch_update_uart(void __iomem *regs,
  50. struct pm_uart_save *save)
  51. {
  52. u32 ucon = __raw_readl(regs + S3C2410_UCON);
  53. u32 ucon_clk = ucon & S3C6400_UCON_CLKMASK;
  54. u32 save_clk = save->ucon & S3C6400_UCON_CLKMASK;
  55. u32 new_ucon;
  56. u32 delta;
  57. /* S3C64XX UART blocks only support level interrupts, so ensure that
  58. * when we restore unused UART blocks we force the level interrupt
  59. * settigs. */
  60. save->ucon |= S3C2410_UCON_TXILEVEL | S3C2410_UCON_RXILEVEL;
  61. /* We have a constraint on changing the clock type of the UART
  62. * between UCLKx and PCLK, so ensure that when we restore UCON
  63. * that the CLK field is correctly modified if the bootloader
  64. * has changed anything.
  65. */
  66. if (ucon_clk != save_clk) {
  67. new_ucon = save->ucon;
  68. delta = ucon_clk ^ save_clk;
  69. /* change from UCLKx => wrong PCLK,
  70. * either UCLK can be tested for by a bit-test
  71. * with UCLK0 */
  72. if (ucon_clk & S3C6400_UCON_UCLK0 &&
  73. !(save_clk & S3C6400_UCON_UCLK0) &&
  74. delta & S3C6400_UCON_PCLK2) {
  75. new_ucon &= ~S3C6400_UCON_UCLK0;
  76. } else if (delta == S3C6400_UCON_PCLK2) {
  77. /* as an precaution, don't change from
  78. * PCLK2 => PCLK or vice-versa */
  79. new_ucon ^= S3C6400_UCON_PCLK2;
  80. }
  81. S3C_PMDBG("ucon change %04x => %04x (save=%04x)\n",
  82. ucon, new_ucon, save->ucon);
  83. save->ucon = new_ucon;
  84. }
  85. }
  86. static inline void s3c_pm_restored_gpios(void)
  87. {
  88. /* ensure sleep mode has been cleared from the system */
  89. __raw_writel(0, S3C64XX_SLPEN);
  90. }
  91. static inline void samsung_pm_saved_gpios(void)
  92. {
  93. /* turn on the sleep mode and keep it there, as it seems that during
  94. * suspend the xCON registers get re-set and thus you can end up with
  95. * problems between going to sleep and resuming.
  96. */
  97. __raw_writel(S3C64XX_SLPEN_USE_xSLP, S3C64XX_SLPEN);
  98. }
  99. #endif /* __MACH_S3C64XX_PM_CORE_H */