pm.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709
  1. /*
  2. * linux/arch/arm/mach-omap1/pm.c
  3. *
  4. * OMAP Power Management Routines
  5. *
  6. * Original code for the SA11x0:
  7. * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
  8. *
  9. * Modified for the PXA250 by Nicolas Pitre:
  10. * Copyright (c) 2002 Monta Vista Software, Inc.
  11. *
  12. * Modified for the OMAP1510 by David Singleton:
  13. * Copyright (c) 2002 Monta Vista Software, Inc.
  14. *
  15. * Cleanup 2004 for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License as published by the
  19. * Free Software Foundation; either version 2 of the License, or (at your
  20. * option) any later version.
  21. *
  22. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/suspend.h>
  38. #include <linux/sched.h>
  39. #include <linux/debugfs.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/sysfs.h>
  43. #include <linux/module.h>
  44. #include <linux/io.h>
  45. #include <linux/atomic.h>
  46. #include <linux/cpu.h>
  47. #include <asm/fncpy.h>
  48. #include <asm/system_misc.h>
  49. #include <asm/irq.h>
  50. #include <asm/mach/time.h>
  51. #include <asm/mach/irq.h>
  52. #include <mach/tc.h>
  53. #include <mach/mux.h>
  54. #include <linux/omap-dma.h>
  55. #include <plat/dmtimer.h>
  56. #include <mach/irqs.h>
  57. #include "iomap.h"
  58. #include "clock.h"
  59. #include "pm.h"
  60. #include "sram.h"
  61. static unsigned int arm_sleep_save[ARM_SLEEP_SAVE_SIZE];
  62. static unsigned short dsp_sleep_save[DSP_SLEEP_SAVE_SIZE];
  63. static unsigned short ulpd_sleep_save[ULPD_SLEEP_SAVE_SIZE];
  64. static unsigned int mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_SIZE];
  65. static unsigned int mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_SIZE];
  66. static unsigned int mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_SIZE];
  67. #ifndef CONFIG_OMAP_32K_TIMER
  68. static unsigned short enable_dyn_sleep = 0;
  69. #else
  70. static unsigned short enable_dyn_sleep = 1;
  71. static ssize_t idle_show(struct kobject *kobj, struct kobj_attribute *attr,
  72. char *buf)
  73. {
  74. return sprintf(buf, "%hu\n", enable_dyn_sleep);
  75. }
  76. static ssize_t idle_store(struct kobject *kobj, struct kobj_attribute *attr,
  77. const char * buf, size_t n)
  78. {
  79. unsigned short value;
  80. if (sscanf(buf, "%hu", &value) != 1 ||
  81. (value != 0 && value != 1)) {
  82. printk(KERN_ERR "idle_sleep_store: Invalid value\n");
  83. return -EINVAL;
  84. }
  85. enable_dyn_sleep = value;
  86. return n;
  87. }
  88. static struct kobj_attribute sleep_while_idle_attr =
  89. __ATTR(sleep_while_idle, 0644, idle_show, idle_store);
  90. #endif
  91. static void (*omap_sram_suspend)(unsigned long r0, unsigned long r1) = NULL;
  92. /*
  93. * Let's power down on idle, but only if we are really
  94. * idle, because once we start down the path of
  95. * going idle we continue to do idle even if we get
  96. * a clock tick interrupt . .
  97. */
  98. void omap1_pm_idle(void)
  99. {
  100. extern __u32 arm_idlect1_mask;
  101. __u32 use_idlect1 = arm_idlect1_mask;
  102. int do_sleep = 0;
  103. local_fiq_disable();
  104. #if defined(CONFIG_OMAP_MPU_TIMER) && !defined(CONFIG_OMAP_DM_TIMER)
  105. #warning Enable 32kHz OS timer in order to allow sleep states in idle
  106. use_idlect1 = use_idlect1 & ~(1 << 9);
  107. #else
  108. if (enable_dyn_sleep)
  109. do_sleep = 1;
  110. #endif
  111. #ifdef CONFIG_OMAP_DM_TIMER
  112. use_idlect1 = omap_dm_timer_modify_idlect_mask(use_idlect1);
  113. #endif
  114. if (omap_dma_running())
  115. use_idlect1 &= ~(1 << 6);
  116. /* We should be able to remove the do_sleep variable and multiple
  117. * tests above as soon as drivers, timer and DMA code have been fixed.
  118. * Even the sleep block count should become obsolete. */
  119. if ((use_idlect1 != ~0) || !do_sleep) {
  120. __u32 saved_idlect1 = omap_readl(ARM_IDLECT1);
  121. if (cpu_is_omap15xx())
  122. use_idlect1 &= OMAP1510_BIG_SLEEP_REQUEST;
  123. else
  124. use_idlect1 &= OMAP1610_IDLECT1_SLEEP_VAL;
  125. omap_writel(use_idlect1, ARM_IDLECT1);
  126. __asm__ volatile ("mcr p15, 0, r0, c7, c0, 4");
  127. omap_writel(saved_idlect1, ARM_IDLECT1);
  128. local_fiq_enable();
  129. return;
  130. }
  131. omap_sram_suspend(omap_readl(ARM_IDLECT1),
  132. omap_readl(ARM_IDLECT2));
  133. local_fiq_enable();
  134. }
  135. /*
  136. * Configuration of the wakeup event is board specific. For the
  137. * moment we put it into this helper function. Later it may move
  138. * to board specific files.
  139. */
  140. static void omap_pm_wakeup_setup(void)
  141. {
  142. u32 level1_wake = 0;
  143. u32 level2_wake = OMAP_IRQ_BIT(INT_UART2);
  144. /*
  145. * Turn off all interrupts except GPIO bank 1, L1-2nd level cascade,
  146. * and the L2 wakeup interrupts: keypad and UART2. Note that the
  147. * drivers must still separately call omap_set_gpio_wakeup() to
  148. * wake up to a GPIO interrupt.
  149. */
  150. if (cpu_is_omap7xx())
  151. level1_wake = OMAP_IRQ_BIT(INT_7XX_GPIO_BANK1) |
  152. OMAP_IRQ_BIT(INT_7XX_IH2_IRQ);
  153. else if (cpu_is_omap15xx())
  154. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  155. OMAP_IRQ_BIT(INT_1510_IH2_IRQ);
  156. else if (cpu_is_omap16xx())
  157. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  158. OMAP_IRQ_BIT(INT_1610_IH2_IRQ);
  159. omap_writel(~level1_wake, OMAP_IH1_MIR);
  160. if (cpu_is_omap7xx()) {
  161. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  162. omap_writel(~(OMAP_IRQ_BIT(INT_7XX_WAKE_UP_REQ) |
  163. OMAP_IRQ_BIT(INT_7XX_MPUIO_KEYPAD)),
  164. OMAP_IH2_1_MIR);
  165. } else if (cpu_is_omap15xx()) {
  166. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  167. omap_writel(~level2_wake, OMAP_IH2_MIR);
  168. } else if (cpu_is_omap16xx()) {
  169. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  170. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  171. /* INT_1610_WAKE_UP_REQ is needed for GPIO wakeup... */
  172. omap_writel(~OMAP_IRQ_BIT(INT_1610_WAKE_UP_REQ),
  173. OMAP_IH2_1_MIR);
  174. omap_writel(~0x0, OMAP_IH2_2_MIR);
  175. omap_writel(~0x0, OMAP_IH2_3_MIR);
  176. }
  177. /* New IRQ agreement, recalculate in cascade order */
  178. omap_writel(1, OMAP_IH2_CONTROL);
  179. omap_writel(1, OMAP_IH1_CONTROL);
  180. }
  181. #define EN_DSPCK 13 /* ARM_CKCTL */
  182. #define EN_APICK 6 /* ARM_IDLECT2 */
  183. #define DSP_EN 1 /* ARM_RSTCT1 */
  184. void omap1_pm_suspend(void)
  185. {
  186. unsigned long arg0 = 0, arg1 = 0;
  187. printk(KERN_INFO "PM: OMAP%x is trying to enter deep sleep...\n",
  188. omap_rev());
  189. omap_serial_wake_trigger(1);
  190. if (!cpu_is_omap15xx())
  191. omap_writew(0xffff, ULPD_SOFT_DISABLE_REQ_REG);
  192. /*
  193. * Step 1: turn off interrupts (FIXME: NOTE: already disabled)
  194. */
  195. local_irq_disable();
  196. local_fiq_disable();
  197. /*
  198. * Step 2: save registers
  199. *
  200. * The omap is a strange/beautiful device. The caches, memory
  201. * and register state are preserved across power saves.
  202. * We have to save and restore very little register state to
  203. * idle the omap.
  204. *
  205. * Save interrupt, MPUI, ARM and UPLD control registers.
  206. */
  207. if (cpu_is_omap7xx()) {
  208. MPUI7XX_SAVE(OMAP_IH1_MIR);
  209. MPUI7XX_SAVE(OMAP_IH2_0_MIR);
  210. MPUI7XX_SAVE(OMAP_IH2_1_MIR);
  211. MPUI7XX_SAVE(MPUI_CTRL);
  212. MPUI7XX_SAVE(MPUI_DSP_BOOT_CONFIG);
  213. MPUI7XX_SAVE(MPUI_DSP_API_CONFIG);
  214. MPUI7XX_SAVE(EMIFS_CONFIG);
  215. MPUI7XX_SAVE(EMIFF_SDRAM_CONFIG);
  216. } else if (cpu_is_omap15xx()) {
  217. MPUI1510_SAVE(OMAP_IH1_MIR);
  218. MPUI1510_SAVE(OMAP_IH2_MIR);
  219. MPUI1510_SAVE(MPUI_CTRL);
  220. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  221. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  222. MPUI1510_SAVE(EMIFS_CONFIG);
  223. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  224. } else if (cpu_is_omap16xx()) {
  225. MPUI1610_SAVE(OMAP_IH1_MIR);
  226. MPUI1610_SAVE(OMAP_IH2_0_MIR);
  227. MPUI1610_SAVE(OMAP_IH2_1_MIR);
  228. MPUI1610_SAVE(OMAP_IH2_2_MIR);
  229. MPUI1610_SAVE(OMAP_IH2_3_MIR);
  230. MPUI1610_SAVE(MPUI_CTRL);
  231. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  232. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  233. MPUI1610_SAVE(EMIFS_CONFIG);
  234. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  235. }
  236. ARM_SAVE(ARM_CKCTL);
  237. ARM_SAVE(ARM_IDLECT1);
  238. ARM_SAVE(ARM_IDLECT2);
  239. if (!(cpu_is_omap15xx()))
  240. ARM_SAVE(ARM_IDLECT3);
  241. ARM_SAVE(ARM_EWUPCT);
  242. ARM_SAVE(ARM_RSTCT1);
  243. ARM_SAVE(ARM_RSTCT2);
  244. ARM_SAVE(ARM_SYSST);
  245. ULPD_SAVE(ULPD_CLOCK_CTRL);
  246. ULPD_SAVE(ULPD_STATUS_REQ);
  247. /* (Step 3 removed - we now allow deep sleep by default) */
  248. /*
  249. * Step 4: OMAP DSP Shutdown
  250. */
  251. /* stop DSP */
  252. omap_writew(omap_readw(ARM_RSTCT1) & ~(1 << DSP_EN), ARM_RSTCT1);
  253. /* shut down dsp_ck */
  254. if (!cpu_is_omap7xx())
  255. omap_writew(omap_readw(ARM_CKCTL) & ~(1 << EN_DSPCK), ARM_CKCTL);
  256. /* temporarily enabling api_ck to access DSP registers */
  257. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  258. /* save DSP registers */
  259. DSP_SAVE(DSP_IDLECT2);
  260. /* Stop all DSP domain clocks */
  261. __raw_writew(0, DSP_IDLECT2);
  262. /*
  263. * Step 5: Wakeup Event Setup
  264. */
  265. omap_pm_wakeup_setup();
  266. /*
  267. * Step 6: ARM and Traffic controller shutdown
  268. */
  269. /* disable ARM watchdog */
  270. omap_writel(0x00F5, OMAP_WDT_TIMER_MODE);
  271. omap_writel(0x00A0, OMAP_WDT_TIMER_MODE);
  272. /*
  273. * Step 6b: ARM and Traffic controller shutdown
  274. *
  275. * Step 6 continues here. Prepare jump to power management
  276. * assembly code in internal SRAM.
  277. *
  278. * Since the omap_cpu_suspend routine has been copied to
  279. * SRAM, we'll do an indirect procedure call to it and pass the
  280. * contents of arm_idlect1 and arm_idlect2 so it can restore
  281. * them when it wakes up and it will return.
  282. */
  283. arg0 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT1];
  284. arg1 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT2];
  285. /*
  286. * Step 6c: ARM and Traffic controller shutdown
  287. *
  288. * Jump to assembly code. The processor will stay there
  289. * until wake up.
  290. */
  291. omap_sram_suspend(arg0, arg1);
  292. /*
  293. * If we are here, processor is woken up!
  294. */
  295. /*
  296. * Restore DSP clocks
  297. */
  298. /* again temporarily enabling api_ck to access DSP registers */
  299. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  300. /* Restore DSP domain clocks */
  301. DSP_RESTORE(DSP_IDLECT2);
  302. /*
  303. * Restore ARM state, except ARM_IDLECT1/2 which omap_cpu_suspend did
  304. */
  305. if (!(cpu_is_omap15xx()))
  306. ARM_RESTORE(ARM_IDLECT3);
  307. ARM_RESTORE(ARM_CKCTL);
  308. ARM_RESTORE(ARM_EWUPCT);
  309. ARM_RESTORE(ARM_RSTCT1);
  310. ARM_RESTORE(ARM_RSTCT2);
  311. ARM_RESTORE(ARM_SYSST);
  312. ULPD_RESTORE(ULPD_CLOCK_CTRL);
  313. ULPD_RESTORE(ULPD_STATUS_REQ);
  314. if (cpu_is_omap7xx()) {
  315. MPUI7XX_RESTORE(EMIFS_CONFIG);
  316. MPUI7XX_RESTORE(EMIFF_SDRAM_CONFIG);
  317. MPUI7XX_RESTORE(OMAP_IH1_MIR);
  318. MPUI7XX_RESTORE(OMAP_IH2_0_MIR);
  319. MPUI7XX_RESTORE(OMAP_IH2_1_MIR);
  320. } else if (cpu_is_omap15xx()) {
  321. MPUI1510_RESTORE(MPUI_CTRL);
  322. MPUI1510_RESTORE(MPUI_DSP_BOOT_CONFIG);
  323. MPUI1510_RESTORE(MPUI_DSP_API_CONFIG);
  324. MPUI1510_RESTORE(EMIFS_CONFIG);
  325. MPUI1510_RESTORE(EMIFF_SDRAM_CONFIG);
  326. MPUI1510_RESTORE(OMAP_IH1_MIR);
  327. MPUI1510_RESTORE(OMAP_IH2_MIR);
  328. } else if (cpu_is_omap16xx()) {
  329. MPUI1610_RESTORE(MPUI_CTRL);
  330. MPUI1610_RESTORE(MPUI_DSP_BOOT_CONFIG);
  331. MPUI1610_RESTORE(MPUI_DSP_API_CONFIG);
  332. MPUI1610_RESTORE(EMIFS_CONFIG);
  333. MPUI1610_RESTORE(EMIFF_SDRAM_CONFIG);
  334. MPUI1610_RESTORE(OMAP_IH1_MIR);
  335. MPUI1610_RESTORE(OMAP_IH2_0_MIR);
  336. MPUI1610_RESTORE(OMAP_IH2_1_MIR);
  337. MPUI1610_RESTORE(OMAP_IH2_2_MIR);
  338. MPUI1610_RESTORE(OMAP_IH2_3_MIR);
  339. }
  340. if (!cpu_is_omap15xx())
  341. omap_writew(0, ULPD_SOFT_DISABLE_REQ_REG);
  342. /*
  343. * Re-enable interrupts
  344. */
  345. local_irq_enable();
  346. local_fiq_enable();
  347. omap_serial_wake_trigger(0);
  348. printk(KERN_INFO "PM: OMAP%x is re-starting from deep sleep...\n",
  349. omap_rev());
  350. }
  351. #ifdef CONFIG_DEBUG_FS
  352. /*
  353. * Read system PM registers for debugging
  354. */
  355. static int omap_pm_debug_show(struct seq_file *m, void *v)
  356. {
  357. ARM_SAVE(ARM_CKCTL);
  358. ARM_SAVE(ARM_IDLECT1);
  359. ARM_SAVE(ARM_IDLECT2);
  360. if (!(cpu_is_omap15xx()))
  361. ARM_SAVE(ARM_IDLECT3);
  362. ARM_SAVE(ARM_EWUPCT);
  363. ARM_SAVE(ARM_RSTCT1);
  364. ARM_SAVE(ARM_RSTCT2);
  365. ARM_SAVE(ARM_SYSST);
  366. ULPD_SAVE(ULPD_IT_STATUS);
  367. ULPD_SAVE(ULPD_CLOCK_CTRL);
  368. ULPD_SAVE(ULPD_SOFT_REQ);
  369. ULPD_SAVE(ULPD_STATUS_REQ);
  370. ULPD_SAVE(ULPD_DPLL_CTRL);
  371. ULPD_SAVE(ULPD_POWER_CTRL);
  372. if (cpu_is_omap7xx()) {
  373. MPUI7XX_SAVE(MPUI_CTRL);
  374. MPUI7XX_SAVE(MPUI_DSP_STATUS);
  375. MPUI7XX_SAVE(MPUI_DSP_BOOT_CONFIG);
  376. MPUI7XX_SAVE(MPUI_DSP_API_CONFIG);
  377. MPUI7XX_SAVE(EMIFF_SDRAM_CONFIG);
  378. MPUI7XX_SAVE(EMIFS_CONFIG);
  379. } else if (cpu_is_omap15xx()) {
  380. MPUI1510_SAVE(MPUI_CTRL);
  381. MPUI1510_SAVE(MPUI_DSP_STATUS);
  382. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  383. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  384. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  385. MPUI1510_SAVE(EMIFS_CONFIG);
  386. } else if (cpu_is_omap16xx()) {
  387. MPUI1610_SAVE(MPUI_CTRL);
  388. MPUI1610_SAVE(MPUI_DSP_STATUS);
  389. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  390. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  391. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  392. MPUI1610_SAVE(EMIFS_CONFIG);
  393. }
  394. seq_printf(m,
  395. "ARM_CKCTL_REG: 0x%-8x \n"
  396. "ARM_IDLECT1_REG: 0x%-8x \n"
  397. "ARM_IDLECT2_REG: 0x%-8x \n"
  398. "ARM_IDLECT3_REG: 0x%-8x \n"
  399. "ARM_EWUPCT_REG: 0x%-8x \n"
  400. "ARM_RSTCT1_REG: 0x%-8x \n"
  401. "ARM_RSTCT2_REG: 0x%-8x \n"
  402. "ARM_SYSST_REG: 0x%-8x \n"
  403. "ULPD_IT_STATUS_REG: 0x%-4x \n"
  404. "ULPD_CLOCK_CTRL_REG: 0x%-4x \n"
  405. "ULPD_SOFT_REQ_REG: 0x%-4x \n"
  406. "ULPD_DPLL_CTRL_REG: 0x%-4x \n"
  407. "ULPD_STATUS_REQ_REG: 0x%-4x \n"
  408. "ULPD_POWER_CTRL_REG: 0x%-4x \n",
  409. ARM_SHOW(ARM_CKCTL),
  410. ARM_SHOW(ARM_IDLECT1),
  411. ARM_SHOW(ARM_IDLECT2),
  412. ARM_SHOW(ARM_IDLECT3),
  413. ARM_SHOW(ARM_EWUPCT),
  414. ARM_SHOW(ARM_RSTCT1),
  415. ARM_SHOW(ARM_RSTCT2),
  416. ARM_SHOW(ARM_SYSST),
  417. ULPD_SHOW(ULPD_IT_STATUS),
  418. ULPD_SHOW(ULPD_CLOCK_CTRL),
  419. ULPD_SHOW(ULPD_SOFT_REQ),
  420. ULPD_SHOW(ULPD_DPLL_CTRL),
  421. ULPD_SHOW(ULPD_STATUS_REQ),
  422. ULPD_SHOW(ULPD_POWER_CTRL));
  423. if (cpu_is_omap7xx()) {
  424. seq_printf(m,
  425. "MPUI7XX_CTRL_REG 0x%-8x \n"
  426. "MPUI7XX_DSP_STATUS_REG: 0x%-8x \n"
  427. "MPUI7XX_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  428. "MPUI7XX_DSP_API_CONFIG_REG: 0x%-8x \n"
  429. "MPUI7XX_SDRAM_CONFIG_REG: 0x%-8x \n"
  430. "MPUI7XX_EMIFS_CONFIG_REG: 0x%-8x \n",
  431. MPUI7XX_SHOW(MPUI_CTRL),
  432. MPUI7XX_SHOW(MPUI_DSP_STATUS),
  433. MPUI7XX_SHOW(MPUI_DSP_BOOT_CONFIG),
  434. MPUI7XX_SHOW(MPUI_DSP_API_CONFIG),
  435. MPUI7XX_SHOW(EMIFF_SDRAM_CONFIG),
  436. MPUI7XX_SHOW(EMIFS_CONFIG));
  437. } else if (cpu_is_omap15xx()) {
  438. seq_printf(m,
  439. "MPUI1510_CTRL_REG 0x%-8x \n"
  440. "MPUI1510_DSP_STATUS_REG: 0x%-8x \n"
  441. "MPUI1510_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  442. "MPUI1510_DSP_API_CONFIG_REG: 0x%-8x \n"
  443. "MPUI1510_SDRAM_CONFIG_REG: 0x%-8x \n"
  444. "MPUI1510_EMIFS_CONFIG_REG: 0x%-8x \n",
  445. MPUI1510_SHOW(MPUI_CTRL),
  446. MPUI1510_SHOW(MPUI_DSP_STATUS),
  447. MPUI1510_SHOW(MPUI_DSP_BOOT_CONFIG),
  448. MPUI1510_SHOW(MPUI_DSP_API_CONFIG),
  449. MPUI1510_SHOW(EMIFF_SDRAM_CONFIG),
  450. MPUI1510_SHOW(EMIFS_CONFIG));
  451. } else if (cpu_is_omap16xx()) {
  452. seq_printf(m,
  453. "MPUI1610_CTRL_REG 0x%-8x \n"
  454. "MPUI1610_DSP_STATUS_REG: 0x%-8x \n"
  455. "MPUI1610_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  456. "MPUI1610_DSP_API_CONFIG_REG: 0x%-8x \n"
  457. "MPUI1610_SDRAM_CONFIG_REG: 0x%-8x \n"
  458. "MPUI1610_EMIFS_CONFIG_REG: 0x%-8x \n",
  459. MPUI1610_SHOW(MPUI_CTRL),
  460. MPUI1610_SHOW(MPUI_DSP_STATUS),
  461. MPUI1610_SHOW(MPUI_DSP_BOOT_CONFIG),
  462. MPUI1610_SHOW(MPUI_DSP_API_CONFIG),
  463. MPUI1610_SHOW(EMIFF_SDRAM_CONFIG),
  464. MPUI1610_SHOW(EMIFS_CONFIG));
  465. }
  466. return 0;
  467. }
  468. static int omap_pm_debug_open(struct inode *inode, struct file *file)
  469. {
  470. return single_open(file, omap_pm_debug_show,
  471. &inode->i_private);
  472. }
  473. static const struct file_operations omap_pm_debug_fops = {
  474. .open = omap_pm_debug_open,
  475. .read = seq_read,
  476. .llseek = seq_lseek,
  477. .release = single_release,
  478. };
  479. static void omap_pm_init_debugfs(void)
  480. {
  481. struct dentry *d;
  482. d = debugfs_create_dir("pm_debug", NULL);
  483. if (!d)
  484. return;
  485. (void) debugfs_create_file("omap_pm", S_IWUSR | S_IRUGO,
  486. d, NULL, &omap_pm_debug_fops);
  487. }
  488. #endif /* CONFIG_DEBUG_FS */
  489. /*
  490. * omap_pm_prepare - Do preliminary suspend work.
  491. *
  492. */
  493. static int omap_pm_prepare(void)
  494. {
  495. /* We cannot sleep in idle until we have resumed */
  496. cpu_idle_poll_ctrl(true);
  497. return 0;
  498. }
  499. /*
  500. * omap_pm_enter - Actually enter a sleep state.
  501. * @state: State we're entering.
  502. *
  503. */
  504. static int omap_pm_enter(suspend_state_t state)
  505. {
  506. switch (state)
  507. {
  508. case PM_SUSPEND_STANDBY:
  509. case PM_SUSPEND_MEM:
  510. omap1_pm_suspend();
  511. break;
  512. default:
  513. return -EINVAL;
  514. }
  515. return 0;
  516. }
  517. /**
  518. * omap_pm_finish - Finish up suspend sequence.
  519. *
  520. * This is called after we wake back up (or if entering the sleep state
  521. * failed).
  522. */
  523. static void omap_pm_finish(void)
  524. {
  525. cpu_idle_poll_ctrl(false);
  526. }
  527. static irqreturn_t omap_wakeup_interrupt(int irq, void *dev)
  528. {
  529. return IRQ_HANDLED;
  530. }
  531. static struct irqaction omap_wakeup_irq = {
  532. .name = "peripheral wakeup",
  533. .handler = omap_wakeup_interrupt
  534. };
  535. static const struct platform_suspend_ops omap_pm_ops = {
  536. .prepare = omap_pm_prepare,
  537. .enter = omap_pm_enter,
  538. .finish = omap_pm_finish,
  539. .valid = suspend_valid_only_mem,
  540. };
  541. static int __init omap_pm_init(void)
  542. {
  543. #ifdef CONFIG_OMAP_32K_TIMER
  544. int error;
  545. #endif
  546. if (!cpu_class_is_omap1())
  547. return -ENODEV;
  548. printk("Power Management for TI OMAP.\n");
  549. /*
  550. * We copy the assembler sleep/wakeup routines to SRAM.
  551. * These routines need to be in SRAM as that's the only
  552. * memory the MPU can see when it wakes up.
  553. */
  554. if (cpu_is_omap7xx()) {
  555. omap_sram_suspend = omap_sram_push(omap7xx_cpu_suspend,
  556. omap7xx_cpu_suspend_sz);
  557. } else if (cpu_is_omap15xx()) {
  558. omap_sram_suspend = omap_sram_push(omap1510_cpu_suspend,
  559. omap1510_cpu_suspend_sz);
  560. } else if (cpu_is_omap16xx()) {
  561. omap_sram_suspend = omap_sram_push(omap1610_cpu_suspend,
  562. omap1610_cpu_suspend_sz);
  563. }
  564. if (omap_sram_suspend == NULL) {
  565. printk(KERN_ERR "PM not initialized: Missing SRAM support\n");
  566. return -ENODEV;
  567. }
  568. arm_pm_idle = omap1_pm_idle;
  569. if (cpu_is_omap7xx())
  570. setup_irq(INT_7XX_WAKE_UP_REQ, &omap_wakeup_irq);
  571. else if (cpu_is_omap16xx())
  572. setup_irq(INT_1610_WAKE_UP_REQ, &omap_wakeup_irq);
  573. /* Program new power ramp-up time
  574. * (0 for most boards since we don't lower voltage when in deep sleep)
  575. */
  576. omap_writew(ULPD_SETUP_ANALOG_CELL_3_VAL, ULPD_SETUP_ANALOG_CELL_3);
  577. /* Setup ULPD POWER_CTRL_REG - enter deep sleep whenever possible */
  578. omap_writew(ULPD_POWER_CTRL_REG_VAL, ULPD_POWER_CTRL);
  579. /* Configure IDLECT3 */
  580. if (cpu_is_omap7xx())
  581. omap_writel(OMAP7XX_IDLECT3_VAL, OMAP7XX_IDLECT3);
  582. else if (cpu_is_omap16xx())
  583. omap_writel(OMAP1610_IDLECT3_VAL, OMAP1610_IDLECT3);
  584. suspend_set_ops(&omap_pm_ops);
  585. #ifdef CONFIG_DEBUG_FS
  586. omap_pm_init_debugfs();
  587. #endif
  588. #ifdef CONFIG_OMAP_32K_TIMER
  589. error = sysfs_create_file(power_kobj, &sleep_while_idle_attr.attr);
  590. if (error)
  591. printk(KERN_ERR "sysfs_create_file failed: %d\n", error);
  592. #endif
  593. if (cpu_is_omap16xx()) {
  594. /* configure LOW_PWR pin */
  595. omap_cfg_reg(T20_1610_LOW_PWR);
  596. }
  597. return 0;
  598. }
  599. __initcall(omap_pm_init);