suspend-imx6.S 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/linkage.h>
  12. #include <asm/asm-offsets.h>
  13. #include <asm/hardware/cache-l2x0.h>
  14. #include "hardware.h"
  15. /*
  16. * ==================== low level suspend ====================
  17. *
  18. * Better to follow below rules to use ARM registers:
  19. * r0: pm_info structure address;
  20. * r1 ~ r4: for saving pm_info members;
  21. * r5 ~ r10: free registers;
  22. * r11: io base address.
  23. *
  24. * suspend ocram space layout:
  25. * ======================== high address ======================
  26. * .
  27. * .
  28. * .
  29. * ^
  30. * ^
  31. * ^
  32. * imx6_suspend code
  33. * PM_INFO structure(imx6_cpu_pm_info)
  34. * ======================== low address =======================
  35. */
  36. /*
  37. * Below offsets are based on struct imx6_cpu_pm_info
  38. * which defined in arch/arm/mach-imx/pm-imx6q.c, this
  39. * structure contains necessary pm info for low level
  40. * suspend related code.
  41. */
  42. #define PM_INFO_PBASE_OFFSET 0x0
  43. #define PM_INFO_RESUME_ADDR_OFFSET 0x4
  44. #define PM_INFO_CPU_TYPE_OFFSET 0x8
  45. #define PM_INFO_PM_INFO_SIZE_OFFSET 0xC
  46. #define PM_INFO_MX6Q_MMDC_P_OFFSET 0x10
  47. #define PM_INFO_MX6Q_MMDC_V_OFFSET 0x14
  48. #define PM_INFO_MX6Q_SRC_P_OFFSET 0x18
  49. #define PM_INFO_MX6Q_SRC_V_OFFSET 0x1C
  50. #define PM_INFO_MX6Q_IOMUXC_P_OFFSET 0x20
  51. #define PM_INFO_MX6Q_IOMUXC_V_OFFSET 0x24
  52. #define PM_INFO_MX6Q_CCM_P_OFFSET 0x28
  53. #define PM_INFO_MX6Q_CCM_V_OFFSET 0x2C
  54. #define PM_INFO_MX6Q_GPC_P_OFFSET 0x30
  55. #define PM_INFO_MX6Q_GPC_V_OFFSET 0x34
  56. #define PM_INFO_MX6Q_L2_P_OFFSET 0x38
  57. #define PM_INFO_MX6Q_L2_V_OFFSET 0x3C
  58. #define PM_INFO_MMDC_IO_NUM_OFFSET 0x40
  59. #define PM_INFO_MMDC_IO_VAL_OFFSET 0x44
  60. #define MX6Q_SRC_GPR1 0x20
  61. #define MX6Q_SRC_GPR2 0x24
  62. #define MX6Q_MMDC_MAPSR 0x404
  63. #define MX6Q_MMDC_MPDGCTRL0 0x83c
  64. #define MX6Q_GPC_IMR1 0x08
  65. #define MX6Q_GPC_IMR2 0x0c
  66. #define MX6Q_GPC_IMR3 0x10
  67. #define MX6Q_GPC_IMR4 0x14
  68. #define MX6Q_CCM_CCR 0x0
  69. .align 3
  70. .macro sync_l2_cache
  71. /* sync L2 cache to drain L2's buffers to DRAM. */
  72. #ifdef CONFIG_CACHE_L2X0
  73. ldr r11, [r0, #PM_INFO_MX6Q_L2_V_OFFSET]
  74. mov r6, #0x0
  75. str r6, [r11, #L2X0_CACHE_SYNC]
  76. 1:
  77. ldr r6, [r11, #L2X0_CACHE_SYNC]
  78. ands r6, r6, #0x1
  79. bne 1b
  80. #endif
  81. .endm
  82. .macro resume_mmdc
  83. /* restore MMDC IO */
  84. cmp r5, #0x0
  85. ldreq r11, [r0, #PM_INFO_MX6Q_IOMUXC_V_OFFSET]
  86. ldrne r11, [r0, #PM_INFO_MX6Q_IOMUXC_P_OFFSET]
  87. ldr r6, [r0, #PM_INFO_MMDC_IO_NUM_OFFSET]
  88. ldr r7, =PM_INFO_MMDC_IO_VAL_OFFSET
  89. add r7, r7, r0
  90. 1:
  91. ldr r8, [r7], #0x4
  92. ldr r9, [r7], #0x4
  93. str r9, [r11, r8]
  94. subs r6, r6, #0x1
  95. bne 1b
  96. cmp r5, #0x0
  97. ldreq r11, [r0, #PM_INFO_MX6Q_MMDC_V_OFFSET]
  98. ldrne r11, [r0, #PM_INFO_MX6Q_MMDC_P_OFFSET]
  99. cmp r3, #MXC_CPU_IMX6SL
  100. bne 4f
  101. /* reset read FIFO, RST_RD_FIFO */
  102. ldr r7, =MX6Q_MMDC_MPDGCTRL0
  103. ldr r6, [r11, r7]
  104. orr r6, r6, #(1 << 31)
  105. str r6, [r11, r7]
  106. 2:
  107. ldr r6, [r11, r7]
  108. ands r6, r6, #(1 << 31)
  109. bne 2b
  110. /* reset FIFO a second time */
  111. ldr r6, [r11, r7]
  112. orr r6, r6, #(1 << 31)
  113. str r6, [r11, r7]
  114. 3:
  115. ldr r6, [r11, r7]
  116. ands r6, r6, #(1 << 31)
  117. bne 3b
  118. 4:
  119. /* let DDR out of self-refresh */
  120. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  121. bic r7, r7, #(1 << 21)
  122. str r7, [r11, #MX6Q_MMDC_MAPSR]
  123. 5:
  124. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  125. ands r7, r7, #(1 << 25)
  126. bne 5b
  127. /* enable DDR auto power saving */
  128. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  129. bic r7, r7, #0x1
  130. str r7, [r11, #MX6Q_MMDC_MAPSR]
  131. .endm
  132. ENTRY(imx6_suspend)
  133. ldr r1, [r0, #PM_INFO_PBASE_OFFSET]
  134. ldr r2, [r0, #PM_INFO_RESUME_ADDR_OFFSET]
  135. ldr r3, [r0, #PM_INFO_CPU_TYPE_OFFSET]
  136. ldr r4, [r0, #PM_INFO_PM_INFO_SIZE_OFFSET]
  137. /*
  138. * counting the resume address in iram
  139. * to set it in SRC register.
  140. */
  141. ldr r6, =imx6_suspend
  142. ldr r7, =resume
  143. sub r7, r7, r6
  144. add r8, r1, r4
  145. add r9, r8, r7
  146. /*
  147. * make sure TLB contain the addr we want,
  148. * as we will access them after MMDC IO floated.
  149. */
  150. ldr r11, [r0, #PM_INFO_MX6Q_CCM_V_OFFSET]
  151. ldr r6, [r11, #0x0]
  152. ldr r11, [r0, #PM_INFO_MX6Q_GPC_V_OFFSET]
  153. ldr r6, [r11, #0x0]
  154. /* use r11 to store the IO address */
  155. ldr r11, [r0, #PM_INFO_MX6Q_SRC_V_OFFSET]
  156. /* store physical resume addr and pm_info address. */
  157. str r9, [r11, #MX6Q_SRC_GPR1]
  158. str r1, [r11, #MX6Q_SRC_GPR2]
  159. /* need to sync L2 cache before DSM. */
  160. sync_l2_cache
  161. ldr r11, [r0, #PM_INFO_MX6Q_MMDC_V_OFFSET]
  162. /*
  163. * put DDR explicitly into self-refresh and
  164. * disable automatic power savings.
  165. */
  166. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  167. orr r7, r7, #0x1
  168. str r7, [r11, #MX6Q_MMDC_MAPSR]
  169. /* make the DDR explicitly enter self-refresh. */
  170. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  171. orr r7, r7, #(1 << 21)
  172. str r7, [r11, #MX6Q_MMDC_MAPSR]
  173. poll_dvfs_set:
  174. ldr r7, [r11, #MX6Q_MMDC_MAPSR]
  175. ands r7, r7, #(1 << 25)
  176. beq poll_dvfs_set
  177. ldr r11, [r0, #PM_INFO_MX6Q_IOMUXC_V_OFFSET]
  178. ldr r6, =0x0
  179. ldr r7, [r0, #PM_INFO_MMDC_IO_NUM_OFFSET]
  180. ldr r8, =PM_INFO_MMDC_IO_VAL_OFFSET
  181. add r8, r8, r0
  182. /* i.MX6SL's last 3 IOs need special setting */
  183. cmp r3, #MXC_CPU_IMX6SL
  184. subeq r7, r7, #0x3
  185. set_mmdc_io_lpm:
  186. ldr r9, [r8], #0x8
  187. str r6, [r11, r9]
  188. subs r7, r7, #0x1
  189. bne set_mmdc_io_lpm
  190. cmp r3, #MXC_CPU_IMX6SL
  191. bne set_mmdc_io_lpm_done
  192. ldr r6, =0x1000
  193. ldr r9, [r8], #0x8
  194. str r6, [r11, r9]
  195. ldr r9, [r8], #0x8
  196. str r6, [r11, r9]
  197. ldr r6, =0x80000
  198. ldr r9, [r8]
  199. str r6, [r11, r9]
  200. set_mmdc_io_lpm_done:
  201. /*
  202. * mask all GPC interrupts before
  203. * enabling the RBC counters to
  204. * avoid the counter starting too
  205. * early if an interupt is already
  206. * pending.
  207. */
  208. ldr r11, [r0, #PM_INFO_MX6Q_GPC_V_OFFSET]
  209. ldr r6, [r11, #MX6Q_GPC_IMR1]
  210. ldr r7, [r11, #MX6Q_GPC_IMR2]
  211. ldr r8, [r11, #MX6Q_GPC_IMR3]
  212. ldr r9, [r11, #MX6Q_GPC_IMR4]
  213. ldr r10, =0xffffffff
  214. str r10, [r11, #MX6Q_GPC_IMR1]
  215. str r10, [r11, #MX6Q_GPC_IMR2]
  216. str r10, [r11, #MX6Q_GPC_IMR3]
  217. str r10, [r11, #MX6Q_GPC_IMR4]
  218. /*
  219. * enable the RBC bypass counter here
  220. * to hold off the interrupts. RBC counter
  221. * = 32 (1ms), Minimum RBC delay should be
  222. * 400us for the analog LDOs to power down.
  223. */
  224. ldr r11, [r0, #PM_INFO_MX6Q_CCM_V_OFFSET]
  225. ldr r10, [r11, #MX6Q_CCM_CCR]
  226. bic r10, r10, #(0x3f << 21)
  227. orr r10, r10, #(0x20 << 21)
  228. str r10, [r11, #MX6Q_CCM_CCR]
  229. /* enable the counter. */
  230. ldr r10, [r11, #MX6Q_CCM_CCR]
  231. orr r10, r10, #(0x1 << 27)
  232. str r10, [r11, #MX6Q_CCM_CCR]
  233. /* unmask all the GPC interrupts. */
  234. ldr r11, [r0, #PM_INFO_MX6Q_GPC_V_OFFSET]
  235. str r6, [r11, #MX6Q_GPC_IMR1]
  236. str r7, [r11, #MX6Q_GPC_IMR2]
  237. str r8, [r11, #MX6Q_GPC_IMR3]
  238. str r9, [r11, #MX6Q_GPC_IMR4]
  239. /*
  240. * now delay for a short while (3usec)
  241. * ARM is at 1GHz at this point
  242. * so a short loop should be enough.
  243. * this delay is required to ensure that
  244. * the RBC counter can start counting in
  245. * case an interrupt is already pending
  246. * or in case an interrupt arrives just
  247. * as ARM is about to assert DSM_request.
  248. */
  249. ldr r6, =2000
  250. rbc_loop:
  251. subs r6, r6, #0x1
  252. bne rbc_loop
  253. /* Zzz, enter stop mode */
  254. wfi
  255. nop
  256. nop
  257. nop
  258. nop
  259. /*
  260. * run to here means there is pending
  261. * wakeup source, system should auto
  262. * resume, we need to restore MMDC IO first
  263. */
  264. mov r5, #0x0
  265. resume_mmdc
  266. /* return to suspend finish */
  267. mov pc, lr
  268. resume:
  269. /* invalidate L1 I-cache first */
  270. mov r6, #0x0
  271. mcr p15, 0, r6, c7, c5, 0
  272. mcr p15, 0, r6, c7, c5, 6
  273. /* enable the Icache and branch prediction */
  274. mov r6, #0x1800
  275. mcr p15, 0, r6, c1, c0, 0
  276. isb
  277. /* get physical resume address from pm_info. */
  278. ldr lr, [r0, #PM_INFO_RESUME_ADDR_OFFSET]
  279. /* clear core0's entry and parameter */
  280. ldr r11, [r0, #PM_INFO_MX6Q_SRC_P_OFFSET]
  281. mov r7, #0x0
  282. str r7, [r11, #MX6Q_SRC_GPR1]
  283. str r7, [r11, #MX6Q_SRC_GPR2]
  284. ldr r3, [r0, #PM_INFO_CPU_TYPE_OFFSET]
  285. mov r5, #0x1
  286. resume_mmdc
  287. mov pc, lr
  288. ENDPROC(imx6_suspend)
  289. /*
  290. * The following code must assume it is running from physical address
  291. * where absolute virtual addresses to the data section have to be
  292. * turned into relative ones.
  293. */
  294. ENTRY(v7_cpu_resume)
  295. bl v7_invalidate_l1
  296. #ifdef CONFIG_CACHE_L2X0
  297. bl l2c310_early_resume
  298. #endif
  299. b cpu_resume
  300. ENDPROC(v7_cpu_resume)