common.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * Copyright 2004-2014 Freescale Semiconductor, Inc. All Rights Reserved.
  3. */
  4. /*
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #ifndef __ASM_ARCH_MXC_COMMON_H__
  10. #define __ASM_ARCH_MXC_COMMON_H__
  11. #include <linux/reboot.h>
  12. struct irq_data;
  13. struct platform_device;
  14. struct pt_regs;
  15. struct clk;
  16. struct device_node;
  17. enum mxc_cpu_pwr_mode;
  18. void mx1_map_io(void);
  19. void mx21_map_io(void);
  20. void mx25_map_io(void);
  21. void mx27_map_io(void);
  22. void mx31_map_io(void);
  23. void mx35_map_io(void);
  24. void mx51_map_io(void);
  25. void mx53_map_io(void);
  26. void imx1_init_early(void);
  27. void imx21_init_early(void);
  28. void imx25_init_early(void);
  29. void imx27_init_early(void);
  30. void imx31_init_early(void);
  31. void imx35_init_early(void);
  32. void imx51_init_early(void);
  33. void imx53_init_early(void);
  34. void mxc_init_irq(void __iomem *);
  35. void tzic_init_irq(void __iomem *);
  36. void mx1_init_irq(void);
  37. void mx21_init_irq(void);
  38. void mx25_init_irq(void);
  39. void mx27_init_irq(void);
  40. void mx31_init_irq(void);
  41. void mx35_init_irq(void);
  42. void mx51_init_irq(void);
  43. void mx53_init_irq(void);
  44. void imx1_soc_init(void);
  45. void imx21_soc_init(void);
  46. void imx25_soc_init(void);
  47. void imx27_soc_init(void);
  48. void imx31_soc_init(void);
  49. void imx35_soc_init(void);
  50. void imx51_soc_init(void);
  51. void imx51_init_late(void);
  52. void imx53_init_late(void);
  53. void epit_timer_init(void __iomem *base, int irq);
  54. void mxc_timer_init(void __iomem *, int);
  55. void mxc_timer_init_dt(struct device_node *);
  56. int mx1_clocks_init(unsigned long fref);
  57. int mx21_clocks_init(unsigned long lref, unsigned long fref);
  58. int mx25_clocks_init(void);
  59. int mx27_clocks_init(unsigned long fref);
  60. int mx31_clocks_init(unsigned long fref);
  61. int mx35_clocks_init(void);
  62. int mx51_clocks_init(unsigned long ckil, unsigned long osc,
  63. unsigned long ckih1, unsigned long ckih2);
  64. int mx25_clocks_init_dt(void);
  65. int mx27_clocks_init_dt(void);
  66. int mx31_clocks_init_dt(void);
  67. struct platform_device *mxc_register_gpio(char *name, int id,
  68. resource_size_t iobase, resource_size_t iosize, int irq, int irq_high);
  69. void mxc_set_cpu_type(unsigned int type);
  70. void mxc_restart(enum reboot_mode, const char *);
  71. void mxc_arch_reset_init(void __iomem *);
  72. void mxc_arch_reset_init_dt(void);
  73. int mx53_revision(void);
  74. void imx_set_aips(void __iomem *);
  75. int mxc_device_init(void);
  76. void imx_set_soc_revision(unsigned int rev);
  77. unsigned int imx_get_soc_revision(void);
  78. void imx_init_revision_from_anatop(void);
  79. struct device *imx_soc_device_init(void);
  80. enum mxc_cpu_pwr_mode {
  81. WAIT_CLOCKED, /* wfi only */
  82. WAIT_UNCLOCKED, /* WAIT */
  83. WAIT_UNCLOCKED_POWER_OFF, /* WAIT + SRPG */
  84. STOP_POWER_ON, /* just STOP */
  85. STOP_POWER_OFF, /* STOP + SRPG */
  86. };
  87. enum mx3_cpu_pwr_mode {
  88. MX3_RUN,
  89. MX3_WAIT,
  90. MX3_DOZE,
  91. MX3_SLEEP,
  92. };
  93. void mx3_cpu_lp_set(enum mx3_cpu_pwr_mode mode);
  94. void imx_print_silicon_rev(const char *cpu, int srev);
  95. void imx_enable_cpu(int cpu, bool enable);
  96. void imx_set_cpu_jump(int cpu, void *jump_addr);
  97. u32 imx_get_cpu_arg(int cpu);
  98. void imx_set_cpu_arg(int cpu, u32 arg);
  99. #ifdef CONFIG_SMP
  100. void v7_secondary_startup(void);
  101. void imx_scu_map_io(void);
  102. void imx_smp_prepare(void);
  103. void imx_scu_standby_enable(void);
  104. #else
  105. static inline void imx_scu_map_io(void) {}
  106. static inline void imx_smp_prepare(void) {}
  107. static inline void imx_scu_standby_enable(void) {}
  108. #endif
  109. void imx_src_init(void);
  110. void imx_gpc_init(void);
  111. void imx_gpc_pre_suspend(void);
  112. void imx_gpc_post_resume(void);
  113. void imx_gpc_mask_all(void);
  114. void imx_gpc_restore_all(void);
  115. void imx_gpc_irq_mask(struct irq_data *d);
  116. void imx_gpc_irq_unmask(struct irq_data *d);
  117. void imx_anatop_init(void);
  118. void imx_anatop_pre_suspend(void);
  119. void imx_anatop_post_resume(void);
  120. int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode);
  121. void imx6q_set_int_mem_clk_lpm(void);
  122. void imx6sl_set_wait_clk(bool enter);
  123. void imx_cpu_die(unsigned int cpu);
  124. int imx_cpu_kill(unsigned int cpu);
  125. #ifdef CONFIG_SUSPEND
  126. void v7_cpu_resume(void);
  127. void imx6_suspend(void __iomem *ocram_vbase);
  128. #else
  129. static inline void v7_cpu_resume(void) {}
  130. static inline void imx6_suspend(void __iomem *ocram_vbase) {}
  131. #endif
  132. void imx6q_pm_init(void);
  133. void imx6dl_pm_init(void);
  134. void imx6sl_pm_init(void);
  135. void imx6q_pm_set_ccm_base(void __iomem *base);
  136. #ifdef CONFIG_PM
  137. void imx5_pm_init(void);
  138. #else
  139. static inline void imx5_pm_init(void) {}
  140. #endif
  141. #ifdef CONFIG_NEON
  142. int mx51_neon_fixup(void);
  143. #else
  144. static inline int mx51_neon_fixup(void) { return 0; }
  145. #endif
  146. #ifdef CONFIG_CACHE_L2X0
  147. void imx_init_l2cache(void);
  148. #else
  149. static inline void imx_init_l2cache(void) {}
  150. #endif
  151. extern struct smp_operations imx_smp_ops;
  152. #endif