dm646x.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/dma-mapping.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/serial_8250.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/platform_data/edma.h>
  17. #include <linux/platform_data/gpio-davinci.h>
  18. #include <asm/mach/map.h>
  19. #include <mach/cputype.h>
  20. #include <mach/irqs.h>
  21. #include <mach/psc.h>
  22. #include <mach/mux.h>
  23. #include <mach/time.h>
  24. #include <mach/serial.h>
  25. #include <mach/common.h>
  26. #include "davinci.h"
  27. #include "clock.h"
  28. #include "mux.h"
  29. #include "asp.h"
  30. #define DAVINCI_VPIF_BASE (0x01C12000)
  31. #define VDD3P3V_VID_MASK (BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\
  32. BIT_MASK(0))
  33. #define VSCLKDIS_MASK (BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\
  34. BIT_MASK(8))
  35. /*
  36. * Device specific clocks
  37. */
  38. #define DM646X_REF_FREQ 27000000
  39. #define DM646X_AUX_FREQ 24000000
  40. #define DM646X_EMAC_BASE 0x01c80000
  41. #define DM646X_EMAC_MDIO_BASE (DM646X_EMAC_BASE + 0x4000)
  42. #define DM646X_EMAC_CNTRL_OFFSET 0x0000
  43. #define DM646X_EMAC_CNTRL_MOD_OFFSET 0x1000
  44. #define DM646X_EMAC_CNTRL_RAM_OFFSET 0x2000
  45. #define DM646X_EMAC_CNTRL_RAM_SIZE 0x2000
  46. static struct pll_data pll1_data = {
  47. .num = 1,
  48. .phys_base = DAVINCI_PLL1_BASE,
  49. };
  50. static struct pll_data pll2_data = {
  51. .num = 2,
  52. .phys_base = DAVINCI_PLL2_BASE,
  53. };
  54. static struct clk ref_clk = {
  55. .name = "ref_clk",
  56. .rate = DM646X_REF_FREQ,
  57. .set_rate = davinci_simple_set_rate,
  58. };
  59. static struct clk aux_clkin = {
  60. .name = "aux_clkin",
  61. .rate = DM646X_AUX_FREQ,
  62. };
  63. static struct clk pll1_clk = {
  64. .name = "pll1",
  65. .parent = &ref_clk,
  66. .pll_data = &pll1_data,
  67. .flags = CLK_PLL,
  68. };
  69. static struct clk pll1_sysclk1 = {
  70. .name = "pll1_sysclk1",
  71. .parent = &pll1_clk,
  72. .flags = CLK_PLL,
  73. .div_reg = PLLDIV1,
  74. };
  75. static struct clk pll1_sysclk2 = {
  76. .name = "pll1_sysclk2",
  77. .parent = &pll1_clk,
  78. .flags = CLK_PLL,
  79. .div_reg = PLLDIV2,
  80. };
  81. static struct clk pll1_sysclk3 = {
  82. .name = "pll1_sysclk3",
  83. .parent = &pll1_clk,
  84. .flags = CLK_PLL,
  85. .div_reg = PLLDIV3,
  86. };
  87. static struct clk pll1_sysclk4 = {
  88. .name = "pll1_sysclk4",
  89. .parent = &pll1_clk,
  90. .flags = CLK_PLL,
  91. .div_reg = PLLDIV4,
  92. };
  93. static struct clk pll1_sysclk5 = {
  94. .name = "pll1_sysclk5",
  95. .parent = &pll1_clk,
  96. .flags = CLK_PLL,
  97. .div_reg = PLLDIV5,
  98. };
  99. static struct clk pll1_sysclk6 = {
  100. .name = "pll1_sysclk6",
  101. .parent = &pll1_clk,
  102. .flags = CLK_PLL,
  103. .div_reg = PLLDIV6,
  104. };
  105. static struct clk pll1_sysclk8 = {
  106. .name = "pll1_sysclk8",
  107. .parent = &pll1_clk,
  108. .flags = CLK_PLL,
  109. .div_reg = PLLDIV8,
  110. };
  111. static struct clk pll1_sysclk9 = {
  112. .name = "pll1_sysclk9",
  113. .parent = &pll1_clk,
  114. .flags = CLK_PLL,
  115. .div_reg = PLLDIV9,
  116. };
  117. static struct clk pll1_sysclkbp = {
  118. .name = "pll1_sysclkbp",
  119. .parent = &pll1_clk,
  120. .flags = CLK_PLL | PRE_PLL,
  121. .div_reg = BPDIV,
  122. };
  123. static struct clk pll1_aux_clk = {
  124. .name = "pll1_aux_clk",
  125. .parent = &pll1_clk,
  126. .flags = CLK_PLL | PRE_PLL,
  127. };
  128. static struct clk pll2_clk = {
  129. .name = "pll2_clk",
  130. .parent = &ref_clk,
  131. .pll_data = &pll2_data,
  132. .flags = CLK_PLL,
  133. };
  134. static struct clk pll2_sysclk1 = {
  135. .name = "pll2_sysclk1",
  136. .parent = &pll2_clk,
  137. .flags = CLK_PLL,
  138. .div_reg = PLLDIV1,
  139. };
  140. static struct clk dsp_clk = {
  141. .name = "dsp",
  142. .parent = &pll1_sysclk1,
  143. .lpsc = DM646X_LPSC_C64X_CPU,
  144. .usecount = 1, /* REVISIT how to disable? */
  145. };
  146. static struct clk arm_clk = {
  147. .name = "arm",
  148. .parent = &pll1_sysclk2,
  149. .lpsc = DM646X_LPSC_ARM,
  150. .flags = ALWAYS_ENABLED,
  151. };
  152. static struct clk edma_cc_clk = {
  153. .name = "edma_cc",
  154. .parent = &pll1_sysclk2,
  155. .lpsc = DM646X_LPSC_TPCC,
  156. .flags = ALWAYS_ENABLED,
  157. };
  158. static struct clk edma_tc0_clk = {
  159. .name = "edma_tc0",
  160. .parent = &pll1_sysclk2,
  161. .lpsc = DM646X_LPSC_TPTC0,
  162. .flags = ALWAYS_ENABLED,
  163. };
  164. static struct clk edma_tc1_clk = {
  165. .name = "edma_tc1",
  166. .parent = &pll1_sysclk2,
  167. .lpsc = DM646X_LPSC_TPTC1,
  168. .flags = ALWAYS_ENABLED,
  169. };
  170. static struct clk edma_tc2_clk = {
  171. .name = "edma_tc2",
  172. .parent = &pll1_sysclk2,
  173. .lpsc = DM646X_LPSC_TPTC2,
  174. .flags = ALWAYS_ENABLED,
  175. };
  176. static struct clk edma_tc3_clk = {
  177. .name = "edma_tc3",
  178. .parent = &pll1_sysclk2,
  179. .lpsc = DM646X_LPSC_TPTC3,
  180. .flags = ALWAYS_ENABLED,
  181. };
  182. static struct clk uart0_clk = {
  183. .name = "uart0",
  184. .parent = &aux_clkin,
  185. .lpsc = DM646X_LPSC_UART0,
  186. };
  187. static struct clk uart1_clk = {
  188. .name = "uart1",
  189. .parent = &aux_clkin,
  190. .lpsc = DM646X_LPSC_UART1,
  191. };
  192. static struct clk uart2_clk = {
  193. .name = "uart2",
  194. .parent = &aux_clkin,
  195. .lpsc = DM646X_LPSC_UART2,
  196. };
  197. static struct clk i2c_clk = {
  198. .name = "I2CCLK",
  199. .parent = &pll1_sysclk3,
  200. .lpsc = DM646X_LPSC_I2C,
  201. };
  202. static struct clk gpio_clk = {
  203. .name = "gpio",
  204. .parent = &pll1_sysclk3,
  205. .lpsc = DM646X_LPSC_GPIO,
  206. };
  207. static struct clk mcasp0_clk = {
  208. .name = "mcasp0",
  209. .parent = &pll1_sysclk3,
  210. .lpsc = DM646X_LPSC_McASP0,
  211. };
  212. static struct clk mcasp1_clk = {
  213. .name = "mcasp1",
  214. .parent = &pll1_sysclk3,
  215. .lpsc = DM646X_LPSC_McASP1,
  216. };
  217. static struct clk aemif_clk = {
  218. .name = "aemif",
  219. .parent = &pll1_sysclk3,
  220. .lpsc = DM646X_LPSC_AEMIF,
  221. .flags = ALWAYS_ENABLED,
  222. };
  223. static struct clk emac_clk = {
  224. .name = "emac",
  225. .parent = &pll1_sysclk3,
  226. .lpsc = DM646X_LPSC_EMAC,
  227. };
  228. static struct clk pwm0_clk = {
  229. .name = "pwm0",
  230. .parent = &pll1_sysclk3,
  231. .lpsc = DM646X_LPSC_PWM0,
  232. .usecount = 1, /* REVIST: disabling hangs system */
  233. };
  234. static struct clk pwm1_clk = {
  235. .name = "pwm1",
  236. .parent = &pll1_sysclk3,
  237. .lpsc = DM646X_LPSC_PWM1,
  238. .usecount = 1, /* REVIST: disabling hangs system */
  239. };
  240. static struct clk timer0_clk = {
  241. .name = "timer0",
  242. .parent = &pll1_sysclk3,
  243. .lpsc = DM646X_LPSC_TIMER0,
  244. };
  245. static struct clk timer1_clk = {
  246. .name = "timer1",
  247. .parent = &pll1_sysclk3,
  248. .lpsc = DM646X_LPSC_TIMER1,
  249. };
  250. static struct clk timer2_clk = {
  251. .name = "timer2",
  252. .parent = &pll1_sysclk3,
  253. .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
  254. };
  255. static struct clk ide_clk = {
  256. .name = "ide",
  257. .parent = &pll1_sysclk4,
  258. .lpsc = DAVINCI_LPSC_ATA,
  259. };
  260. static struct clk vpif0_clk = {
  261. .name = "vpif0",
  262. .parent = &ref_clk,
  263. .lpsc = DM646X_LPSC_VPSSMSTR,
  264. .flags = ALWAYS_ENABLED,
  265. };
  266. static struct clk vpif1_clk = {
  267. .name = "vpif1",
  268. .parent = &ref_clk,
  269. .lpsc = DM646X_LPSC_VPSSSLV,
  270. .flags = ALWAYS_ENABLED,
  271. };
  272. static struct clk_lookup dm646x_clks[] = {
  273. CLK(NULL, "ref", &ref_clk),
  274. CLK(NULL, "aux", &aux_clkin),
  275. CLK(NULL, "pll1", &pll1_clk),
  276. CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
  277. CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
  278. CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
  279. CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
  280. CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
  281. CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
  282. CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
  283. CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
  284. CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
  285. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  286. CLK(NULL, "pll2", &pll2_clk),
  287. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  288. CLK(NULL, "dsp", &dsp_clk),
  289. CLK(NULL, "arm", &arm_clk),
  290. CLK(NULL, "edma_cc", &edma_cc_clk),
  291. CLK(NULL, "edma_tc0", &edma_tc0_clk),
  292. CLK(NULL, "edma_tc1", &edma_tc1_clk),
  293. CLK(NULL, "edma_tc2", &edma_tc2_clk),
  294. CLK(NULL, "edma_tc3", &edma_tc3_clk),
  295. CLK("serial8250.0", NULL, &uart0_clk),
  296. CLK("serial8250.1", NULL, &uart1_clk),
  297. CLK("serial8250.2", NULL, &uart2_clk),
  298. CLK("i2c_davinci.1", NULL, &i2c_clk),
  299. CLK(NULL, "gpio", &gpio_clk),
  300. CLK("davinci-mcasp.0", NULL, &mcasp0_clk),
  301. CLK("davinci-mcasp.1", NULL, &mcasp1_clk),
  302. CLK(NULL, "aemif", &aemif_clk),
  303. CLK("davinci_emac.1", NULL, &emac_clk),
  304. CLK("davinci_mdio.0", "fck", &emac_clk),
  305. CLK(NULL, "pwm0", &pwm0_clk),
  306. CLK(NULL, "pwm1", &pwm1_clk),
  307. CLK(NULL, "timer0", &timer0_clk),
  308. CLK(NULL, "timer1", &timer1_clk),
  309. CLK("davinci-wdt", NULL, &timer2_clk),
  310. CLK("palm_bk3710", NULL, &ide_clk),
  311. CLK(NULL, "vpif0", &vpif0_clk),
  312. CLK(NULL, "vpif1", &vpif1_clk),
  313. CLK(NULL, NULL, NULL),
  314. };
  315. static struct emac_platform_data dm646x_emac_pdata = {
  316. .ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET,
  317. .ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET,
  318. .ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET,
  319. .ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE,
  320. .version = EMAC_VERSION_2,
  321. };
  322. static struct resource dm646x_emac_resources[] = {
  323. {
  324. .start = DM646X_EMAC_BASE,
  325. .end = DM646X_EMAC_BASE + SZ_16K - 1,
  326. .flags = IORESOURCE_MEM,
  327. },
  328. {
  329. .start = IRQ_DM646X_EMACRXTHINT,
  330. .end = IRQ_DM646X_EMACRXTHINT,
  331. .flags = IORESOURCE_IRQ,
  332. },
  333. {
  334. .start = IRQ_DM646X_EMACRXINT,
  335. .end = IRQ_DM646X_EMACRXINT,
  336. .flags = IORESOURCE_IRQ,
  337. },
  338. {
  339. .start = IRQ_DM646X_EMACTXINT,
  340. .end = IRQ_DM646X_EMACTXINT,
  341. .flags = IORESOURCE_IRQ,
  342. },
  343. {
  344. .start = IRQ_DM646X_EMACMISCINT,
  345. .end = IRQ_DM646X_EMACMISCINT,
  346. .flags = IORESOURCE_IRQ,
  347. },
  348. };
  349. static struct platform_device dm646x_emac_device = {
  350. .name = "davinci_emac",
  351. .id = 1,
  352. .dev = {
  353. .platform_data = &dm646x_emac_pdata,
  354. },
  355. .num_resources = ARRAY_SIZE(dm646x_emac_resources),
  356. .resource = dm646x_emac_resources,
  357. };
  358. static struct resource dm646x_mdio_resources[] = {
  359. {
  360. .start = DM646X_EMAC_MDIO_BASE,
  361. .end = DM646X_EMAC_MDIO_BASE + SZ_4K - 1,
  362. .flags = IORESOURCE_MEM,
  363. },
  364. };
  365. static struct platform_device dm646x_mdio_device = {
  366. .name = "davinci_mdio",
  367. .id = 0,
  368. .num_resources = ARRAY_SIZE(dm646x_mdio_resources),
  369. .resource = dm646x_mdio_resources,
  370. };
  371. /*
  372. * Device specific mux setup
  373. *
  374. * soc description mux mode mode mux dbg
  375. * reg offset mask mode
  376. */
  377. static const struct mux_config dm646x_pins[] = {
  378. #ifdef CONFIG_DAVINCI_MUX
  379. MUX_CFG(DM646X, ATAEN, 0, 0, 5, 1, true)
  380. MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
  381. MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
  382. MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
  383. MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
  384. MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
  385. MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
  386. MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
  387. MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
  388. MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
  389. MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
  390. MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
  391. MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
  392. MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
  393. #endif
  394. };
  395. static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  396. [IRQ_DM646X_VP_VERTINT0] = 7,
  397. [IRQ_DM646X_VP_VERTINT1] = 7,
  398. [IRQ_DM646X_VP_VERTINT2] = 7,
  399. [IRQ_DM646X_VP_VERTINT3] = 7,
  400. [IRQ_DM646X_VP_ERRINT] = 7,
  401. [IRQ_DM646X_RESERVED_1] = 7,
  402. [IRQ_DM646X_RESERVED_2] = 7,
  403. [IRQ_DM646X_WDINT] = 7,
  404. [IRQ_DM646X_CRGENINT0] = 7,
  405. [IRQ_DM646X_CRGENINT1] = 7,
  406. [IRQ_DM646X_TSIFINT0] = 7,
  407. [IRQ_DM646X_TSIFINT1] = 7,
  408. [IRQ_DM646X_VDCEINT] = 7,
  409. [IRQ_DM646X_USBINT] = 7,
  410. [IRQ_DM646X_USBDMAINT] = 7,
  411. [IRQ_DM646X_PCIINT] = 7,
  412. [IRQ_CCINT0] = 7, /* dma */
  413. [IRQ_CCERRINT] = 7, /* dma */
  414. [IRQ_TCERRINT0] = 7, /* dma */
  415. [IRQ_TCERRINT] = 7, /* dma */
  416. [IRQ_DM646X_TCERRINT2] = 7,
  417. [IRQ_DM646X_TCERRINT3] = 7,
  418. [IRQ_DM646X_IDE] = 7,
  419. [IRQ_DM646X_HPIINT] = 7,
  420. [IRQ_DM646X_EMACRXTHINT] = 7,
  421. [IRQ_DM646X_EMACRXINT] = 7,
  422. [IRQ_DM646X_EMACTXINT] = 7,
  423. [IRQ_DM646X_EMACMISCINT] = 7,
  424. [IRQ_DM646X_MCASP0TXINT] = 7,
  425. [IRQ_DM646X_MCASP0RXINT] = 7,
  426. [IRQ_AEMIFINT] = 7,
  427. [IRQ_DM646X_RESERVED_3] = 7,
  428. [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
  429. [IRQ_TINT0_TINT34] = 7, /* clocksource */
  430. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  431. [IRQ_TINT1_TINT34] = 7, /* system tick */
  432. [IRQ_PWMINT0] = 7,
  433. [IRQ_PWMINT1] = 7,
  434. [IRQ_DM646X_VLQINT] = 7,
  435. [IRQ_I2C] = 7,
  436. [IRQ_UARTINT0] = 7,
  437. [IRQ_UARTINT1] = 7,
  438. [IRQ_DM646X_UARTINT2] = 7,
  439. [IRQ_DM646X_SPINT0] = 7,
  440. [IRQ_DM646X_SPINT1] = 7,
  441. [IRQ_DM646X_DSP2ARMINT] = 7,
  442. [IRQ_DM646X_RESERVED_4] = 7,
  443. [IRQ_DM646X_PSCINT] = 7,
  444. [IRQ_DM646X_GPIO0] = 7,
  445. [IRQ_DM646X_GPIO1] = 7,
  446. [IRQ_DM646X_GPIO2] = 7,
  447. [IRQ_DM646X_GPIO3] = 7,
  448. [IRQ_DM646X_GPIO4] = 7,
  449. [IRQ_DM646X_GPIO5] = 7,
  450. [IRQ_DM646X_GPIO6] = 7,
  451. [IRQ_DM646X_GPIO7] = 7,
  452. [IRQ_DM646X_GPIOBNK0] = 7,
  453. [IRQ_DM646X_GPIOBNK1] = 7,
  454. [IRQ_DM646X_GPIOBNK2] = 7,
  455. [IRQ_DM646X_DDRINT] = 7,
  456. [IRQ_DM646X_AEMIFINT] = 7,
  457. [IRQ_COMMTX] = 7,
  458. [IRQ_COMMRX] = 7,
  459. [IRQ_EMUINT] = 7,
  460. };
  461. /*----------------------------------------------------------------------*/
  462. /* Four Transfer Controllers on DM646x */
  463. static s8
  464. dm646x_queue_priority_mapping[][2] = {
  465. /* {event queue no, Priority} */
  466. {0, 4},
  467. {1, 0},
  468. {2, 5},
  469. {3, 1},
  470. {-1, -1},
  471. };
  472. static struct edma_soc_info edma_cc0_info = {
  473. .queue_priority_mapping = dm646x_queue_priority_mapping,
  474. .default_queue = EVENTQ_1,
  475. };
  476. static struct edma_soc_info *dm646x_edma_info[EDMA_MAX_CC] = {
  477. &edma_cc0_info,
  478. };
  479. static struct resource edma_resources[] = {
  480. {
  481. .name = "edma_cc0",
  482. .start = 0x01c00000,
  483. .end = 0x01c00000 + SZ_64K - 1,
  484. .flags = IORESOURCE_MEM,
  485. },
  486. {
  487. .name = "edma_tc0",
  488. .start = 0x01c10000,
  489. .end = 0x01c10000 + SZ_1K - 1,
  490. .flags = IORESOURCE_MEM,
  491. },
  492. {
  493. .name = "edma_tc1",
  494. .start = 0x01c10400,
  495. .end = 0x01c10400 + SZ_1K - 1,
  496. .flags = IORESOURCE_MEM,
  497. },
  498. {
  499. .name = "edma_tc2",
  500. .start = 0x01c10800,
  501. .end = 0x01c10800 + SZ_1K - 1,
  502. .flags = IORESOURCE_MEM,
  503. },
  504. {
  505. .name = "edma_tc3",
  506. .start = 0x01c10c00,
  507. .end = 0x01c10c00 + SZ_1K - 1,
  508. .flags = IORESOURCE_MEM,
  509. },
  510. {
  511. .name = "edma0",
  512. .start = IRQ_CCINT0,
  513. .flags = IORESOURCE_IRQ,
  514. },
  515. {
  516. .name = "edma0_err",
  517. .start = IRQ_CCERRINT,
  518. .flags = IORESOURCE_IRQ,
  519. },
  520. /* not using TC*_ERR */
  521. };
  522. static struct platform_device dm646x_edma_device = {
  523. .name = "edma",
  524. .id = 0,
  525. .dev.platform_data = dm646x_edma_info,
  526. .num_resources = ARRAY_SIZE(edma_resources),
  527. .resource = edma_resources,
  528. };
  529. static struct resource dm646x_mcasp0_resources[] = {
  530. {
  531. .name = "mpu",
  532. .start = DAVINCI_DM646X_MCASP0_REG_BASE,
  533. .end = DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1,
  534. .flags = IORESOURCE_MEM,
  535. },
  536. /* first TX, then RX */
  537. {
  538. .start = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  539. .end = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  540. .flags = IORESOURCE_DMA,
  541. },
  542. {
  543. .start = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  544. .end = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  545. .flags = IORESOURCE_DMA,
  546. },
  547. };
  548. static struct resource dm646x_mcasp1_resources[] = {
  549. {
  550. .name = "mpu",
  551. .start = DAVINCI_DM646X_MCASP1_REG_BASE,
  552. .end = DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1,
  553. .flags = IORESOURCE_MEM,
  554. },
  555. /* DIT mode, only TX event */
  556. {
  557. .start = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  558. .end = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  559. .flags = IORESOURCE_DMA,
  560. },
  561. /* DIT mode, dummy entry */
  562. {
  563. .start = -1,
  564. .end = -1,
  565. .flags = IORESOURCE_DMA,
  566. },
  567. };
  568. static struct platform_device dm646x_mcasp0_device = {
  569. .name = "davinci-mcasp",
  570. .id = 0,
  571. .num_resources = ARRAY_SIZE(dm646x_mcasp0_resources),
  572. .resource = dm646x_mcasp0_resources,
  573. };
  574. static struct platform_device dm646x_mcasp1_device = {
  575. .name = "davinci-mcasp",
  576. .id = 1,
  577. .num_resources = ARRAY_SIZE(dm646x_mcasp1_resources),
  578. .resource = dm646x_mcasp1_resources,
  579. };
  580. static struct platform_device dm646x_dit_device = {
  581. .name = "spdif-dit",
  582. .id = -1,
  583. };
  584. static u64 vpif_dma_mask = DMA_BIT_MASK(32);
  585. static struct resource vpif_resource[] = {
  586. {
  587. .start = DAVINCI_VPIF_BASE,
  588. .end = DAVINCI_VPIF_BASE + 0x03ff,
  589. .flags = IORESOURCE_MEM,
  590. }
  591. };
  592. static struct platform_device vpif_dev = {
  593. .name = "vpif",
  594. .id = -1,
  595. .dev = {
  596. .dma_mask = &vpif_dma_mask,
  597. .coherent_dma_mask = DMA_BIT_MASK(32),
  598. },
  599. .resource = vpif_resource,
  600. .num_resources = ARRAY_SIZE(vpif_resource),
  601. };
  602. static struct resource vpif_display_resource[] = {
  603. {
  604. .start = IRQ_DM646X_VP_VERTINT2,
  605. .end = IRQ_DM646X_VP_VERTINT2,
  606. .flags = IORESOURCE_IRQ,
  607. },
  608. {
  609. .start = IRQ_DM646X_VP_VERTINT3,
  610. .end = IRQ_DM646X_VP_VERTINT3,
  611. .flags = IORESOURCE_IRQ,
  612. },
  613. };
  614. static struct platform_device vpif_display_dev = {
  615. .name = "vpif_display",
  616. .id = -1,
  617. .dev = {
  618. .dma_mask = &vpif_dma_mask,
  619. .coherent_dma_mask = DMA_BIT_MASK(32),
  620. },
  621. .resource = vpif_display_resource,
  622. .num_resources = ARRAY_SIZE(vpif_display_resource),
  623. };
  624. static struct resource vpif_capture_resource[] = {
  625. {
  626. .start = IRQ_DM646X_VP_VERTINT0,
  627. .end = IRQ_DM646X_VP_VERTINT0,
  628. .flags = IORESOURCE_IRQ,
  629. },
  630. {
  631. .start = IRQ_DM646X_VP_VERTINT1,
  632. .end = IRQ_DM646X_VP_VERTINT1,
  633. .flags = IORESOURCE_IRQ,
  634. },
  635. };
  636. static struct platform_device vpif_capture_dev = {
  637. .name = "vpif_capture",
  638. .id = -1,
  639. .dev = {
  640. .dma_mask = &vpif_dma_mask,
  641. .coherent_dma_mask = DMA_BIT_MASK(32),
  642. },
  643. .resource = vpif_capture_resource,
  644. .num_resources = ARRAY_SIZE(vpif_capture_resource),
  645. };
  646. static struct resource dm646x_gpio_resources[] = {
  647. { /* registers */
  648. .start = DAVINCI_GPIO_BASE,
  649. .end = DAVINCI_GPIO_BASE + SZ_4K - 1,
  650. .flags = IORESOURCE_MEM,
  651. },
  652. { /* interrupt */
  653. .start = IRQ_DM646X_GPIOBNK0,
  654. .end = IRQ_DM646X_GPIOBNK2,
  655. .flags = IORESOURCE_IRQ,
  656. },
  657. };
  658. static struct davinci_gpio_platform_data dm646x_gpio_platform_data = {
  659. .ngpio = 43,
  660. };
  661. int __init dm646x_gpio_register(void)
  662. {
  663. return davinci_gpio_register(dm646x_gpio_resources,
  664. ARRAY_SIZE(dm646x_gpio_resources),
  665. &dm646x_gpio_platform_data);
  666. }
  667. /*----------------------------------------------------------------------*/
  668. static struct map_desc dm646x_io_desc[] = {
  669. {
  670. .virtual = IO_VIRT,
  671. .pfn = __phys_to_pfn(IO_PHYS),
  672. .length = IO_SIZE,
  673. .type = MT_DEVICE
  674. },
  675. };
  676. /* Contents of JTAG ID register used to identify exact cpu type */
  677. static struct davinci_id dm646x_ids[] = {
  678. {
  679. .variant = 0x0,
  680. .part_no = 0xb770,
  681. .manufacturer = 0x017,
  682. .cpu_id = DAVINCI_CPU_ID_DM6467,
  683. .name = "dm6467_rev1.x",
  684. },
  685. {
  686. .variant = 0x1,
  687. .part_no = 0xb770,
  688. .manufacturer = 0x017,
  689. .cpu_id = DAVINCI_CPU_ID_DM6467,
  690. .name = "dm6467_rev3.x",
  691. },
  692. };
  693. static u32 dm646x_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
  694. /*
  695. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  696. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  697. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  698. * T1_TOP: Timer 1, top : <unused>
  699. */
  700. static struct davinci_timer_info dm646x_timer_info = {
  701. .timers = davinci_timer_instance,
  702. .clockevent_id = T0_BOT,
  703. .clocksource_id = T0_TOP,
  704. };
  705. static struct plat_serial8250_port dm646x_serial0_platform_data[] = {
  706. {
  707. .mapbase = DAVINCI_UART0_BASE,
  708. .irq = IRQ_UARTINT0,
  709. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  710. UPF_IOREMAP,
  711. .iotype = UPIO_MEM32,
  712. .regshift = 2,
  713. },
  714. {
  715. .flags = 0,
  716. }
  717. };
  718. static struct plat_serial8250_port dm646x_serial1_platform_data[] = {
  719. {
  720. .mapbase = DAVINCI_UART1_BASE,
  721. .irq = IRQ_UARTINT1,
  722. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  723. UPF_IOREMAP,
  724. .iotype = UPIO_MEM32,
  725. .regshift = 2,
  726. },
  727. {
  728. .flags = 0,
  729. }
  730. };
  731. static struct plat_serial8250_port dm646x_serial2_platform_data[] = {
  732. {
  733. .mapbase = DAVINCI_UART2_BASE,
  734. .irq = IRQ_DM646X_UARTINT2,
  735. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  736. UPF_IOREMAP,
  737. .iotype = UPIO_MEM32,
  738. .regshift = 2,
  739. },
  740. {
  741. .flags = 0,
  742. }
  743. };
  744. struct platform_device dm646x_serial_device[] = {
  745. {
  746. .name = "serial8250",
  747. .id = PLAT8250_DEV_PLATFORM,
  748. .dev = {
  749. .platform_data = dm646x_serial0_platform_data,
  750. }
  751. },
  752. {
  753. .name = "serial8250",
  754. .id = PLAT8250_DEV_PLATFORM1,
  755. .dev = {
  756. .platform_data = dm646x_serial1_platform_data,
  757. }
  758. },
  759. {
  760. .name = "serial8250",
  761. .id = PLAT8250_DEV_PLATFORM2,
  762. .dev = {
  763. .platform_data = dm646x_serial2_platform_data,
  764. }
  765. },
  766. {
  767. }
  768. };
  769. static struct davinci_soc_info davinci_soc_info_dm646x = {
  770. .io_desc = dm646x_io_desc,
  771. .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
  772. .jtag_id_reg = 0x01c40028,
  773. .ids = dm646x_ids,
  774. .ids_num = ARRAY_SIZE(dm646x_ids),
  775. .cpu_clks = dm646x_clks,
  776. .psc_bases = dm646x_psc_bases,
  777. .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
  778. .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
  779. .pinmux_pins = dm646x_pins,
  780. .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
  781. .intc_base = DAVINCI_ARM_INTC_BASE,
  782. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  783. .intc_irq_prios = dm646x_default_priorities,
  784. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  785. .timer_info = &dm646x_timer_info,
  786. .emac_pdata = &dm646x_emac_pdata,
  787. .sram_dma = 0x10010000,
  788. .sram_len = SZ_32K,
  789. };
  790. void __init dm646x_init_mcasp0(struct snd_platform_data *pdata)
  791. {
  792. dm646x_mcasp0_device.dev.platform_data = pdata;
  793. platform_device_register(&dm646x_mcasp0_device);
  794. }
  795. void __init dm646x_init_mcasp1(struct snd_platform_data *pdata)
  796. {
  797. dm646x_mcasp1_device.dev.platform_data = pdata;
  798. platform_device_register(&dm646x_mcasp1_device);
  799. platform_device_register(&dm646x_dit_device);
  800. }
  801. void dm646x_setup_vpif(struct vpif_display_config *display_config,
  802. struct vpif_capture_config *capture_config)
  803. {
  804. unsigned int value;
  805. value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
  806. value &= ~VSCLKDIS_MASK;
  807. __raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
  808. value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VDD3P3VPWDN));
  809. value &= ~VDD3P3V_VID_MASK;
  810. __raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VDD3P3VPWDN));
  811. davinci_cfg_reg(DM646X_STSOMUX_DISABLE);
  812. davinci_cfg_reg(DM646X_STSIMUX_DISABLE);
  813. davinci_cfg_reg(DM646X_PTSOMUX_DISABLE);
  814. davinci_cfg_reg(DM646X_PTSIMUX_DISABLE);
  815. vpif_display_dev.dev.platform_data = display_config;
  816. vpif_capture_dev.dev.platform_data = capture_config;
  817. platform_device_register(&vpif_dev);
  818. platform_device_register(&vpif_display_dev);
  819. platform_device_register(&vpif_capture_dev);
  820. }
  821. int __init dm646x_init_edma(struct edma_rsv_info *rsv)
  822. {
  823. edma_cc0_info.rsv = rsv;
  824. return platform_device_register(&dm646x_edma_device);
  825. }
  826. void __init dm646x_init(void)
  827. {
  828. davinci_common_init(&davinci_soc_info_dm646x);
  829. davinci_map_sysmod();
  830. }
  831. static int __init dm646x_init_devices(void)
  832. {
  833. int ret = 0;
  834. if (!cpu_is_davinci_dm646x())
  835. return 0;
  836. platform_device_register(&dm646x_mdio_device);
  837. platform_device_register(&dm646x_emac_device);
  838. ret = davinci_init_wdt();
  839. if (ret)
  840. pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
  841. return ret;
  842. }
  843. postcore_initcall(dm646x_init_devices);