cik_ih.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "cikd.h"
  27. #include "bif/bif_4_1_d.h"
  28. #include "bif/bif_4_1_sh_mask.h"
  29. #include "oss/oss_2_0_d.h"
  30. #include "oss/oss_2_0_sh_mask.h"
  31. /*
  32. * Interrupts
  33. * Starting with r6xx, interrupts are handled via a ring buffer.
  34. * Ring buffers are areas of GPU accessible memory that the GPU
  35. * writes interrupt vectors into and the host reads vectors out of.
  36. * There is a rptr (read pointer) that determines where the
  37. * host is currently reading, and a wptr (write pointer)
  38. * which determines where the GPU has written. When the
  39. * pointers are equal, the ring is idle. When the GPU
  40. * writes vectors to the ring buffer, it increments the
  41. * wptr. When there is an interrupt, the host then starts
  42. * fetching commands and processing them until the pointers are
  43. * equal again at which point it updates the rptr.
  44. */
  45. static void cik_ih_set_interrupt_funcs(struct amdgpu_device *adev);
  46. /**
  47. * cik_ih_enable_interrupts - Enable the interrupt ring buffer
  48. *
  49. * @adev: amdgpu_device pointer
  50. *
  51. * Enable the interrupt ring buffer (CIK).
  52. */
  53. static void cik_ih_enable_interrupts(struct amdgpu_device *adev)
  54. {
  55. u32 ih_cntl = RREG32(mmIH_CNTL);
  56. u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
  57. ih_cntl |= IH_CNTL__ENABLE_INTR_MASK;
  58. ih_rb_cntl |= IH_RB_CNTL__RB_ENABLE_MASK;
  59. WREG32(mmIH_CNTL, ih_cntl);
  60. WREG32(mmIH_RB_CNTL, ih_rb_cntl);
  61. adev->irq.ih.enabled = true;
  62. }
  63. /**
  64. * cik_ih_disable_interrupts - Disable the interrupt ring buffer
  65. *
  66. * @adev: amdgpu_device pointer
  67. *
  68. * Disable the interrupt ring buffer (CIK).
  69. */
  70. static void cik_ih_disable_interrupts(struct amdgpu_device *adev)
  71. {
  72. u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
  73. u32 ih_cntl = RREG32(mmIH_CNTL);
  74. ih_rb_cntl &= ~IH_RB_CNTL__RB_ENABLE_MASK;
  75. ih_cntl &= ~IH_CNTL__ENABLE_INTR_MASK;
  76. WREG32(mmIH_RB_CNTL, ih_rb_cntl);
  77. WREG32(mmIH_CNTL, ih_cntl);
  78. /* set rptr, wptr to 0 */
  79. WREG32(mmIH_RB_RPTR, 0);
  80. WREG32(mmIH_RB_WPTR, 0);
  81. adev->irq.ih.enabled = false;
  82. adev->irq.ih.rptr = 0;
  83. }
  84. /**
  85. * cik_ih_irq_init - init and enable the interrupt ring
  86. *
  87. * @adev: amdgpu_device pointer
  88. *
  89. * Allocate a ring buffer for the interrupt controller,
  90. * enable the RLC, disable interrupts, enable the IH
  91. * ring buffer and enable it (CIK).
  92. * Called at device load and reume.
  93. * Returns 0 for success, errors for failure.
  94. */
  95. static int cik_ih_irq_init(struct amdgpu_device *adev)
  96. {
  97. int rb_bufsz;
  98. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  99. u64 wptr_off;
  100. /* disable irqs */
  101. cik_ih_disable_interrupts(adev);
  102. /* setup interrupt control */
  103. WREG32(mmINTERRUPT_CNTL2, adev->dummy_page.addr >> 8);
  104. interrupt_cntl = RREG32(mmINTERRUPT_CNTL);
  105. /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
  106. * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
  107. */
  108. interrupt_cntl &= ~INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK;
  109. /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
  110. interrupt_cntl &= ~INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK;
  111. WREG32(mmINTERRUPT_CNTL, interrupt_cntl);
  112. WREG32(mmIH_RB_BASE, adev->irq.ih.gpu_addr >> 8);
  113. rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4);
  114. ih_rb_cntl = (IH_RB_CNTL__WPTR_OVERFLOW_ENABLE_MASK |
  115. IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK |
  116. (rb_bufsz << 1));
  117. ih_rb_cntl |= IH_RB_CNTL__WPTR_WRITEBACK_ENABLE_MASK;
  118. /* set the writeback address whether it's enabled or not */
  119. wptr_off = adev->wb.gpu_addr + (adev->irq.ih.wptr_offs * 4);
  120. WREG32(mmIH_RB_WPTR_ADDR_LO, lower_32_bits(wptr_off));
  121. WREG32(mmIH_RB_WPTR_ADDR_HI, upper_32_bits(wptr_off) & 0xFF);
  122. WREG32(mmIH_RB_CNTL, ih_rb_cntl);
  123. /* set rptr, wptr to 0 */
  124. WREG32(mmIH_RB_RPTR, 0);
  125. WREG32(mmIH_RB_WPTR, 0);
  126. /* Default settings for IH_CNTL (disabled at first) */
  127. ih_cntl = (0x10 << IH_CNTL__MC_WRREQ_CREDIT__SHIFT) |
  128. (0x10 << IH_CNTL__MC_WR_CLEAN_CNT__SHIFT) |
  129. (0 << IH_CNTL__MC_VMID__SHIFT);
  130. /* IH_CNTL__RPTR_REARM_MASK only works if msi's are enabled */
  131. if (adev->irq.msi_enabled)
  132. ih_cntl |= IH_CNTL__RPTR_REARM_MASK;
  133. WREG32(mmIH_CNTL, ih_cntl);
  134. pci_set_master(adev->pdev);
  135. /* enable irqs */
  136. cik_ih_enable_interrupts(adev);
  137. return 0;
  138. }
  139. /**
  140. * cik_ih_irq_disable - disable interrupts
  141. *
  142. * @adev: amdgpu_device pointer
  143. *
  144. * Disable interrupts on the hw (CIK).
  145. */
  146. static void cik_ih_irq_disable(struct amdgpu_device *adev)
  147. {
  148. cik_ih_disable_interrupts(adev);
  149. /* Wait and acknowledge irq */
  150. mdelay(1);
  151. }
  152. /**
  153. * cik_ih_get_wptr - get the IH ring buffer wptr
  154. *
  155. * @adev: amdgpu_device pointer
  156. *
  157. * Get the IH ring buffer wptr from either the register
  158. * or the writeback memory buffer (CIK). Also check for
  159. * ring buffer overflow and deal with it.
  160. * Used by cik_irq_process().
  161. * Returns the value of the wptr.
  162. */
  163. static u32 cik_ih_get_wptr(struct amdgpu_device *adev)
  164. {
  165. u32 wptr, tmp;
  166. wptr = le32_to_cpu(adev->wb.wb[adev->irq.ih.wptr_offs]);
  167. if (wptr & IH_RB_WPTR__RB_OVERFLOW_MASK) {
  168. wptr &= ~IH_RB_WPTR__RB_OVERFLOW_MASK;
  169. /* When a ring buffer overflow happen start parsing interrupt
  170. * from the last not overwritten vector (wptr + 16). Hopefully
  171. * this should allow us to catchup.
  172. */
  173. dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  174. wptr, adev->irq.ih.rptr, (wptr + 16) & adev->irq.ih.ptr_mask);
  175. adev->irq.ih.rptr = (wptr + 16) & adev->irq.ih.ptr_mask;
  176. tmp = RREG32(mmIH_RB_CNTL);
  177. tmp |= IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK;
  178. WREG32(mmIH_RB_CNTL, tmp);
  179. }
  180. return (wptr & adev->irq.ih.ptr_mask);
  181. }
  182. /* CIK IV Ring
  183. * Each IV ring entry is 128 bits:
  184. * [7:0] - interrupt source id
  185. * [31:8] - reserved
  186. * [59:32] - interrupt source data
  187. * [63:60] - reserved
  188. * [71:64] - RINGID
  189. * CP:
  190. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  191. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  192. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  193. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  194. * PIPE_ID - ME0 0=3D
  195. * - ME1&2 compute dispatcher (4 pipes each)
  196. * SDMA:
  197. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  198. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  199. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  200. * [79:72] - VMID
  201. * [95:80] - PASID
  202. * [127:96] - reserved
  203. */
  204. /**
  205. * cik_ih_prescreen_iv - prescreen an interrupt vector
  206. *
  207. * @adev: amdgpu_device pointer
  208. *
  209. * Returns true if the interrupt vector should be further processed.
  210. */
  211. static bool cik_ih_prescreen_iv(struct amdgpu_device *adev)
  212. {
  213. /* Process all interrupts */
  214. return true;
  215. }
  216. /**
  217. * cik_ih_decode_iv - decode an interrupt vector
  218. *
  219. * @adev: amdgpu_device pointer
  220. *
  221. * Decodes the interrupt vector at the current rptr
  222. * position and also advance the position.
  223. */
  224. static void cik_ih_decode_iv(struct amdgpu_device *adev,
  225. struct amdgpu_iv_entry *entry)
  226. {
  227. /* wptr/rptr are in bytes! */
  228. u32 ring_index = adev->irq.ih.rptr >> 2;
  229. uint32_t dw[4];
  230. dw[0] = le32_to_cpu(adev->irq.ih.ring[ring_index + 0]);
  231. dw[1] = le32_to_cpu(adev->irq.ih.ring[ring_index + 1]);
  232. dw[2] = le32_to_cpu(adev->irq.ih.ring[ring_index + 2]);
  233. dw[3] = le32_to_cpu(adev->irq.ih.ring[ring_index + 3]);
  234. entry->client_id = AMDGPU_IH_CLIENTID_LEGACY;
  235. entry->src_id = dw[0] & 0xff;
  236. entry->src_data[0] = dw[1] & 0xfffffff;
  237. entry->ring_id = dw[2] & 0xff;
  238. entry->vm_id = (dw[2] >> 8) & 0xff;
  239. entry->pas_id = (dw[2] >> 16) & 0xffff;
  240. /* wptr/rptr are in bytes! */
  241. adev->irq.ih.rptr += 16;
  242. }
  243. /**
  244. * cik_ih_set_rptr - set the IH ring buffer rptr
  245. *
  246. * @adev: amdgpu_device pointer
  247. *
  248. * Set the IH ring buffer rptr.
  249. */
  250. static void cik_ih_set_rptr(struct amdgpu_device *adev)
  251. {
  252. WREG32(mmIH_RB_RPTR, adev->irq.ih.rptr);
  253. }
  254. static int cik_ih_early_init(void *handle)
  255. {
  256. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  257. int ret;
  258. ret = amdgpu_irq_add_domain(adev);
  259. if (ret)
  260. return ret;
  261. cik_ih_set_interrupt_funcs(adev);
  262. return 0;
  263. }
  264. static int cik_ih_sw_init(void *handle)
  265. {
  266. int r;
  267. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  268. r = amdgpu_ih_ring_init(adev, 64 * 1024, false);
  269. if (r)
  270. return r;
  271. r = amdgpu_irq_init(adev);
  272. return r;
  273. }
  274. static int cik_ih_sw_fini(void *handle)
  275. {
  276. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  277. amdgpu_irq_fini(adev);
  278. amdgpu_ih_ring_fini(adev);
  279. amdgpu_irq_remove_domain(adev);
  280. return 0;
  281. }
  282. static int cik_ih_hw_init(void *handle)
  283. {
  284. int r;
  285. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  286. r = cik_ih_irq_init(adev);
  287. if (r)
  288. return r;
  289. return 0;
  290. }
  291. static int cik_ih_hw_fini(void *handle)
  292. {
  293. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  294. cik_ih_irq_disable(adev);
  295. return 0;
  296. }
  297. static int cik_ih_suspend(void *handle)
  298. {
  299. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  300. return cik_ih_hw_fini(adev);
  301. }
  302. static int cik_ih_resume(void *handle)
  303. {
  304. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  305. return cik_ih_hw_init(adev);
  306. }
  307. static bool cik_ih_is_idle(void *handle)
  308. {
  309. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  310. u32 tmp = RREG32(mmSRBM_STATUS);
  311. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  312. return false;
  313. return true;
  314. }
  315. static int cik_ih_wait_for_idle(void *handle)
  316. {
  317. unsigned i;
  318. u32 tmp;
  319. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  320. for (i = 0; i < adev->usec_timeout; i++) {
  321. /* read MC_STATUS */
  322. tmp = RREG32(mmSRBM_STATUS) & SRBM_STATUS__IH_BUSY_MASK;
  323. if (!tmp)
  324. return 0;
  325. udelay(1);
  326. }
  327. return -ETIMEDOUT;
  328. }
  329. static int cik_ih_soft_reset(void *handle)
  330. {
  331. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  332. u32 srbm_soft_reset = 0;
  333. u32 tmp = RREG32(mmSRBM_STATUS);
  334. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  335. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_IH_MASK;
  336. if (srbm_soft_reset) {
  337. tmp = RREG32(mmSRBM_SOFT_RESET);
  338. tmp |= srbm_soft_reset;
  339. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  340. WREG32(mmSRBM_SOFT_RESET, tmp);
  341. tmp = RREG32(mmSRBM_SOFT_RESET);
  342. udelay(50);
  343. tmp &= ~srbm_soft_reset;
  344. WREG32(mmSRBM_SOFT_RESET, tmp);
  345. tmp = RREG32(mmSRBM_SOFT_RESET);
  346. /* Wait a little for things to settle down */
  347. udelay(50);
  348. }
  349. return 0;
  350. }
  351. static int cik_ih_set_clockgating_state(void *handle,
  352. enum amd_clockgating_state state)
  353. {
  354. return 0;
  355. }
  356. static int cik_ih_set_powergating_state(void *handle,
  357. enum amd_powergating_state state)
  358. {
  359. return 0;
  360. }
  361. static const struct amd_ip_funcs cik_ih_ip_funcs = {
  362. .name = "cik_ih",
  363. .early_init = cik_ih_early_init,
  364. .late_init = NULL,
  365. .sw_init = cik_ih_sw_init,
  366. .sw_fini = cik_ih_sw_fini,
  367. .hw_init = cik_ih_hw_init,
  368. .hw_fini = cik_ih_hw_fini,
  369. .suspend = cik_ih_suspend,
  370. .resume = cik_ih_resume,
  371. .is_idle = cik_ih_is_idle,
  372. .wait_for_idle = cik_ih_wait_for_idle,
  373. .soft_reset = cik_ih_soft_reset,
  374. .set_clockgating_state = cik_ih_set_clockgating_state,
  375. .set_powergating_state = cik_ih_set_powergating_state,
  376. };
  377. static const struct amdgpu_ih_funcs cik_ih_funcs = {
  378. .get_wptr = cik_ih_get_wptr,
  379. .prescreen_iv = cik_ih_prescreen_iv,
  380. .decode_iv = cik_ih_decode_iv,
  381. .set_rptr = cik_ih_set_rptr
  382. };
  383. static void cik_ih_set_interrupt_funcs(struct amdgpu_device *adev)
  384. {
  385. if (adev->irq.ih_funcs == NULL)
  386. adev->irq.ih_funcs = &cik_ih_funcs;
  387. }
  388. const struct amdgpu_ip_block_version cik_ih_ip_block =
  389. {
  390. .type = AMD_IP_BLOCK_TYPE_IH,
  391. .major = 2,
  392. .minor = 0,
  393. .rev = 0,
  394. .funcs = &cik_ih_ip_funcs,
  395. };