sdma_v2_4.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_2_4_d.h"
  32. #include "oss/oss_2_4_sh_mask.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "iceland_sdma_pkt_open.h"
  41. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/topaz_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/topaz_sdma1.bin");
  47. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  48. {
  49. SDMA0_REGISTER_OFFSET,
  50. SDMA1_REGISTER_OFFSET
  51. };
  52. static const u32 golden_settings_iceland_a11[] =
  53. {
  54. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  55. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  56. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  57. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  58. };
  59. static const u32 iceland_mgcg_cgcg_init[] =
  60. {
  61. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  62. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  63. };
  64. /*
  65. * sDMA - System DMA
  66. * Starting with CIK, the GPU has new asynchronous
  67. * DMA engines. These engines are used for compute
  68. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  69. * and each one supports 1 ring buffer used for gfx
  70. * and 2 queues used for compute.
  71. *
  72. * The programming model is very similar to the CP
  73. * (ring buffer, IBs, etc.), but sDMA has it's own
  74. * packet format that is different from the PM4 format
  75. * used by the CP. sDMA supports copying data, writing
  76. * embedded data, solid fills, and a number of other
  77. * things. It also has support for tiling/detiling of
  78. * buffers.
  79. */
  80. static void sdma_v2_4_init_golden_registers(struct amdgpu_device *adev)
  81. {
  82. switch (adev->asic_type) {
  83. case CHIP_TOPAZ:
  84. amdgpu_program_register_sequence(adev,
  85. iceland_mgcg_cgcg_init,
  86. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  87. amdgpu_program_register_sequence(adev,
  88. golden_settings_iceland_a11,
  89. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. /**
  96. * sdma_v2_4_init_microcode - load ucode images from disk
  97. *
  98. * @adev: amdgpu_device pointer
  99. *
  100. * Use the firmware interface to load the ucode images into
  101. * the driver (not loaded into hw).
  102. * Returns 0 on success, error on failure.
  103. */
  104. static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)
  105. {
  106. const char *chip_name;
  107. char fw_name[30];
  108. int err, i;
  109. struct amdgpu_firmware_info *info = NULL;
  110. const struct common_firmware_header *header = NULL;
  111. const struct sdma_firmware_header_v1_0 *hdr;
  112. DRM_DEBUG("\n");
  113. switch (adev->asic_type) {
  114. case CHIP_TOPAZ:
  115. chip_name = "topaz";
  116. break;
  117. default: BUG();
  118. }
  119. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  120. if (i == 0)
  121. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  122. else
  123. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  124. err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
  125. if (err)
  126. goto out;
  127. err = amdgpu_ucode_validate(adev->sdma[i].fw);
  128. if (err)
  129. goto out;
  130. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  131. adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  132. adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  133. if (adev->firmware.smu_load) {
  134. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  135. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  136. info->fw = adev->sdma[i].fw;
  137. header = (const struct common_firmware_header *)info->fw->data;
  138. adev->firmware.fw_size +=
  139. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  140. }
  141. }
  142. out:
  143. if (err) {
  144. printk(KERN_ERR
  145. "sdma_v2_4: Failed to load firmware \"%s\"\n",
  146. fw_name);
  147. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  148. release_firmware(adev->sdma[i].fw);
  149. adev->sdma[i].fw = NULL;
  150. }
  151. }
  152. return err;
  153. }
  154. /**
  155. * sdma_v2_4_ring_get_rptr - get the current read pointer
  156. *
  157. * @ring: amdgpu ring pointer
  158. *
  159. * Get the current rptr from the hardware (VI+).
  160. */
  161. static uint32_t sdma_v2_4_ring_get_rptr(struct amdgpu_ring *ring)
  162. {
  163. u32 rptr;
  164. /* XXX check if swapping is necessary on BE */
  165. rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
  166. return rptr;
  167. }
  168. /**
  169. * sdma_v2_4_ring_get_wptr - get the current write pointer
  170. *
  171. * @ring: amdgpu ring pointer
  172. *
  173. * Get the current wptr from the hardware (VI+).
  174. */
  175. static uint32_t sdma_v2_4_ring_get_wptr(struct amdgpu_ring *ring)
  176. {
  177. struct amdgpu_device *adev = ring->adev;
  178. int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
  179. u32 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  180. return wptr;
  181. }
  182. /**
  183. * sdma_v2_4_ring_set_wptr - commit the write pointer
  184. *
  185. * @ring: amdgpu ring pointer
  186. *
  187. * Write the wptr back to the hardware (VI+).
  188. */
  189. static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)
  190. {
  191. struct amdgpu_device *adev = ring->adev;
  192. int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
  193. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
  194. }
  195. /**
  196. * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine
  197. *
  198. * @ring: amdgpu ring pointer
  199. * @ib: IB object to schedule
  200. *
  201. * Schedule an IB in the DMA ring (VI).
  202. */
  203. static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,
  204. struct amdgpu_ib *ib)
  205. {
  206. u32 vmid = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  207. u32 next_rptr = ring->wptr + 5;
  208. while ((next_rptr & 7) != 2)
  209. next_rptr++;
  210. next_rptr += 6;
  211. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  212. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  213. amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
  214. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  215. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  216. amdgpu_ring_write(ring, next_rptr);
  217. /* IB packet must end on a 8 DW boundary */
  218. while ((ring->wptr & 7) != 2)
  219. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_NOP));
  220. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  221. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  222. /* base must be 32 byte aligned */
  223. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  224. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  225. amdgpu_ring_write(ring, ib->length_dw);
  226. amdgpu_ring_write(ring, 0);
  227. amdgpu_ring_write(ring, 0);
  228. }
  229. /**
  230. * sdma_v2_4_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  231. *
  232. * @ring: amdgpu ring pointer
  233. *
  234. * Emit an hdp flush packet on the requested DMA ring.
  235. */
  236. static void sdma_v2_4_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  237. {
  238. u32 ref_and_mask = 0;
  239. if (ring == &ring->adev->sdma[0].ring)
  240. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  241. else
  242. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  243. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  244. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  245. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  246. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  247. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  248. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  249. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  250. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  251. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  252. }
  253. /**
  254. * sdma_v2_4_ring_emit_fence - emit a fence on the DMA ring
  255. *
  256. * @ring: amdgpu ring pointer
  257. * @fence: amdgpu fence object
  258. *
  259. * Add a DMA fence packet to the ring to write
  260. * the fence seq number and DMA trap packet to generate
  261. * an interrupt if needed (VI).
  262. */
  263. static void sdma_v2_4_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  264. unsigned flags)
  265. {
  266. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  267. /* write the fence */
  268. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  269. amdgpu_ring_write(ring, lower_32_bits(addr));
  270. amdgpu_ring_write(ring, upper_32_bits(addr));
  271. amdgpu_ring_write(ring, lower_32_bits(seq));
  272. /* optionally write high bits as well */
  273. if (write64bit) {
  274. addr += 4;
  275. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  276. amdgpu_ring_write(ring, lower_32_bits(addr));
  277. amdgpu_ring_write(ring, upper_32_bits(addr));
  278. amdgpu_ring_write(ring, upper_32_bits(seq));
  279. }
  280. /* generate an interrupt */
  281. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  282. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  283. }
  284. /**
  285. * sdma_v2_4_ring_emit_semaphore - emit a semaphore on the dma ring
  286. *
  287. * @ring: amdgpu_ring structure holding ring information
  288. * @semaphore: amdgpu semaphore object
  289. * @emit_wait: wait or signal semaphore
  290. *
  291. * Add a DMA semaphore packet to the ring wait on or signal
  292. * other rings (VI).
  293. */
  294. static bool sdma_v2_4_ring_emit_semaphore(struct amdgpu_ring *ring,
  295. struct amdgpu_semaphore *semaphore,
  296. bool emit_wait)
  297. {
  298. u64 addr = semaphore->gpu_addr;
  299. u32 sig = emit_wait ? 0 : 1;
  300. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SEM) |
  301. SDMA_PKT_SEMAPHORE_HEADER_SIGNAL(sig));
  302. amdgpu_ring_write(ring, lower_32_bits(addr) & 0xfffffff8);
  303. amdgpu_ring_write(ring, upper_32_bits(addr));
  304. return true;
  305. }
  306. /**
  307. * sdma_v2_4_gfx_stop - stop the gfx async dma engines
  308. *
  309. * @adev: amdgpu_device pointer
  310. *
  311. * Stop the gfx async dma ring buffers (VI).
  312. */
  313. static void sdma_v2_4_gfx_stop(struct amdgpu_device *adev)
  314. {
  315. struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
  316. struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
  317. u32 rb_cntl, ib_cntl;
  318. int i;
  319. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  320. (adev->mman.buffer_funcs_ring == sdma1))
  321. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  322. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  323. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  324. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  325. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  326. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  327. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  328. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  329. }
  330. sdma0->ready = false;
  331. sdma1->ready = false;
  332. }
  333. /**
  334. * sdma_v2_4_rlc_stop - stop the compute async dma engines
  335. *
  336. * @adev: amdgpu_device pointer
  337. *
  338. * Stop the compute async dma queues (VI).
  339. */
  340. static void sdma_v2_4_rlc_stop(struct amdgpu_device *adev)
  341. {
  342. /* XXX todo */
  343. }
  344. /**
  345. * sdma_v2_4_enable - stop the async dma engines
  346. *
  347. * @adev: amdgpu_device pointer
  348. * @enable: enable/disable the DMA MEs.
  349. *
  350. * Halt or unhalt the async dma engines (VI).
  351. */
  352. static void sdma_v2_4_enable(struct amdgpu_device *adev, bool enable)
  353. {
  354. u32 f32_cntl;
  355. int i;
  356. if (enable == false) {
  357. sdma_v2_4_gfx_stop(adev);
  358. sdma_v2_4_rlc_stop(adev);
  359. }
  360. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  361. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  362. if (enable)
  363. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  364. else
  365. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  366. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  367. }
  368. }
  369. /**
  370. * sdma_v2_4_gfx_resume - setup and start the async dma engines
  371. *
  372. * @adev: amdgpu_device pointer
  373. *
  374. * Set up the gfx DMA ring buffers and enable them (VI).
  375. * Returns 0 for success, error for failure.
  376. */
  377. static int sdma_v2_4_gfx_resume(struct amdgpu_device *adev)
  378. {
  379. struct amdgpu_ring *ring;
  380. u32 rb_cntl, ib_cntl;
  381. u32 rb_bufsz;
  382. u32 wb_offset;
  383. int i, j, r;
  384. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  385. ring = &adev->sdma[i].ring;
  386. wb_offset = (ring->rptr_offs * 4);
  387. mutex_lock(&adev->srbm_mutex);
  388. for (j = 0; j < 16; j++) {
  389. vi_srbm_select(adev, 0, 0, 0, j);
  390. /* SDMA GFX */
  391. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  392. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  393. }
  394. vi_srbm_select(adev, 0, 0, 0, 0);
  395. mutex_unlock(&adev->srbm_mutex);
  396. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  397. /* Set ring buffer size in dwords */
  398. rb_bufsz = order_base_2(ring->ring_size / 4);
  399. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  400. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  401. #ifdef __BIG_ENDIAN
  402. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  403. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  404. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  405. #endif
  406. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  407. /* Initialize the ring buffer's read and write pointers */
  408. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  409. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  410. /* set the wb address whether it's enabled or not */
  411. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  412. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  413. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  414. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  415. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  416. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  417. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  418. ring->wptr = 0;
  419. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  420. /* enable DMA RB */
  421. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  422. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  423. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  424. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  425. #ifdef __BIG_ENDIAN
  426. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  427. #endif
  428. /* enable DMA IBs */
  429. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  430. ring->ready = true;
  431. r = amdgpu_ring_test_ring(ring);
  432. if (r) {
  433. ring->ready = false;
  434. return r;
  435. }
  436. if (adev->mman.buffer_funcs_ring == ring)
  437. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  438. }
  439. return 0;
  440. }
  441. /**
  442. * sdma_v2_4_rlc_resume - setup and start the async dma engines
  443. *
  444. * @adev: amdgpu_device pointer
  445. *
  446. * Set up the compute DMA queues and enable them (VI).
  447. * Returns 0 for success, error for failure.
  448. */
  449. static int sdma_v2_4_rlc_resume(struct amdgpu_device *adev)
  450. {
  451. /* XXX todo */
  452. return 0;
  453. }
  454. /**
  455. * sdma_v2_4_load_microcode - load the sDMA ME ucode
  456. *
  457. * @adev: amdgpu_device pointer
  458. *
  459. * Loads the sDMA0/1 ucode.
  460. * Returns 0 for success, -EINVAL if the ucode is not available.
  461. */
  462. static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)
  463. {
  464. const struct sdma_firmware_header_v1_0 *hdr;
  465. const __le32 *fw_data;
  466. u32 fw_size;
  467. int i, j;
  468. bool smc_loads_fw = false; /* XXX fix me */
  469. if (!adev->sdma[0].fw || !adev->sdma[1].fw)
  470. return -EINVAL;
  471. /* halt the MEs */
  472. sdma_v2_4_enable(adev, false);
  473. if (smc_loads_fw) {
  474. /* XXX query SMC for fw load complete */
  475. } else {
  476. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  477. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  478. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  479. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  480. fw_data = (const __le32 *)
  481. (adev->sdma[i].fw->data +
  482. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  483. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  484. for (j = 0; j < fw_size; j++)
  485. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  486. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
  487. }
  488. }
  489. return 0;
  490. }
  491. /**
  492. * sdma_v2_4_start - setup and start the async dma engines
  493. *
  494. * @adev: amdgpu_device pointer
  495. *
  496. * Set up the DMA engines and enable them (VI).
  497. * Returns 0 for success, error for failure.
  498. */
  499. static int sdma_v2_4_start(struct amdgpu_device *adev)
  500. {
  501. int r;
  502. if (!adev->firmware.smu_load) {
  503. r = sdma_v2_4_load_microcode(adev);
  504. if (r)
  505. return r;
  506. } else {
  507. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  508. AMDGPU_UCODE_ID_SDMA0);
  509. if (r)
  510. return -EINVAL;
  511. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  512. AMDGPU_UCODE_ID_SDMA1);
  513. if (r)
  514. return -EINVAL;
  515. }
  516. /* unhalt the MEs */
  517. sdma_v2_4_enable(adev, true);
  518. /* start the gfx rings and rlc compute queues */
  519. r = sdma_v2_4_gfx_resume(adev);
  520. if (r)
  521. return r;
  522. r = sdma_v2_4_rlc_resume(adev);
  523. if (r)
  524. return r;
  525. return 0;
  526. }
  527. /**
  528. * sdma_v2_4_ring_test_ring - simple async dma engine test
  529. *
  530. * @ring: amdgpu_ring structure holding ring information
  531. *
  532. * Test the DMA engine by writing using it to write an
  533. * value to memory. (VI).
  534. * Returns 0 for success, error for failure.
  535. */
  536. static int sdma_v2_4_ring_test_ring(struct amdgpu_ring *ring)
  537. {
  538. struct amdgpu_device *adev = ring->adev;
  539. unsigned i;
  540. unsigned index;
  541. int r;
  542. u32 tmp;
  543. u64 gpu_addr;
  544. r = amdgpu_wb_get(adev, &index);
  545. if (r) {
  546. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  547. return r;
  548. }
  549. gpu_addr = adev->wb.gpu_addr + (index * 4);
  550. tmp = 0xCAFEDEAD;
  551. adev->wb.wb[index] = cpu_to_le32(tmp);
  552. r = amdgpu_ring_lock(ring, 5);
  553. if (r) {
  554. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  555. amdgpu_wb_free(adev, index);
  556. return r;
  557. }
  558. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  559. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  560. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  561. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  562. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  563. amdgpu_ring_write(ring, 0xDEADBEEF);
  564. amdgpu_ring_unlock_commit(ring);
  565. for (i = 0; i < adev->usec_timeout; i++) {
  566. tmp = le32_to_cpu(adev->wb.wb[index]);
  567. if (tmp == 0xDEADBEEF)
  568. break;
  569. DRM_UDELAY(1);
  570. }
  571. if (i < adev->usec_timeout) {
  572. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  573. } else {
  574. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  575. ring->idx, tmp);
  576. r = -EINVAL;
  577. }
  578. amdgpu_wb_free(adev, index);
  579. return r;
  580. }
  581. /**
  582. * sdma_v2_4_ring_test_ib - test an IB on the DMA engine
  583. *
  584. * @ring: amdgpu_ring structure holding ring information
  585. *
  586. * Test a simple IB in the DMA ring (VI).
  587. * Returns 0 on success, error on failure.
  588. */
  589. static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring)
  590. {
  591. struct amdgpu_device *adev = ring->adev;
  592. struct amdgpu_ib ib;
  593. struct fence *f = NULL;
  594. unsigned i;
  595. unsigned index;
  596. int r;
  597. u32 tmp = 0;
  598. u64 gpu_addr;
  599. r = amdgpu_wb_get(adev, &index);
  600. if (r) {
  601. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  602. return r;
  603. }
  604. gpu_addr = adev->wb.gpu_addr + (index * 4);
  605. tmp = 0xCAFEDEAD;
  606. adev->wb.wb[index] = cpu_to_le32(tmp);
  607. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  608. if (r) {
  609. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  610. goto err0;
  611. }
  612. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  613. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  614. ib.ptr[1] = lower_32_bits(gpu_addr);
  615. ib.ptr[2] = upper_32_bits(gpu_addr);
  616. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  617. ib.ptr[4] = 0xDEADBEEF;
  618. ib.ptr[5] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  619. ib.ptr[6] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  620. ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  621. ib.length_dw = 8;
  622. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  623. AMDGPU_FENCE_OWNER_UNDEFINED,
  624. &f);
  625. if (r)
  626. goto err1;
  627. r = fence_wait(f, false);
  628. if (r) {
  629. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  630. goto err1;
  631. }
  632. for (i = 0; i < adev->usec_timeout; i++) {
  633. tmp = le32_to_cpu(adev->wb.wb[index]);
  634. if (tmp == 0xDEADBEEF)
  635. break;
  636. DRM_UDELAY(1);
  637. }
  638. if (i < adev->usec_timeout) {
  639. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  640. ring->idx, i);
  641. goto err1;
  642. } else {
  643. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  644. r = -EINVAL;
  645. }
  646. err1:
  647. amdgpu_ib_free(adev, &ib);
  648. err0:
  649. amdgpu_wb_free(adev, index);
  650. return r;
  651. }
  652. /**
  653. * sdma_v2_4_vm_copy_pte - update PTEs by copying them from the GART
  654. *
  655. * @ib: indirect buffer to fill with commands
  656. * @pe: addr of the page entry
  657. * @src: src addr to copy from
  658. * @count: number of page entries to update
  659. *
  660. * Update PTEs by copying them from the GART using sDMA (CIK).
  661. */
  662. static void sdma_v2_4_vm_copy_pte(struct amdgpu_ib *ib,
  663. uint64_t pe, uint64_t src,
  664. unsigned count)
  665. {
  666. while (count) {
  667. unsigned bytes = count * 8;
  668. if (bytes > 0x1FFFF8)
  669. bytes = 0x1FFFF8;
  670. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  671. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  672. ib->ptr[ib->length_dw++] = bytes;
  673. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  674. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  675. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  676. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  677. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  678. pe += bytes;
  679. src += bytes;
  680. count -= bytes / 8;
  681. }
  682. }
  683. /**
  684. * sdma_v2_4_vm_write_pte - update PTEs by writing them manually
  685. *
  686. * @ib: indirect buffer to fill with commands
  687. * @pe: addr of the page entry
  688. * @addr: dst addr to write into pe
  689. * @count: number of page entries to update
  690. * @incr: increase next addr by incr bytes
  691. * @flags: access flags
  692. *
  693. * Update PTEs by writing them manually using sDMA (CIK).
  694. */
  695. static void sdma_v2_4_vm_write_pte(struct amdgpu_ib *ib,
  696. uint64_t pe,
  697. uint64_t addr, unsigned count,
  698. uint32_t incr, uint32_t flags)
  699. {
  700. uint64_t value;
  701. unsigned ndw;
  702. while (count) {
  703. ndw = count * 2;
  704. if (ndw > 0xFFFFE)
  705. ndw = 0xFFFFE;
  706. /* for non-physically contiguous pages (system) */
  707. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  708. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  709. ib->ptr[ib->length_dw++] = pe;
  710. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  711. ib->ptr[ib->length_dw++] = ndw;
  712. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  713. if (flags & AMDGPU_PTE_SYSTEM) {
  714. value = amdgpu_vm_map_gart(ib->ring->adev, addr);
  715. value &= 0xFFFFFFFFFFFFF000ULL;
  716. } else if (flags & AMDGPU_PTE_VALID) {
  717. value = addr;
  718. } else {
  719. value = 0;
  720. }
  721. addr += incr;
  722. value |= flags;
  723. ib->ptr[ib->length_dw++] = value;
  724. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  725. }
  726. }
  727. }
  728. /**
  729. * sdma_v2_4_vm_set_pte_pde - update the page tables using sDMA
  730. *
  731. * @ib: indirect buffer to fill with commands
  732. * @pe: addr of the page entry
  733. * @addr: dst addr to write into pe
  734. * @count: number of page entries to update
  735. * @incr: increase next addr by incr bytes
  736. * @flags: access flags
  737. *
  738. * Update the page tables using sDMA (CIK).
  739. */
  740. static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib,
  741. uint64_t pe,
  742. uint64_t addr, unsigned count,
  743. uint32_t incr, uint32_t flags)
  744. {
  745. uint64_t value;
  746. unsigned ndw;
  747. while (count) {
  748. ndw = count;
  749. if (ndw > 0x7FFFF)
  750. ndw = 0x7FFFF;
  751. if (flags & AMDGPU_PTE_VALID)
  752. value = addr;
  753. else
  754. value = 0;
  755. /* for physically contiguous pages (vram) */
  756. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  757. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  758. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  759. ib->ptr[ib->length_dw++] = flags; /* mask */
  760. ib->ptr[ib->length_dw++] = 0;
  761. ib->ptr[ib->length_dw++] = value; /* value */
  762. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  763. ib->ptr[ib->length_dw++] = incr; /* increment size */
  764. ib->ptr[ib->length_dw++] = 0;
  765. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  766. pe += ndw * 8;
  767. addr += ndw * incr;
  768. count -= ndw;
  769. }
  770. }
  771. /**
  772. * sdma_v2_4_vm_pad_ib - pad the IB to the required number of dw
  773. *
  774. * @ib: indirect buffer to fill with padding
  775. *
  776. */
  777. static void sdma_v2_4_vm_pad_ib(struct amdgpu_ib *ib)
  778. {
  779. while (ib->length_dw & 0x7)
  780. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  781. }
  782. /**
  783. * sdma_v2_4_ring_emit_vm_flush - cik vm flush using sDMA
  784. *
  785. * @ring: amdgpu_ring pointer
  786. * @vm: amdgpu_vm pointer
  787. *
  788. * Update the page table base and flush the VM TLB
  789. * using sDMA (VI).
  790. */
  791. static void sdma_v2_4_ring_emit_vm_flush(struct amdgpu_ring *ring,
  792. unsigned vm_id, uint64_t pd_addr)
  793. {
  794. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  795. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  796. if (vm_id < 8) {
  797. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  798. } else {
  799. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  800. }
  801. amdgpu_ring_write(ring, pd_addr >> 12);
  802. /* flush TLB */
  803. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  804. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  805. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  806. amdgpu_ring_write(ring, 1 << vm_id);
  807. /* wait for flush */
  808. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  809. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  810. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  811. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  812. amdgpu_ring_write(ring, 0);
  813. amdgpu_ring_write(ring, 0); /* reference */
  814. amdgpu_ring_write(ring, 0); /* mask */
  815. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  816. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  817. }
  818. static int sdma_v2_4_early_init(void *handle)
  819. {
  820. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  821. sdma_v2_4_set_ring_funcs(adev);
  822. sdma_v2_4_set_buffer_funcs(adev);
  823. sdma_v2_4_set_vm_pte_funcs(adev);
  824. sdma_v2_4_set_irq_funcs(adev);
  825. return 0;
  826. }
  827. static int sdma_v2_4_sw_init(void *handle)
  828. {
  829. struct amdgpu_ring *ring;
  830. int r;
  831. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  832. /* SDMA trap event */
  833. r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
  834. if (r)
  835. return r;
  836. /* SDMA Privileged inst */
  837. r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
  838. if (r)
  839. return r;
  840. /* SDMA Privileged inst */
  841. r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
  842. if (r)
  843. return r;
  844. r = sdma_v2_4_init_microcode(adev);
  845. if (r) {
  846. DRM_ERROR("Failed to load sdma firmware!\n");
  847. return r;
  848. }
  849. ring = &adev->sdma[0].ring;
  850. ring->ring_obj = NULL;
  851. ring->use_doorbell = false;
  852. ring = &adev->sdma[1].ring;
  853. ring->ring_obj = NULL;
  854. ring->use_doorbell = false;
  855. ring = &adev->sdma[0].ring;
  856. sprintf(ring->name, "sdma0");
  857. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  858. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  859. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
  860. AMDGPU_RING_TYPE_SDMA);
  861. if (r)
  862. return r;
  863. ring = &adev->sdma[1].ring;
  864. sprintf(ring->name, "sdma1");
  865. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  866. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  867. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
  868. AMDGPU_RING_TYPE_SDMA);
  869. if (r)
  870. return r;
  871. return r;
  872. }
  873. static int sdma_v2_4_sw_fini(void *handle)
  874. {
  875. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  876. amdgpu_ring_fini(&adev->sdma[0].ring);
  877. amdgpu_ring_fini(&adev->sdma[1].ring);
  878. return 0;
  879. }
  880. static int sdma_v2_4_hw_init(void *handle)
  881. {
  882. int r;
  883. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  884. sdma_v2_4_init_golden_registers(adev);
  885. r = sdma_v2_4_start(adev);
  886. if (r)
  887. return r;
  888. return r;
  889. }
  890. static int sdma_v2_4_hw_fini(void *handle)
  891. {
  892. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  893. sdma_v2_4_enable(adev, false);
  894. return 0;
  895. }
  896. static int sdma_v2_4_suspend(void *handle)
  897. {
  898. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  899. return sdma_v2_4_hw_fini(adev);
  900. }
  901. static int sdma_v2_4_resume(void *handle)
  902. {
  903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  904. return sdma_v2_4_hw_init(adev);
  905. }
  906. static bool sdma_v2_4_is_idle(void *handle)
  907. {
  908. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  909. u32 tmp = RREG32(mmSRBM_STATUS2);
  910. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  911. SRBM_STATUS2__SDMA1_BUSY_MASK))
  912. return false;
  913. return true;
  914. }
  915. static int sdma_v2_4_wait_for_idle(void *handle)
  916. {
  917. unsigned i;
  918. u32 tmp;
  919. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  920. for (i = 0; i < adev->usec_timeout; i++) {
  921. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  922. SRBM_STATUS2__SDMA1_BUSY_MASK);
  923. if (!tmp)
  924. return 0;
  925. udelay(1);
  926. }
  927. return -ETIMEDOUT;
  928. }
  929. static void sdma_v2_4_print_status(void *handle)
  930. {
  931. int i, j;
  932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  933. dev_info(adev->dev, "VI SDMA registers\n");
  934. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  935. RREG32(mmSRBM_STATUS2));
  936. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  937. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  938. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  939. dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
  940. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  941. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  942. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  943. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  944. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  945. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  946. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  947. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  948. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  949. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  950. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  951. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  952. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  953. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  954. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  955. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  956. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  957. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  958. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  959. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  960. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  961. mutex_lock(&adev->srbm_mutex);
  962. for (j = 0; j < 16; j++) {
  963. vi_srbm_select(adev, 0, 0, 0, j);
  964. dev_info(adev->dev, " VM %d:\n", j);
  965. dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
  966. i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  967. dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
  968. i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  969. }
  970. vi_srbm_select(adev, 0, 0, 0, 0);
  971. mutex_unlock(&adev->srbm_mutex);
  972. }
  973. }
  974. static int sdma_v2_4_soft_reset(void *handle)
  975. {
  976. u32 srbm_soft_reset = 0;
  977. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  978. u32 tmp = RREG32(mmSRBM_STATUS2);
  979. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  980. /* sdma0 */
  981. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  982. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  983. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  984. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  985. }
  986. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  987. /* sdma1 */
  988. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  989. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  990. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  991. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  992. }
  993. if (srbm_soft_reset) {
  994. sdma_v2_4_print_status((void *)adev);
  995. tmp = RREG32(mmSRBM_SOFT_RESET);
  996. tmp |= srbm_soft_reset;
  997. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  998. WREG32(mmSRBM_SOFT_RESET, tmp);
  999. tmp = RREG32(mmSRBM_SOFT_RESET);
  1000. udelay(50);
  1001. tmp &= ~srbm_soft_reset;
  1002. WREG32(mmSRBM_SOFT_RESET, tmp);
  1003. tmp = RREG32(mmSRBM_SOFT_RESET);
  1004. /* Wait a little for things to settle down */
  1005. udelay(50);
  1006. sdma_v2_4_print_status((void *)adev);
  1007. }
  1008. return 0;
  1009. }
  1010. static int sdma_v2_4_set_trap_irq_state(struct amdgpu_device *adev,
  1011. struct amdgpu_irq_src *src,
  1012. unsigned type,
  1013. enum amdgpu_interrupt_state state)
  1014. {
  1015. u32 sdma_cntl;
  1016. switch (type) {
  1017. case AMDGPU_SDMA_IRQ_TRAP0:
  1018. switch (state) {
  1019. case AMDGPU_IRQ_STATE_DISABLE:
  1020. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1021. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1022. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1023. break;
  1024. case AMDGPU_IRQ_STATE_ENABLE:
  1025. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1026. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1027. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1028. break;
  1029. default:
  1030. break;
  1031. }
  1032. break;
  1033. case AMDGPU_SDMA_IRQ_TRAP1:
  1034. switch (state) {
  1035. case AMDGPU_IRQ_STATE_DISABLE:
  1036. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1037. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1038. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1039. break;
  1040. case AMDGPU_IRQ_STATE_ENABLE:
  1041. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1042. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1043. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1044. break;
  1045. default:
  1046. break;
  1047. }
  1048. break;
  1049. default:
  1050. break;
  1051. }
  1052. return 0;
  1053. }
  1054. static int sdma_v2_4_process_trap_irq(struct amdgpu_device *adev,
  1055. struct amdgpu_irq_src *source,
  1056. struct amdgpu_iv_entry *entry)
  1057. {
  1058. u8 instance_id, queue_id;
  1059. instance_id = (entry->ring_id & 0x3) >> 0;
  1060. queue_id = (entry->ring_id & 0xc) >> 2;
  1061. DRM_DEBUG("IH: SDMA trap\n");
  1062. switch (instance_id) {
  1063. case 0:
  1064. switch (queue_id) {
  1065. case 0:
  1066. amdgpu_fence_process(&adev->sdma[0].ring);
  1067. break;
  1068. case 1:
  1069. /* XXX compute */
  1070. break;
  1071. case 2:
  1072. /* XXX compute */
  1073. break;
  1074. }
  1075. break;
  1076. case 1:
  1077. switch (queue_id) {
  1078. case 0:
  1079. amdgpu_fence_process(&adev->sdma[1].ring);
  1080. break;
  1081. case 1:
  1082. /* XXX compute */
  1083. break;
  1084. case 2:
  1085. /* XXX compute */
  1086. break;
  1087. }
  1088. break;
  1089. }
  1090. return 0;
  1091. }
  1092. static int sdma_v2_4_process_illegal_inst_irq(struct amdgpu_device *adev,
  1093. struct amdgpu_irq_src *source,
  1094. struct amdgpu_iv_entry *entry)
  1095. {
  1096. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1097. schedule_work(&adev->reset_work);
  1098. return 0;
  1099. }
  1100. static int sdma_v2_4_set_clockgating_state(void *handle,
  1101. enum amd_clockgating_state state)
  1102. {
  1103. /* XXX handled via the smc on VI */
  1104. return 0;
  1105. }
  1106. static int sdma_v2_4_set_powergating_state(void *handle,
  1107. enum amd_powergating_state state)
  1108. {
  1109. return 0;
  1110. }
  1111. const struct amd_ip_funcs sdma_v2_4_ip_funcs = {
  1112. .early_init = sdma_v2_4_early_init,
  1113. .late_init = NULL,
  1114. .sw_init = sdma_v2_4_sw_init,
  1115. .sw_fini = sdma_v2_4_sw_fini,
  1116. .hw_init = sdma_v2_4_hw_init,
  1117. .hw_fini = sdma_v2_4_hw_fini,
  1118. .suspend = sdma_v2_4_suspend,
  1119. .resume = sdma_v2_4_resume,
  1120. .is_idle = sdma_v2_4_is_idle,
  1121. .wait_for_idle = sdma_v2_4_wait_for_idle,
  1122. .soft_reset = sdma_v2_4_soft_reset,
  1123. .print_status = sdma_v2_4_print_status,
  1124. .set_clockgating_state = sdma_v2_4_set_clockgating_state,
  1125. .set_powergating_state = sdma_v2_4_set_powergating_state,
  1126. };
  1127. /**
  1128. * sdma_v2_4_ring_is_lockup - Check if the DMA engine is locked up
  1129. *
  1130. * @ring: amdgpu_ring structure holding ring information
  1131. *
  1132. * Check if the async DMA engine is locked up (VI).
  1133. * Returns true if the engine appears to be locked up, false if not.
  1134. */
  1135. static bool sdma_v2_4_ring_is_lockup(struct amdgpu_ring *ring)
  1136. {
  1137. if (sdma_v2_4_is_idle(ring->adev)) {
  1138. amdgpu_ring_lockup_update(ring);
  1139. return false;
  1140. }
  1141. return amdgpu_ring_test_lockup(ring);
  1142. }
  1143. static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {
  1144. .get_rptr = sdma_v2_4_ring_get_rptr,
  1145. .get_wptr = sdma_v2_4_ring_get_wptr,
  1146. .set_wptr = sdma_v2_4_ring_set_wptr,
  1147. .parse_cs = NULL,
  1148. .emit_ib = sdma_v2_4_ring_emit_ib,
  1149. .emit_fence = sdma_v2_4_ring_emit_fence,
  1150. .emit_semaphore = sdma_v2_4_ring_emit_semaphore,
  1151. .emit_vm_flush = sdma_v2_4_ring_emit_vm_flush,
  1152. .emit_hdp_flush = sdma_v2_4_ring_emit_hdp_flush,
  1153. .test_ring = sdma_v2_4_ring_test_ring,
  1154. .test_ib = sdma_v2_4_ring_test_ib,
  1155. .is_lockup = sdma_v2_4_ring_is_lockup,
  1156. };
  1157. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev)
  1158. {
  1159. adev->sdma[0].ring.funcs = &sdma_v2_4_ring_funcs;
  1160. adev->sdma[1].ring.funcs = &sdma_v2_4_ring_funcs;
  1161. }
  1162. static const struct amdgpu_irq_src_funcs sdma_v2_4_trap_irq_funcs = {
  1163. .set = sdma_v2_4_set_trap_irq_state,
  1164. .process = sdma_v2_4_process_trap_irq,
  1165. };
  1166. static const struct amdgpu_irq_src_funcs sdma_v2_4_illegal_inst_irq_funcs = {
  1167. .process = sdma_v2_4_process_illegal_inst_irq,
  1168. };
  1169. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)
  1170. {
  1171. adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1172. adev->sdma_trap_irq.funcs = &sdma_v2_4_trap_irq_funcs;
  1173. adev->sdma_illegal_inst_irq.funcs = &sdma_v2_4_illegal_inst_irq_funcs;
  1174. }
  1175. /**
  1176. * sdma_v2_4_emit_copy_buffer - copy buffer using the sDMA engine
  1177. *
  1178. * @ring: amdgpu_ring structure holding ring information
  1179. * @src_offset: src GPU address
  1180. * @dst_offset: dst GPU address
  1181. * @byte_count: number of bytes to xfer
  1182. *
  1183. * Copy GPU buffers using the DMA engine (VI).
  1184. * Used by the amdgpu ttm implementation to move pages if
  1185. * registered as the asic copy callback.
  1186. */
  1187. static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ring *ring,
  1188. uint64_t src_offset,
  1189. uint64_t dst_offset,
  1190. uint32_t byte_count)
  1191. {
  1192. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1193. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR));
  1194. amdgpu_ring_write(ring, byte_count);
  1195. amdgpu_ring_write(ring, 0); /* src/dst endian swap */
  1196. amdgpu_ring_write(ring, lower_32_bits(src_offset));
  1197. amdgpu_ring_write(ring, upper_32_bits(src_offset));
  1198. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1199. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1200. }
  1201. /**
  1202. * sdma_v2_4_emit_fill_buffer - fill buffer using the sDMA engine
  1203. *
  1204. * @ring: amdgpu_ring structure holding ring information
  1205. * @src_data: value to write to buffer
  1206. * @dst_offset: dst GPU address
  1207. * @byte_count: number of bytes to xfer
  1208. *
  1209. * Fill GPU buffers using the DMA engine (VI).
  1210. */
  1211. static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ring *ring,
  1212. uint32_t src_data,
  1213. uint64_t dst_offset,
  1214. uint32_t byte_count)
  1215. {
  1216. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL));
  1217. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1218. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1219. amdgpu_ring_write(ring, src_data);
  1220. amdgpu_ring_write(ring, byte_count);
  1221. }
  1222. static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = {
  1223. .copy_max_bytes = 0x1fffff,
  1224. .copy_num_dw = 7,
  1225. .emit_copy_buffer = sdma_v2_4_emit_copy_buffer,
  1226. .fill_max_bytes = 0x1fffff,
  1227. .fill_num_dw = 7,
  1228. .emit_fill_buffer = sdma_v2_4_emit_fill_buffer,
  1229. };
  1230. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev)
  1231. {
  1232. if (adev->mman.buffer_funcs == NULL) {
  1233. adev->mman.buffer_funcs = &sdma_v2_4_buffer_funcs;
  1234. adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
  1235. }
  1236. }
  1237. static const struct amdgpu_vm_pte_funcs sdma_v2_4_vm_pte_funcs = {
  1238. .copy_pte = sdma_v2_4_vm_copy_pte,
  1239. .write_pte = sdma_v2_4_vm_write_pte,
  1240. .set_pte_pde = sdma_v2_4_vm_set_pte_pde,
  1241. .pad_ib = sdma_v2_4_vm_pad_ib,
  1242. };
  1243. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)
  1244. {
  1245. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1246. adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;
  1247. adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;
  1248. adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;
  1249. }
  1250. }