vi.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "gmc/gmc_8_1_d.h"
  35. #include "gmc/gmc_8_1_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "smu/smu_7_1_1_d.h"
  43. #include "smu/smu_7_1_1_sh_mask.h"
  44. #include "uvd/uvd_5_0_d.h"
  45. #include "uvd/uvd_5_0_sh_mask.h"
  46. #include "vce/vce_3_0_d.h"
  47. #include "vce/vce_3_0_sh_mask.h"
  48. #include "dce/dce_10_0_d.h"
  49. #include "dce/dce_10_0_sh_mask.h"
  50. #include "vid.h"
  51. #include "vi.h"
  52. #include "vi_dpm.h"
  53. #include "gmc_v8_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. /*
  66. * Indirect registers accessor
  67. */
  68. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  69. {
  70. unsigned long flags;
  71. u32 r;
  72. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  73. WREG32(mmPCIE_INDEX, reg);
  74. (void)RREG32(mmPCIE_INDEX);
  75. r = RREG32(mmPCIE_DATA);
  76. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  77. return r;
  78. }
  79. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  80. {
  81. unsigned long flags;
  82. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  83. WREG32(mmPCIE_INDEX, reg);
  84. (void)RREG32(mmPCIE_INDEX);
  85. WREG32(mmPCIE_DATA, v);
  86. (void)RREG32(mmPCIE_DATA);
  87. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  88. }
  89. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  90. {
  91. unsigned long flags;
  92. u32 r;
  93. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  94. WREG32(mmSMC_IND_INDEX_0, (reg));
  95. r = RREG32(mmSMC_IND_DATA_0);
  96. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  97. return r;
  98. }
  99. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  100. {
  101. unsigned long flags;
  102. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  103. WREG32(mmSMC_IND_INDEX_0, (reg));
  104. WREG32(mmSMC_IND_DATA_0, (v));
  105. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  106. }
  107. /* smu_8_0_d.h */
  108. #define mmMP0PUB_IND_INDEX 0x180
  109. #define mmMP0PUB_IND_DATA 0x181
  110. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  111. {
  112. unsigned long flags;
  113. u32 r;
  114. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  115. WREG32(mmMP0PUB_IND_INDEX, (reg));
  116. r = RREG32(mmMP0PUB_IND_DATA);
  117. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  118. return r;
  119. }
  120. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  121. {
  122. unsigned long flags;
  123. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  124. WREG32(mmMP0PUB_IND_INDEX, (reg));
  125. WREG32(mmMP0PUB_IND_DATA, (v));
  126. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  127. }
  128. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  129. {
  130. unsigned long flags;
  131. u32 r;
  132. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  133. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  134. r = RREG32(mmUVD_CTX_DATA);
  135. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  136. return r;
  137. }
  138. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  139. {
  140. unsigned long flags;
  141. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  142. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  143. WREG32(mmUVD_CTX_DATA, (v));
  144. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  145. }
  146. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  147. {
  148. unsigned long flags;
  149. u32 r;
  150. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  151. WREG32(mmDIDT_IND_INDEX, (reg));
  152. r = RREG32(mmDIDT_IND_DATA);
  153. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  154. return r;
  155. }
  156. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  157. {
  158. unsigned long flags;
  159. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  160. WREG32(mmDIDT_IND_INDEX, (reg));
  161. WREG32(mmDIDT_IND_DATA, (v));
  162. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  163. }
  164. static const u32 tonga_mgcg_cgcg_init[] =
  165. {
  166. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  167. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  168. mmPCIE_DATA, 0x000f0000, 0x00000000,
  169. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  170. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  171. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  172. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  173. };
  174. static const u32 fiji_mgcg_cgcg_init[] =
  175. {
  176. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  177. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  178. mmPCIE_DATA, 0x000f0000, 0x00000000,
  179. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  180. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  181. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  182. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  183. };
  184. static const u32 iceland_mgcg_cgcg_init[] =
  185. {
  186. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  187. mmPCIE_DATA, 0x000f0000, 0x00000000,
  188. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  189. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  190. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  191. };
  192. static const u32 cz_mgcg_cgcg_init[] =
  193. {
  194. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  195. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  196. mmPCIE_DATA, 0x000f0000, 0x00000000,
  197. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  198. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  199. };
  200. static const u32 stoney_mgcg_cgcg_init[] =
  201. {
  202. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  203. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  204. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  205. };
  206. static void vi_init_golden_registers(struct amdgpu_device *adev)
  207. {
  208. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  209. mutex_lock(&adev->grbm_idx_mutex);
  210. switch (adev->asic_type) {
  211. case CHIP_TOPAZ:
  212. amdgpu_program_register_sequence(adev,
  213. iceland_mgcg_cgcg_init,
  214. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  215. break;
  216. case CHIP_FIJI:
  217. amdgpu_program_register_sequence(adev,
  218. fiji_mgcg_cgcg_init,
  219. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  220. break;
  221. case CHIP_TONGA:
  222. amdgpu_program_register_sequence(adev,
  223. tonga_mgcg_cgcg_init,
  224. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  225. break;
  226. case CHIP_CARRIZO:
  227. amdgpu_program_register_sequence(adev,
  228. cz_mgcg_cgcg_init,
  229. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  230. break;
  231. case CHIP_STONEY:
  232. amdgpu_program_register_sequence(adev,
  233. stoney_mgcg_cgcg_init,
  234. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  235. break;
  236. default:
  237. break;
  238. }
  239. mutex_unlock(&adev->grbm_idx_mutex);
  240. }
  241. /**
  242. * vi_get_xclk - get the xclk
  243. *
  244. * @adev: amdgpu_device pointer
  245. *
  246. * Returns the reference clock used by the gfx engine
  247. * (VI).
  248. */
  249. static u32 vi_get_xclk(struct amdgpu_device *adev)
  250. {
  251. u32 reference_clock = adev->clock.spll.reference_freq;
  252. u32 tmp;
  253. if (adev->flags & AMD_IS_APU)
  254. return reference_clock;
  255. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  256. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  257. return 1000;
  258. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  259. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  260. return reference_clock / 4;
  261. return reference_clock;
  262. }
  263. /**
  264. * vi_srbm_select - select specific register instances
  265. *
  266. * @adev: amdgpu_device pointer
  267. * @me: selected ME (micro engine)
  268. * @pipe: pipe
  269. * @queue: queue
  270. * @vmid: VMID
  271. *
  272. * Switches the currently active registers instances. Some
  273. * registers are instanced per VMID, others are instanced per
  274. * me/pipe/queue combination.
  275. */
  276. void vi_srbm_select(struct amdgpu_device *adev,
  277. u32 me, u32 pipe, u32 queue, u32 vmid)
  278. {
  279. u32 srbm_gfx_cntl = 0;
  280. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  281. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  282. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  283. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  284. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  285. }
  286. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  287. {
  288. /* todo */
  289. }
  290. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  291. {
  292. u32 bus_cntl;
  293. u32 d1vga_control = 0;
  294. u32 d2vga_control = 0;
  295. u32 vga_render_control = 0;
  296. u32 rom_cntl;
  297. bool r;
  298. bus_cntl = RREG32(mmBUS_CNTL);
  299. if (adev->mode_info.num_crtc) {
  300. d1vga_control = RREG32(mmD1VGA_CONTROL);
  301. d2vga_control = RREG32(mmD2VGA_CONTROL);
  302. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  303. }
  304. rom_cntl = RREG32_SMC(ixROM_CNTL);
  305. /* enable the rom */
  306. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  307. if (adev->mode_info.num_crtc) {
  308. /* Disable VGA mode */
  309. WREG32(mmD1VGA_CONTROL,
  310. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  311. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  312. WREG32(mmD2VGA_CONTROL,
  313. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  314. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  315. WREG32(mmVGA_RENDER_CONTROL,
  316. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  317. }
  318. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  319. r = amdgpu_read_bios(adev);
  320. /* restore regs */
  321. WREG32(mmBUS_CNTL, bus_cntl);
  322. if (adev->mode_info.num_crtc) {
  323. WREG32(mmD1VGA_CONTROL, d1vga_control);
  324. WREG32(mmD2VGA_CONTROL, d2vga_control);
  325. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  326. }
  327. WREG32_SMC(ixROM_CNTL, rom_cntl);
  328. return r;
  329. }
  330. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  331. u8 *bios, u32 length_bytes)
  332. {
  333. u32 *dw_ptr;
  334. unsigned long flags;
  335. u32 i, length_dw;
  336. if (bios == NULL)
  337. return false;
  338. if (length_bytes == 0)
  339. return false;
  340. /* APU vbios image is part of sbios image */
  341. if (adev->flags & AMD_IS_APU)
  342. return false;
  343. dw_ptr = (u32 *)bios;
  344. length_dw = ALIGN(length_bytes, 4) / 4;
  345. /* take the smc lock since we are using the smc index */
  346. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  347. /* set rom index to 0 */
  348. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  349. WREG32(mmSMC_IND_DATA_0, 0);
  350. /* set index to data for continous read */
  351. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  352. for (i = 0; i < length_dw; i++)
  353. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  354. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  355. return true;
  356. }
  357. static struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  358. {mmGB_MACROTILE_MODE7, true},
  359. };
  360. static struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  361. {mmGB_TILE_MODE7, true},
  362. {mmGB_TILE_MODE12, true},
  363. {mmGB_TILE_MODE17, true},
  364. {mmGB_TILE_MODE23, true},
  365. {mmGB_MACROTILE_MODE7, true},
  366. };
  367. static struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  368. {mmGRBM_STATUS, false},
  369. {mmGRBM_STATUS2, false},
  370. {mmGRBM_STATUS_SE0, false},
  371. {mmGRBM_STATUS_SE1, false},
  372. {mmGRBM_STATUS_SE2, false},
  373. {mmGRBM_STATUS_SE3, false},
  374. {mmSRBM_STATUS, false},
  375. {mmSRBM_STATUS2, false},
  376. {mmSRBM_STATUS3, false},
  377. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  378. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  379. {mmCP_STAT, false},
  380. {mmCP_STALLED_STAT1, false},
  381. {mmCP_STALLED_STAT2, false},
  382. {mmCP_STALLED_STAT3, false},
  383. {mmCP_CPF_BUSY_STAT, false},
  384. {mmCP_CPF_STALLED_STAT1, false},
  385. {mmCP_CPF_STATUS, false},
  386. {mmCP_CPC_BUSY_STAT, false},
  387. {mmCP_CPC_STALLED_STAT1, false},
  388. {mmCP_CPC_STATUS, false},
  389. {mmGB_ADDR_CONFIG, false},
  390. {mmMC_ARB_RAMCFG, false},
  391. {mmGB_TILE_MODE0, false},
  392. {mmGB_TILE_MODE1, false},
  393. {mmGB_TILE_MODE2, false},
  394. {mmGB_TILE_MODE3, false},
  395. {mmGB_TILE_MODE4, false},
  396. {mmGB_TILE_MODE5, false},
  397. {mmGB_TILE_MODE6, false},
  398. {mmGB_TILE_MODE7, false},
  399. {mmGB_TILE_MODE8, false},
  400. {mmGB_TILE_MODE9, false},
  401. {mmGB_TILE_MODE10, false},
  402. {mmGB_TILE_MODE11, false},
  403. {mmGB_TILE_MODE12, false},
  404. {mmGB_TILE_MODE13, false},
  405. {mmGB_TILE_MODE14, false},
  406. {mmGB_TILE_MODE15, false},
  407. {mmGB_TILE_MODE16, false},
  408. {mmGB_TILE_MODE17, false},
  409. {mmGB_TILE_MODE18, false},
  410. {mmGB_TILE_MODE19, false},
  411. {mmGB_TILE_MODE20, false},
  412. {mmGB_TILE_MODE21, false},
  413. {mmGB_TILE_MODE22, false},
  414. {mmGB_TILE_MODE23, false},
  415. {mmGB_TILE_MODE24, false},
  416. {mmGB_TILE_MODE25, false},
  417. {mmGB_TILE_MODE26, false},
  418. {mmGB_TILE_MODE27, false},
  419. {mmGB_TILE_MODE28, false},
  420. {mmGB_TILE_MODE29, false},
  421. {mmGB_TILE_MODE30, false},
  422. {mmGB_TILE_MODE31, false},
  423. {mmGB_MACROTILE_MODE0, false},
  424. {mmGB_MACROTILE_MODE1, false},
  425. {mmGB_MACROTILE_MODE2, false},
  426. {mmGB_MACROTILE_MODE3, false},
  427. {mmGB_MACROTILE_MODE4, false},
  428. {mmGB_MACROTILE_MODE5, false},
  429. {mmGB_MACROTILE_MODE6, false},
  430. {mmGB_MACROTILE_MODE7, false},
  431. {mmGB_MACROTILE_MODE8, false},
  432. {mmGB_MACROTILE_MODE9, false},
  433. {mmGB_MACROTILE_MODE10, false},
  434. {mmGB_MACROTILE_MODE11, false},
  435. {mmGB_MACROTILE_MODE12, false},
  436. {mmGB_MACROTILE_MODE13, false},
  437. {mmGB_MACROTILE_MODE14, false},
  438. {mmGB_MACROTILE_MODE15, false},
  439. {mmCC_RB_BACKEND_DISABLE, false, true},
  440. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  441. {mmGB_BACKEND_MAP, false, false},
  442. {mmPA_SC_RASTER_CONFIG, false, true},
  443. {mmPA_SC_RASTER_CONFIG_1, false, true},
  444. };
  445. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  446. u32 sh_num, u32 reg_offset)
  447. {
  448. uint32_t val;
  449. mutex_lock(&adev->grbm_idx_mutex);
  450. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  451. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  452. val = RREG32(reg_offset);
  453. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  454. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  455. mutex_unlock(&adev->grbm_idx_mutex);
  456. return val;
  457. }
  458. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  459. u32 sh_num, u32 reg_offset, u32 *value)
  460. {
  461. struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  462. struct amdgpu_allowed_register_entry *asic_register_entry;
  463. uint32_t size, i;
  464. *value = 0;
  465. switch (adev->asic_type) {
  466. case CHIP_TOPAZ:
  467. asic_register_table = tonga_allowed_read_registers;
  468. size = ARRAY_SIZE(tonga_allowed_read_registers);
  469. break;
  470. case CHIP_FIJI:
  471. case CHIP_TONGA:
  472. case CHIP_CARRIZO:
  473. case CHIP_STONEY:
  474. asic_register_table = cz_allowed_read_registers;
  475. size = ARRAY_SIZE(cz_allowed_read_registers);
  476. break;
  477. default:
  478. return -EINVAL;
  479. }
  480. if (asic_register_table) {
  481. for (i = 0; i < size; i++) {
  482. asic_register_entry = asic_register_table + i;
  483. if (reg_offset != asic_register_entry->reg_offset)
  484. continue;
  485. if (!asic_register_entry->untouched)
  486. *value = asic_register_entry->grbm_indexed ?
  487. vi_read_indexed_register(adev, se_num,
  488. sh_num, reg_offset) :
  489. RREG32(reg_offset);
  490. return 0;
  491. }
  492. }
  493. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  494. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  495. continue;
  496. if (!vi_allowed_read_registers[i].untouched)
  497. *value = vi_allowed_read_registers[i].grbm_indexed ?
  498. vi_read_indexed_register(adev, se_num,
  499. sh_num, reg_offset) :
  500. RREG32(reg_offset);
  501. return 0;
  502. }
  503. return -EINVAL;
  504. }
  505. static void vi_print_gpu_status_regs(struct amdgpu_device *adev)
  506. {
  507. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  508. RREG32(mmGRBM_STATUS));
  509. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  510. RREG32(mmGRBM_STATUS2));
  511. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  512. RREG32(mmGRBM_STATUS_SE0));
  513. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  514. RREG32(mmGRBM_STATUS_SE1));
  515. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  516. RREG32(mmGRBM_STATUS_SE2));
  517. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  518. RREG32(mmGRBM_STATUS_SE3));
  519. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  520. RREG32(mmSRBM_STATUS));
  521. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  522. RREG32(mmSRBM_STATUS2));
  523. dev_info(adev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  524. RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  525. if (adev->sdma.num_instances > 1) {
  526. dev_info(adev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  527. RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  528. }
  529. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  530. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  531. RREG32(mmCP_STALLED_STAT1));
  532. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  533. RREG32(mmCP_STALLED_STAT2));
  534. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  535. RREG32(mmCP_STALLED_STAT3));
  536. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  537. RREG32(mmCP_CPF_BUSY_STAT));
  538. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  539. RREG32(mmCP_CPF_STALLED_STAT1));
  540. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  541. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  542. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  543. RREG32(mmCP_CPC_STALLED_STAT1));
  544. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  545. }
  546. /**
  547. * vi_gpu_check_soft_reset - check which blocks are busy
  548. *
  549. * @adev: amdgpu_device pointer
  550. *
  551. * Check which blocks are busy and return the relevant reset
  552. * mask to be used by vi_gpu_soft_reset().
  553. * Returns a mask of the blocks to be reset.
  554. */
  555. u32 vi_gpu_check_soft_reset(struct amdgpu_device *adev)
  556. {
  557. u32 reset_mask = 0;
  558. u32 tmp;
  559. /* GRBM_STATUS */
  560. tmp = RREG32(mmGRBM_STATUS);
  561. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  562. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  563. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  564. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  565. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  566. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  567. reset_mask |= AMDGPU_RESET_GFX;
  568. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK))
  569. reset_mask |= AMDGPU_RESET_CP;
  570. /* GRBM_STATUS2 */
  571. tmp = RREG32(mmGRBM_STATUS2);
  572. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  573. reset_mask |= AMDGPU_RESET_RLC;
  574. if (tmp & (GRBM_STATUS2__CPF_BUSY_MASK |
  575. GRBM_STATUS2__CPC_BUSY_MASK |
  576. GRBM_STATUS2__CPG_BUSY_MASK))
  577. reset_mask |= AMDGPU_RESET_CP;
  578. /* SRBM_STATUS2 */
  579. tmp = RREG32(mmSRBM_STATUS2);
  580. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK)
  581. reset_mask |= AMDGPU_RESET_DMA;
  582. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)
  583. reset_mask |= AMDGPU_RESET_DMA1;
  584. /* SRBM_STATUS */
  585. tmp = RREG32(mmSRBM_STATUS);
  586. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  587. reset_mask |= AMDGPU_RESET_IH;
  588. if (tmp & SRBM_STATUS__SEM_BUSY_MASK)
  589. reset_mask |= AMDGPU_RESET_SEM;
  590. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  591. reset_mask |= AMDGPU_RESET_GRBM;
  592. if (adev->asic_type != CHIP_TOPAZ) {
  593. if (tmp & (SRBM_STATUS__UVD_RQ_PENDING_MASK |
  594. SRBM_STATUS__UVD_BUSY_MASK))
  595. reset_mask |= AMDGPU_RESET_UVD;
  596. }
  597. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  598. reset_mask |= AMDGPU_RESET_VMC;
  599. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  600. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK))
  601. reset_mask |= AMDGPU_RESET_MC;
  602. /* SDMA0_STATUS_REG */
  603. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  604. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  605. reset_mask |= AMDGPU_RESET_DMA;
  606. /* SDMA1_STATUS_REG */
  607. if (adev->sdma.num_instances > 1) {
  608. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  609. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  610. reset_mask |= AMDGPU_RESET_DMA1;
  611. }
  612. #if 0
  613. /* VCE_STATUS */
  614. if (adev->asic_type != CHIP_TOPAZ) {
  615. tmp = RREG32(mmVCE_STATUS);
  616. if (tmp & VCE_STATUS__VCPU_REPORT_RB0_BUSY_MASK)
  617. reset_mask |= AMDGPU_RESET_VCE;
  618. if (tmp & VCE_STATUS__VCPU_REPORT_RB1_BUSY_MASK)
  619. reset_mask |= AMDGPU_RESET_VCE1;
  620. }
  621. if (adev->asic_type != CHIP_TOPAZ) {
  622. if (amdgpu_display_is_display_hung(adev))
  623. reset_mask |= AMDGPU_RESET_DISPLAY;
  624. }
  625. #endif
  626. /* Skip MC reset as it's mostly likely not hung, just busy */
  627. if (reset_mask & AMDGPU_RESET_MC) {
  628. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  629. reset_mask &= ~AMDGPU_RESET_MC;
  630. }
  631. return reset_mask;
  632. }
  633. /**
  634. * vi_gpu_soft_reset - soft reset GPU
  635. *
  636. * @adev: amdgpu_device pointer
  637. * @reset_mask: mask of which blocks to reset
  638. *
  639. * Soft reset the blocks specified in @reset_mask.
  640. */
  641. static void vi_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)
  642. {
  643. struct amdgpu_mode_mc_save save;
  644. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  645. u32 tmp;
  646. if (reset_mask == 0)
  647. return;
  648. dev_info(adev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  649. vi_print_gpu_status_regs(adev);
  650. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  651. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  652. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  653. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  654. /* disable CG/PG */
  655. /* stop the rlc */
  656. //XXX
  657. //gfx_v8_0_rlc_stop(adev);
  658. /* Disable GFX parsing/prefetching */
  659. tmp = RREG32(mmCP_ME_CNTL);
  660. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  661. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  662. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  663. WREG32(mmCP_ME_CNTL, tmp);
  664. /* Disable MEC parsing/prefetching */
  665. tmp = RREG32(mmCP_MEC_CNTL);
  666. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  667. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  668. WREG32(mmCP_MEC_CNTL, tmp);
  669. if (reset_mask & AMDGPU_RESET_DMA) {
  670. /* sdma0 */
  671. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  672. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  673. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  674. }
  675. if (reset_mask & AMDGPU_RESET_DMA1) {
  676. /* sdma1 */
  677. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  678. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  679. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  680. }
  681. gmc_v8_0_mc_stop(adev, &save);
  682. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  683. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  684. }
  685. if (reset_mask & (AMDGPU_RESET_GFX | AMDGPU_RESET_COMPUTE | AMDGPU_RESET_CP)) {
  686. grbm_soft_reset =
  687. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  688. grbm_soft_reset =
  689. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  690. }
  691. if (reset_mask & AMDGPU_RESET_CP) {
  692. grbm_soft_reset =
  693. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  694. srbm_soft_reset =
  695. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  696. }
  697. if (reset_mask & AMDGPU_RESET_DMA)
  698. srbm_soft_reset =
  699. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA, 1);
  700. if (reset_mask & AMDGPU_RESET_DMA1)
  701. srbm_soft_reset =
  702. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1, 1);
  703. if (reset_mask & AMDGPU_RESET_DISPLAY)
  704. srbm_soft_reset =
  705. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_DC, 1);
  706. if (reset_mask & AMDGPU_RESET_RLC)
  707. grbm_soft_reset =
  708. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  709. if (reset_mask & AMDGPU_RESET_SEM)
  710. srbm_soft_reset =
  711. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  712. if (reset_mask & AMDGPU_RESET_IH)
  713. srbm_soft_reset =
  714. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_IH, 1);
  715. if (reset_mask & AMDGPU_RESET_GRBM)
  716. srbm_soft_reset =
  717. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  718. if (reset_mask & AMDGPU_RESET_VMC)
  719. srbm_soft_reset =
  720. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  721. if (reset_mask & AMDGPU_RESET_UVD)
  722. srbm_soft_reset =
  723. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  724. if (reset_mask & AMDGPU_RESET_VCE)
  725. srbm_soft_reset =
  726. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
  727. if (reset_mask & AMDGPU_RESET_VCE)
  728. srbm_soft_reset =
  729. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
  730. if (!(adev->flags & AMD_IS_APU)) {
  731. if (reset_mask & AMDGPU_RESET_MC)
  732. srbm_soft_reset =
  733. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  734. }
  735. if (grbm_soft_reset) {
  736. tmp = RREG32(mmGRBM_SOFT_RESET);
  737. tmp |= grbm_soft_reset;
  738. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  739. WREG32(mmGRBM_SOFT_RESET, tmp);
  740. tmp = RREG32(mmGRBM_SOFT_RESET);
  741. udelay(50);
  742. tmp &= ~grbm_soft_reset;
  743. WREG32(mmGRBM_SOFT_RESET, tmp);
  744. tmp = RREG32(mmGRBM_SOFT_RESET);
  745. }
  746. if (srbm_soft_reset) {
  747. tmp = RREG32(mmSRBM_SOFT_RESET);
  748. tmp |= srbm_soft_reset;
  749. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  750. WREG32(mmSRBM_SOFT_RESET, tmp);
  751. tmp = RREG32(mmSRBM_SOFT_RESET);
  752. udelay(50);
  753. tmp &= ~srbm_soft_reset;
  754. WREG32(mmSRBM_SOFT_RESET, tmp);
  755. tmp = RREG32(mmSRBM_SOFT_RESET);
  756. }
  757. /* Wait a little for things to settle down */
  758. udelay(50);
  759. gmc_v8_0_mc_resume(adev, &save);
  760. udelay(50);
  761. vi_print_gpu_status_regs(adev);
  762. }
  763. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  764. {
  765. struct amdgpu_mode_mc_save save;
  766. u32 tmp, i;
  767. dev_info(adev->dev, "GPU pci config reset\n");
  768. /* disable dpm? */
  769. /* disable cg/pg */
  770. /* Disable GFX parsing/prefetching */
  771. tmp = RREG32(mmCP_ME_CNTL);
  772. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  773. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  774. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  775. WREG32(mmCP_ME_CNTL, tmp);
  776. /* Disable MEC parsing/prefetching */
  777. tmp = RREG32(mmCP_MEC_CNTL);
  778. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  779. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  780. WREG32(mmCP_MEC_CNTL, tmp);
  781. /* Disable GFX parsing/prefetching */
  782. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK |
  783. CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  784. /* Disable MEC parsing/prefetching */
  785. WREG32(mmCP_MEC_CNTL,
  786. CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  787. /* sdma0 */
  788. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  789. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  790. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  791. /* sdma1 */
  792. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  793. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  794. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  795. /* XXX other engines? */
  796. /* halt the rlc, disable cp internal ints */
  797. //XXX
  798. //gfx_v8_0_rlc_stop(adev);
  799. udelay(50);
  800. /* disable mem access */
  801. gmc_v8_0_mc_stop(adev, &save);
  802. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  803. dev_warn(adev->dev, "Wait for MC idle timed out !\n");
  804. }
  805. /* disable BM */
  806. pci_clear_master(adev->pdev);
  807. /* reset */
  808. amdgpu_pci_config_reset(adev);
  809. udelay(100);
  810. /* wait for asic to come out of reset */
  811. for (i = 0; i < adev->usec_timeout; i++) {
  812. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  813. break;
  814. udelay(1);
  815. }
  816. }
  817. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  818. {
  819. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  820. if (hung)
  821. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  822. else
  823. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  824. WREG32(mmBIOS_SCRATCH_3, tmp);
  825. }
  826. /**
  827. * vi_asic_reset - soft reset GPU
  828. *
  829. * @adev: amdgpu_device pointer
  830. *
  831. * Look up which blocks are hung and attempt
  832. * to reset them.
  833. * Returns 0 for success.
  834. */
  835. static int vi_asic_reset(struct amdgpu_device *adev)
  836. {
  837. u32 reset_mask;
  838. reset_mask = vi_gpu_check_soft_reset(adev);
  839. if (reset_mask)
  840. vi_set_bios_scratch_engine_hung(adev, true);
  841. /* try soft reset */
  842. vi_gpu_soft_reset(adev, reset_mask);
  843. reset_mask = vi_gpu_check_soft_reset(adev);
  844. /* try pci config reset */
  845. if (reset_mask && amdgpu_hard_reset)
  846. vi_gpu_pci_config_reset(adev);
  847. reset_mask = vi_gpu_check_soft_reset(adev);
  848. if (!reset_mask)
  849. vi_set_bios_scratch_engine_hung(adev, false);
  850. return 0;
  851. }
  852. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  853. u32 cntl_reg, u32 status_reg)
  854. {
  855. int r, i;
  856. struct atom_clock_dividers dividers;
  857. uint32_t tmp;
  858. r = amdgpu_atombios_get_clock_dividers(adev,
  859. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  860. clock, false, &dividers);
  861. if (r)
  862. return r;
  863. tmp = RREG32_SMC(cntl_reg);
  864. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  865. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  866. tmp |= dividers.post_divider;
  867. WREG32_SMC(cntl_reg, tmp);
  868. for (i = 0; i < 100; i++) {
  869. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  870. break;
  871. mdelay(10);
  872. }
  873. if (i == 100)
  874. return -ETIMEDOUT;
  875. return 0;
  876. }
  877. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  878. {
  879. int r;
  880. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  881. if (r)
  882. return r;
  883. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  884. return 0;
  885. }
  886. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  887. {
  888. /* todo */
  889. return 0;
  890. }
  891. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  892. {
  893. u32 mask;
  894. int ret;
  895. if (pci_is_root_bus(adev->pdev->bus))
  896. return;
  897. if (amdgpu_pcie_gen2 == 0)
  898. return;
  899. if (adev->flags & AMD_IS_APU)
  900. return;
  901. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  902. if (ret != 0)
  903. return;
  904. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  905. return;
  906. /* todo */
  907. }
  908. static void vi_program_aspm(struct amdgpu_device *adev)
  909. {
  910. if (amdgpu_aspm == 0)
  911. return;
  912. /* todo */
  913. }
  914. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  915. bool enable)
  916. {
  917. u32 tmp;
  918. /* not necessary on CZ */
  919. if (adev->flags & AMD_IS_APU)
  920. return;
  921. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  922. if (enable)
  923. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  924. else
  925. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  926. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  927. }
  928. /* topaz has no DCE, UVD, VCE */
  929. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  930. {
  931. /* ORDER MATTERS! */
  932. {
  933. .type = AMD_IP_BLOCK_TYPE_COMMON,
  934. .major = 2,
  935. .minor = 0,
  936. .rev = 0,
  937. .funcs = &vi_common_ip_funcs,
  938. },
  939. {
  940. .type = AMD_IP_BLOCK_TYPE_GMC,
  941. .major = 8,
  942. .minor = 0,
  943. .rev = 0,
  944. .funcs = &gmc_v8_0_ip_funcs,
  945. },
  946. {
  947. .type = AMD_IP_BLOCK_TYPE_IH,
  948. .major = 2,
  949. .minor = 4,
  950. .rev = 0,
  951. .funcs = &iceland_ih_ip_funcs,
  952. },
  953. {
  954. .type = AMD_IP_BLOCK_TYPE_SMC,
  955. .major = 7,
  956. .minor = 1,
  957. .rev = 0,
  958. .funcs = &iceland_dpm_ip_funcs,
  959. },
  960. {
  961. .type = AMD_IP_BLOCK_TYPE_GFX,
  962. .major = 8,
  963. .minor = 0,
  964. .rev = 0,
  965. .funcs = &gfx_v8_0_ip_funcs,
  966. },
  967. {
  968. .type = AMD_IP_BLOCK_TYPE_SDMA,
  969. .major = 2,
  970. .minor = 4,
  971. .rev = 0,
  972. .funcs = &sdma_v2_4_ip_funcs,
  973. },
  974. };
  975. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  976. {
  977. /* ORDER MATTERS! */
  978. {
  979. .type = AMD_IP_BLOCK_TYPE_COMMON,
  980. .major = 2,
  981. .minor = 0,
  982. .rev = 0,
  983. .funcs = &vi_common_ip_funcs,
  984. },
  985. {
  986. .type = AMD_IP_BLOCK_TYPE_GMC,
  987. .major = 8,
  988. .minor = 0,
  989. .rev = 0,
  990. .funcs = &gmc_v8_0_ip_funcs,
  991. },
  992. {
  993. .type = AMD_IP_BLOCK_TYPE_IH,
  994. .major = 3,
  995. .minor = 0,
  996. .rev = 0,
  997. .funcs = &tonga_ih_ip_funcs,
  998. },
  999. {
  1000. .type = AMD_IP_BLOCK_TYPE_SMC,
  1001. .major = 7,
  1002. .minor = 1,
  1003. .rev = 0,
  1004. .funcs = &tonga_dpm_ip_funcs,
  1005. },
  1006. {
  1007. .type = AMD_IP_BLOCK_TYPE_DCE,
  1008. .major = 10,
  1009. .minor = 0,
  1010. .rev = 0,
  1011. .funcs = &dce_v10_0_ip_funcs,
  1012. },
  1013. {
  1014. .type = AMD_IP_BLOCK_TYPE_GFX,
  1015. .major = 8,
  1016. .minor = 0,
  1017. .rev = 0,
  1018. .funcs = &gfx_v8_0_ip_funcs,
  1019. },
  1020. {
  1021. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1022. .major = 3,
  1023. .minor = 0,
  1024. .rev = 0,
  1025. .funcs = &sdma_v3_0_ip_funcs,
  1026. },
  1027. {
  1028. .type = AMD_IP_BLOCK_TYPE_UVD,
  1029. .major = 5,
  1030. .minor = 0,
  1031. .rev = 0,
  1032. .funcs = &uvd_v5_0_ip_funcs,
  1033. },
  1034. {
  1035. .type = AMD_IP_BLOCK_TYPE_VCE,
  1036. .major = 3,
  1037. .minor = 0,
  1038. .rev = 0,
  1039. .funcs = &vce_v3_0_ip_funcs,
  1040. },
  1041. };
  1042. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  1043. {
  1044. /* ORDER MATTERS! */
  1045. {
  1046. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1047. .major = 2,
  1048. .minor = 0,
  1049. .rev = 0,
  1050. .funcs = &vi_common_ip_funcs,
  1051. },
  1052. {
  1053. .type = AMD_IP_BLOCK_TYPE_GMC,
  1054. .major = 8,
  1055. .minor = 5,
  1056. .rev = 0,
  1057. .funcs = &gmc_v8_0_ip_funcs,
  1058. },
  1059. {
  1060. .type = AMD_IP_BLOCK_TYPE_IH,
  1061. .major = 3,
  1062. .minor = 0,
  1063. .rev = 0,
  1064. .funcs = &tonga_ih_ip_funcs,
  1065. },
  1066. {
  1067. .type = AMD_IP_BLOCK_TYPE_SMC,
  1068. .major = 7,
  1069. .minor = 1,
  1070. .rev = 0,
  1071. .funcs = &fiji_dpm_ip_funcs,
  1072. },
  1073. {
  1074. .type = AMD_IP_BLOCK_TYPE_DCE,
  1075. .major = 10,
  1076. .minor = 1,
  1077. .rev = 0,
  1078. .funcs = &dce_v10_0_ip_funcs,
  1079. },
  1080. {
  1081. .type = AMD_IP_BLOCK_TYPE_GFX,
  1082. .major = 8,
  1083. .minor = 0,
  1084. .rev = 0,
  1085. .funcs = &gfx_v8_0_ip_funcs,
  1086. },
  1087. {
  1088. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1089. .major = 3,
  1090. .minor = 0,
  1091. .rev = 0,
  1092. .funcs = &sdma_v3_0_ip_funcs,
  1093. },
  1094. {
  1095. .type = AMD_IP_BLOCK_TYPE_UVD,
  1096. .major = 6,
  1097. .minor = 0,
  1098. .rev = 0,
  1099. .funcs = &uvd_v6_0_ip_funcs,
  1100. },
  1101. {
  1102. .type = AMD_IP_BLOCK_TYPE_VCE,
  1103. .major = 3,
  1104. .minor = 0,
  1105. .rev = 0,
  1106. .funcs = &vce_v3_0_ip_funcs,
  1107. },
  1108. };
  1109. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  1110. {
  1111. /* ORDER MATTERS! */
  1112. {
  1113. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1114. .major = 2,
  1115. .minor = 0,
  1116. .rev = 0,
  1117. .funcs = &vi_common_ip_funcs,
  1118. },
  1119. {
  1120. .type = AMD_IP_BLOCK_TYPE_GMC,
  1121. .major = 8,
  1122. .minor = 0,
  1123. .rev = 0,
  1124. .funcs = &gmc_v8_0_ip_funcs,
  1125. },
  1126. {
  1127. .type = AMD_IP_BLOCK_TYPE_IH,
  1128. .major = 3,
  1129. .minor = 0,
  1130. .rev = 0,
  1131. .funcs = &cz_ih_ip_funcs,
  1132. },
  1133. {
  1134. .type = AMD_IP_BLOCK_TYPE_SMC,
  1135. .major = 8,
  1136. .minor = 0,
  1137. .rev = 0,
  1138. .funcs = &cz_dpm_ip_funcs,
  1139. },
  1140. {
  1141. .type = AMD_IP_BLOCK_TYPE_DCE,
  1142. .major = 11,
  1143. .minor = 0,
  1144. .rev = 0,
  1145. .funcs = &dce_v11_0_ip_funcs,
  1146. },
  1147. {
  1148. .type = AMD_IP_BLOCK_TYPE_GFX,
  1149. .major = 8,
  1150. .minor = 0,
  1151. .rev = 0,
  1152. .funcs = &gfx_v8_0_ip_funcs,
  1153. },
  1154. {
  1155. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1156. .major = 3,
  1157. .minor = 0,
  1158. .rev = 0,
  1159. .funcs = &sdma_v3_0_ip_funcs,
  1160. },
  1161. {
  1162. .type = AMD_IP_BLOCK_TYPE_UVD,
  1163. .major = 6,
  1164. .minor = 0,
  1165. .rev = 0,
  1166. .funcs = &uvd_v6_0_ip_funcs,
  1167. },
  1168. {
  1169. .type = AMD_IP_BLOCK_TYPE_VCE,
  1170. .major = 3,
  1171. .minor = 0,
  1172. .rev = 0,
  1173. .funcs = &vce_v3_0_ip_funcs,
  1174. },
  1175. };
  1176. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1177. {
  1178. switch (adev->asic_type) {
  1179. case CHIP_TOPAZ:
  1180. adev->ip_blocks = topaz_ip_blocks;
  1181. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1182. break;
  1183. case CHIP_FIJI:
  1184. adev->ip_blocks = fiji_ip_blocks;
  1185. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  1186. break;
  1187. case CHIP_TONGA:
  1188. adev->ip_blocks = tonga_ip_blocks;
  1189. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1190. break;
  1191. case CHIP_CARRIZO:
  1192. case CHIP_STONEY:
  1193. adev->ip_blocks = cz_ip_blocks;
  1194. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1195. break;
  1196. default:
  1197. /* FIXME: not supported yet */
  1198. return -EINVAL;
  1199. }
  1200. return 0;
  1201. }
  1202. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1203. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1204. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1205. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1206. {
  1207. if (adev->flags & AMD_IS_APU)
  1208. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1209. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1210. else
  1211. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1212. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1213. }
  1214. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1215. {
  1216. .read_disabled_bios = &vi_read_disabled_bios,
  1217. .read_bios_from_rom = &vi_read_bios_from_rom,
  1218. .read_register = &vi_read_register,
  1219. .reset = &vi_asic_reset,
  1220. .set_vga_state = &vi_vga_set_state,
  1221. .get_xclk = &vi_get_xclk,
  1222. .set_uvd_clocks = &vi_set_uvd_clocks,
  1223. .set_vce_clocks = &vi_set_vce_clocks,
  1224. .get_cu_info = &gfx_v8_0_get_cu_info,
  1225. /* these should be moved to their own ip modules */
  1226. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1227. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1228. };
  1229. static int vi_common_early_init(void *handle)
  1230. {
  1231. bool smc_enabled = false;
  1232. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1233. if (adev->flags & AMD_IS_APU) {
  1234. adev->smc_rreg = &cz_smc_rreg;
  1235. adev->smc_wreg = &cz_smc_wreg;
  1236. } else {
  1237. adev->smc_rreg = &vi_smc_rreg;
  1238. adev->smc_wreg = &vi_smc_wreg;
  1239. }
  1240. adev->pcie_rreg = &vi_pcie_rreg;
  1241. adev->pcie_wreg = &vi_pcie_wreg;
  1242. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1243. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1244. adev->didt_rreg = &vi_didt_rreg;
  1245. adev->didt_wreg = &vi_didt_wreg;
  1246. adev->asic_funcs = &vi_asic_funcs;
  1247. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1248. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1249. smc_enabled = true;
  1250. adev->rev_id = vi_get_rev_id(adev);
  1251. adev->external_rev_id = 0xFF;
  1252. switch (adev->asic_type) {
  1253. case CHIP_TOPAZ:
  1254. adev->has_uvd = false;
  1255. adev->cg_flags = 0;
  1256. adev->pg_flags = 0;
  1257. adev->external_rev_id = 0x1;
  1258. break;
  1259. case CHIP_FIJI:
  1260. adev->has_uvd = true;
  1261. adev->cg_flags = 0;
  1262. adev->pg_flags = 0;
  1263. adev->external_rev_id = adev->rev_id + 0x3c;
  1264. break;
  1265. case CHIP_TONGA:
  1266. adev->has_uvd = true;
  1267. adev->cg_flags = 0;
  1268. adev->pg_flags = 0;
  1269. adev->external_rev_id = adev->rev_id + 0x14;
  1270. break;
  1271. case CHIP_CARRIZO:
  1272. case CHIP_STONEY:
  1273. adev->has_uvd = true;
  1274. adev->cg_flags = 0;
  1275. /* Disable UVD pg */
  1276. adev->pg_flags = /* AMDGPU_PG_SUPPORT_UVD | */AMDGPU_PG_SUPPORT_VCE;
  1277. adev->external_rev_id = adev->rev_id + 0x1;
  1278. break;
  1279. default:
  1280. /* FIXME: not supported yet */
  1281. return -EINVAL;
  1282. }
  1283. if (amdgpu_smc_load_fw && smc_enabled)
  1284. adev->firmware.smu_load = true;
  1285. return 0;
  1286. }
  1287. static int vi_common_sw_init(void *handle)
  1288. {
  1289. return 0;
  1290. }
  1291. static int vi_common_sw_fini(void *handle)
  1292. {
  1293. return 0;
  1294. }
  1295. static int vi_common_hw_init(void *handle)
  1296. {
  1297. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1298. /* move the golden regs per IP block */
  1299. vi_init_golden_registers(adev);
  1300. /* enable pcie gen2/3 link */
  1301. vi_pcie_gen3_enable(adev);
  1302. /* enable aspm */
  1303. vi_program_aspm(adev);
  1304. /* enable the doorbell aperture */
  1305. vi_enable_doorbell_aperture(adev, true);
  1306. return 0;
  1307. }
  1308. static int vi_common_hw_fini(void *handle)
  1309. {
  1310. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1311. /* enable the doorbell aperture */
  1312. vi_enable_doorbell_aperture(adev, false);
  1313. return 0;
  1314. }
  1315. static int vi_common_suspend(void *handle)
  1316. {
  1317. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1318. return vi_common_hw_fini(adev);
  1319. }
  1320. static int vi_common_resume(void *handle)
  1321. {
  1322. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1323. return vi_common_hw_init(adev);
  1324. }
  1325. static bool vi_common_is_idle(void *handle)
  1326. {
  1327. return true;
  1328. }
  1329. static int vi_common_wait_for_idle(void *handle)
  1330. {
  1331. return 0;
  1332. }
  1333. static void vi_common_print_status(void *handle)
  1334. {
  1335. return;
  1336. }
  1337. static int vi_common_soft_reset(void *handle)
  1338. {
  1339. return 0;
  1340. }
  1341. static int vi_common_set_clockgating_state(void *handle,
  1342. enum amd_clockgating_state state)
  1343. {
  1344. return 0;
  1345. }
  1346. static int vi_common_set_powergating_state(void *handle,
  1347. enum amd_powergating_state state)
  1348. {
  1349. return 0;
  1350. }
  1351. const struct amd_ip_funcs vi_common_ip_funcs = {
  1352. .early_init = vi_common_early_init,
  1353. .late_init = NULL,
  1354. .sw_init = vi_common_sw_init,
  1355. .sw_fini = vi_common_sw_fini,
  1356. .hw_init = vi_common_hw_init,
  1357. .hw_fini = vi_common_hw_fini,
  1358. .suspend = vi_common_suspend,
  1359. .resume = vi_common_resume,
  1360. .is_idle = vi_common_is_idle,
  1361. .wait_for_idle = vi_common_wait_for_idle,
  1362. .soft_reset = vi_common_soft_reset,
  1363. .print_status = vi_common_print_status,
  1364. .set_clockgating_state = vi_common_set_clockgating_state,
  1365. .set_powergating_state = vi_common_set_powergating_state,
  1366. };