dce_v8_0.c 113 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "cikd.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "gca/gfx_7_2_enum.h"
  37. #include "gmc/gmc_7_1_d.h"
  38. #include "gmc/gmc_7_1_sh_mask.h"
  39. #include "oss/oss_2_0_d.h"
  40. #include "oss/oss_2_0_sh_mask.h"
  41. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[6] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET
  51. };
  52. static const uint32_t dig_offsets[] = {
  53. CRTC0_REGISTER_OFFSET,
  54. CRTC1_REGISTER_OFFSET,
  55. CRTC2_REGISTER_OFFSET,
  56. CRTC3_REGISTER_OFFSET,
  57. CRTC4_REGISTER_OFFSET,
  58. CRTC5_REGISTER_OFFSET,
  59. (0x13830 - 0x7030) >> 2,
  60. };
  61. static const struct {
  62. uint32_t reg;
  63. uint32_t vblank;
  64. uint32_t vline;
  65. uint32_t hpd;
  66. } interrupt_status_offsets[6] = { {
  67. .reg = mmDISP_INTERRUPT_STATUS,
  68. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  69. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  70. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  71. }, {
  72. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  73. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  74. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  75. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  76. }, {
  77. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  78. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  96. } };
  97. static const uint32_t hpd_int_control_offsets[6] = {
  98. mmDC_HPD1_INT_CONTROL,
  99. mmDC_HPD2_INT_CONTROL,
  100. mmDC_HPD3_INT_CONTROL,
  101. mmDC_HPD4_INT_CONTROL,
  102. mmDC_HPD5_INT_CONTROL,
  103. mmDC_HPD6_INT_CONTROL,
  104. };
  105. static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
  106. u32 block_offset, u32 reg)
  107. {
  108. unsigned long flags;
  109. u32 r;
  110. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  111. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  112. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  113. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  114. return r;
  115. }
  116. static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
  117. u32 block_offset, u32 reg, u32 v)
  118. {
  119. unsigned long flags;
  120. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  121. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  122. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  123. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  124. }
  125. static bool dce_v8_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  126. {
  127. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  128. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  129. return true;
  130. else
  131. return false;
  132. }
  133. static bool dce_v8_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  134. {
  135. u32 pos1, pos2;
  136. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  137. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  138. if (pos1 != pos2)
  139. return true;
  140. else
  141. return false;
  142. }
  143. /**
  144. * dce_v8_0_vblank_wait - vblank wait asic callback.
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @crtc: crtc to wait for vblank on
  148. *
  149. * Wait for vblank on the requested crtc (evergreen+).
  150. */
  151. static void dce_v8_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  152. {
  153. unsigned i = 0;
  154. if (crtc >= adev->mode_info.num_crtc)
  155. return;
  156. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  157. return;
  158. /* depending on when we hit vblank, we may be close to active; if so,
  159. * wait for another frame.
  160. */
  161. while (dce_v8_0_is_in_vblank(adev, crtc)) {
  162. if (i++ % 100 == 0) {
  163. if (!dce_v8_0_is_counter_moving(adev, crtc))
  164. break;
  165. }
  166. }
  167. while (!dce_v8_0_is_in_vblank(adev, crtc)) {
  168. if (i++ % 100 == 0) {
  169. if (!dce_v8_0_is_counter_moving(adev, crtc))
  170. break;
  171. }
  172. }
  173. }
  174. static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (crtc >= adev->mode_info.num_crtc)
  177. return 0;
  178. else
  179. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  180. }
  181. static void dce_v8_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  182. {
  183. unsigned i;
  184. /* Enable pflip interrupts */
  185. for (i = 0; i < adev->mode_info.num_crtc; i++)
  186. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  187. }
  188. static void dce_v8_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  189. {
  190. unsigned i;
  191. /* Disable pflip interrupts */
  192. for (i = 0; i < adev->mode_info.num_crtc; i++)
  193. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  194. }
  195. /**
  196. * dce_v8_0_page_flip - pageflip callback.
  197. *
  198. * @adev: amdgpu_device pointer
  199. * @crtc_id: crtc to cleanup pageflip on
  200. * @crtc_base: new address of the crtc (GPU MC address)
  201. *
  202. * Triggers the actual pageflip by updating the primary
  203. * surface base address.
  204. */
  205. static void dce_v8_0_page_flip(struct amdgpu_device *adev,
  206. int crtc_id, u64 crtc_base)
  207. {
  208. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  209. /* update the primary scanout addresses */
  210. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  211. upper_32_bits(crtc_base));
  212. /* writing to the low address triggers the update */
  213. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  214. lower_32_bits(crtc_base));
  215. /* post the write */
  216. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  217. }
  218. static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  219. u32 *vbl, u32 *position)
  220. {
  221. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  222. return -EINVAL;
  223. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  224. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  225. return 0;
  226. }
  227. /**
  228. * dce_v8_0_hpd_sense - hpd sense callback.
  229. *
  230. * @adev: amdgpu_device pointer
  231. * @hpd: hpd (hotplug detect) pin
  232. *
  233. * Checks if a digital monitor is connected (evergreen+).
  234. * Returns true if connected, false if not connected.
  235. */
  236. static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
  237. enum amdgpu_hpd_id hpd)
  238. {
  239. bool connected = false;
  240. switch (hpd) {
  241. case AMDGPU_HPD_1:
  242. if (RREG32(mmDC_HPD1_INT_STATUS) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  243. connected = true;
  244. break;
  245. case AMDGPU_HPD_2:
  246. if (RREG32(mmDC_HPD2_INT_STATUS) & DC_HPD2_INT_STATUS__DC_HPD2_SENSE_MASK)
  247. connected = true;
  248. break;
  249. case AMDGPU_HPD_3:
  250. if (RREG32(mmDC_HPD3_INT_STATUS) & DC_HPD3_INT_STATUS__DC_HPD3_SENSE_MASK)
  251. connected = true;
  252. break;
  253. case AMDGPU_HPD_4:
  254. if (RREG32(mmDC_HPD4_INT_STATUS) & DC_HPD4_INT_STATUS__DC_HPD4_SENSE_MASK)
  255. connected = true;
  256. break;
  257. case AMDGPU_HPD_5:
  258. if (RREG32(mmDC_HPD5_INT_STATUS) & DC_HPD5_INT_STATUS__DC_HPD5_SENSE_MASK)
  259. connected = true;
  260. break;
  261. case AMDGPU_HPD_6:
  262. if (RREG32(mmDC_HPD6_INT_STATUS) & DC_HPD6_INT_STATUS__DC_HPD6_SENSE_MASK)
  263. connected = true;
  264. break;
  265. default:
  266. break;
  267. }
  268. return connected;
  269. }
  270. /**
  271. * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
  272. *
  273. * @adev: amdgpu_device pointer
  274. * @hpd: hpd (hotplug detect) pin
  275. *
  276. * Set the polarity of the hpd pin (evergreen+).
  277. */
  278. static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
  279. enum amdgpu_hpd_id hpd)
  280. {
  281. u32 tmp;
  282. bool connected = dce_v8_0_hpd_sense(adev, hpd);
  283. switch (hpd) {
  284. case AMDGPU_HPD_1:
  285. tmp = RREG32(mmDC_HPD1_INT_CONTROL);
  286. if (connected)
  287. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  288. else
  289. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  290. WREG32(mmDC_HPD1_INT_CONTROL, tmp);
  291. break;
  292. case AMDGPU_HPD_2:
  293. tmp = RREG32(mmDC_HPD2_INT_CONTROL);
  294. if (connected)
  295. tmp &= ~DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  296. else
  297. tmp |= DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  298. WREG32(mmDC_HPD2_INT_CONTROL, tmp);
  299. break;
  300. case AMDGPU_HPD_3:
  301. tmp = RREG32(mmDC_HPD3_INT_CONTROL);
  302. if (connected)
  303. tmp &= ~DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  304. else
  305. tmp |= DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  306. WREG32(mmDC_HPD3_INT_CONTROL, tmp);
  307. break;
  308. case AMDGPU_HPD_4:
  309. tmp = RREG32(mmDC_HPD4_INT_CONTROL);
  310. if (connected)
  311. tmp &= ~DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  312. else
  313. tmp |= DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  314. WREG32(mmDC_HPD4_INT_CONTROL, tmp);
  315. break;
  316. case AMDGPU_HPD_5:
  317. tmp = RREG32(mmDC_HPD5_INT_CONTROL);
  318. if (connected)
  319. tmp &= ~DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  320. else
  321. tmp |= DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  322. WREG32(mmDC_HPD5_INT_CONTROL, tmp);
  323. break;
  324. case AMDGPU_HPD_6:
  325. tmp = RREG32(mmDC_HPD6_INT_CONTROL);
  326. if (connected)
  327. tmp &= ~DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  328. else
  329. tmp |= DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  330. WREG32(mmDC_HPD6_INT_CONTROL, tmp);
  331. break;
  332. default:
  333. break;
  334. }
  335. }
  336. /**
  337. * dce_v8_0_hpd_init - hpd setup callback.
  338. *
  339. * @adev: amdgpu_device pointer
  340. *
  341. * Setup the hpd pins used by the card (evergreen+).
  342. * Enable the pin, set the polarity, and enable the hpd interrupts.
  343. */
  344. static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
  345. {
  346. struct drm_device *dev = adev->ddev;
  347. struct drm_connector *connector;
  348. u32 tmp = (0x9c4 << DC_HPD1_CONTROL__DC_HPD1_CONNECTION_TIMER__SHIFT) |
  349. (0xfa << DC_HPD1_CONTROL__DC_HPD1_RX_INT_TIMER__SHIFT) |
  350. DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  351. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  352. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  353. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  354. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  355. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  356. * aux dp channel on imac and help (but not completely fix)
  357. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  358. * also avoid interrupt storms during dpms.
  359. */
  360. continue;
  361. }
  362. switch (amdgpu_connector->hpd.hpd) {
  363. case AMDGPU_HPD_1:
  364. WREG32(mmDC_HPD1_CONTROL, tmp);
  365. break;
  366. case AMDGPU_HPD_2:
  367. WREG32(mmDC_HPD2_CONTROL, tmp);
  368. break;
  369. case AMDGPU_HPD_3:
  370. WREG32(mmDC_HPD3_CONTROL, tmp);
  371. break;
  372. case AMDGPU_HPD_4:
  373. WREG32(mmDC_HPD4_CONTROL, tmp);
  374. break;
  375. case AMDGPU_HPD_5:
  376. WREG32(mmDC_HPD5_CONTROL, tmp);
  377. break;
  378. case AMDGPU_HPD_6:
  379. WREG32(mmDC_HPD6_CONTROL, tmp);
  380. break;
  381. default:
  382. break;
  383. }
  384. dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  385. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  386. }
  387. }
  388. /**
  389. * dce_v8_0_hpd_fini - hpd tear down callback.
  390. *
  391. * @adev: amdgpu_device pointer
  392. *
  393. * Tear down the hpd pins used by the card (evergreen+).
  394. * Disable the hpd interrupts.
  395. */
  396. static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
  397. {
  398. struct drm_device *dev = adev->ddev;
  399. struct drm_connector *connector;
  400. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  401. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  402. switch (amdgpu_connector->hpd.hpd) {
  403. case AMDGPU_HPD_1:
  404. WREG32(mmDC_HPD1_CONTROL, 0);
  405. break;
  406. case AMDGPU_HPD_2:
  407. WREG32(mmDC_HPD2_CONTROL, 0);
  408. break;
  409. case AMDGPU_HPD_3:
  410. WREG32(mmDC_HPD3_CONTROL, 0);
  411. break;
  412. case AMDGPU_HPD_4:
  413. WREG32(mmDC_HPD4_CONTROL, 0);
  414. break;
  415. case AMDGPU_HPD_5:
  416. WREG32(mmDC_HPD5_CONTROL, 0);
  417. break;
  418. case AMDGPU_HPD_6:
  419. WREG32(mmDC_HPD6_CONTROL, 0);
  420. break;
  421. default:
  422. break;
  423. }
  424. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  425. }
  426. }
  427. static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  428. {
  429. return mmDC_GPIO_HPD_A;
  430. }
  431. static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
  432. {
  433. u32 crtc_hung = 0;
  434. u32 crtc_status[6];
  435. u32 i, j, tmp;
  436. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  437. if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
  438. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  439. crtc_hung |= (1 << i);
  440. }
  441. }
  442. for (j = 0; j < 10; j++) {
  443. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  444. if (crtc_hung & (1 << i)) {
  445. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  446. if (tmp != crtc_status[i])
  447. crtc_hung &= ~(1 << i);
  448. }
  449. }
  450. if (crtc_hung == 0)
  451. return false;
  452. udelay(100);
  453. }
  454. return true;
  455. }
  456. static void dce_v8_0_stop_mc_access(struct amdgpu_device *adev,
  457. struct amdgpu_mode_mc_save *save)
  458. {
  459. u32 crtc_enabled, tmp;
  460. int i;
  461. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  462. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  463. /* disable VGA render */
  464. tmp = RREG32(mmVGA_RENDER_CONTROL);
  465. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  466. WREG32(mmVGA_RENDER_CONTROL, tmp);
  467. /* blank the display controllers */
  468. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  469. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  470. CRTC_CONTROL, CRTC_MASTER_EN);
  471. if (crtc_enabled) {
  472. #if 0
  473. u32 frame_count;
  474. int j;
  475. save->crtc_enabled[i] = true;
  476. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  477. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  478. amdgpu_display_vblank_wait(adev, i);
  479. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  480. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  481. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  482. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  483. }
  484. /* wait for the next frame */
  485. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  486. for (j = 0; j < adev->usec_timeout; j++) {
  487. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  488. break;
  489. udelay(1);
  490. }
  491. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  492. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  493. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  494. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  495. }
  496. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  497. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  498. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  499. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  500. }
  501. #else
  502. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  503. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  504. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  505. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  506. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  507. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  508. save->crtc_enabled[i] = false;
  509. /* ***** */
  510. #endif
  511. } else {
  512. save->crtc_enabled[i] = false;
  513. }
  514. }
  515. }
  516. static void dce_v8_0_resume_mc_access(struct amdgpu_device *adev,
  517. struct amdgpu_mode_mc_save *save)
  518. {
  519. u32 tmp, frame_count;
  520. int i, j;
  521. /* update crtc base addresses */
  522. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  523. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  524. upper_32_bits(adev->mc.vram_start));
  525. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  526. upper_32_bits(adev->mc.vram_start));
  527. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  528. (u32)adev->mc.vram_start);
  529. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  530. (u32)adev->mc.vram_start);
  531. if (save->crtc_enabled[i]) {
  532. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  533. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  534. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  535. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  536. }
  537. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  538. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  539. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  540. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  541. }
  542. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  543. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  544. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  545. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  546. }
  547. for (j = 0; j < adev->usec_timeout; j++) {
  548. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  549. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  550. break;
  551. udelay(1);
  552. }
  553. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  554. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  555. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  556. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  557. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  558. /* wait for the next frame */
  559. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  560. for (j = 0; j < adev->usec_timeout; j++) {
  561. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  562. break;
  563. udelay(1);
  564. }
  565. }
  566. }
  567. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  568. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  569. /* Unlock vga access */
  570. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  571. mdelay(1);
  572. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  573. }
  574. static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
  575. bool render)
  576. {
  577. u32 tmp;
  578. /* Lockout access through VGA aperture*/
  579. tmp = RREG32(mmVGA_HDP_CONTROL);
  580. if (render)
  581. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  582. else
  583. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  584. WREG32(mmVGA_HDP_CONTROL, tmp);
  585. /* disable VGA render */
  586. tmp = RREG32(mmVGA_RENDER_CONTROL);
  587. if (render)
  588. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  589. else
  590. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  591. WREG32(mmVGA_RENDER_CONTROL, tmp);
  592. }
  593. static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
  594. {
  595. struct drm_device *dev = encoder->dev;
  596. struct amdgpu_device *adev = dev->dev_private;
  597. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  598. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  599. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  600. int bpc = 0;
  601. u32 tmp = 0;
  602. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  603. if (connector) {
  604. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  605. bpc = amdgpu_connector_get_monitor_bpc(connector);
  606. dither = amdgpu_connector->dither;
  607. }
  608. /* LVDS/eDP FMT is set up by atom */
  609. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  610. return;
  611. /* not needed for analog */
  612. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  613. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  614. return;
  615. if (bpc == 0)
  616. return;
  617. switch (bpc) {
  618. case 6:
  619. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  620. /* XXX sort out optimal dither settings */
  621. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  622. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  623. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  624. (0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  625. else
  626. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  627. (0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  628. break;
  629. case 8:
  630. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  631. /* XXX sort out optimal dither settings */
  632. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  633. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  634. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  635. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  636. (1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  637. else
  638. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  639. (1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  640. break;
  641. case 10:
  642. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  643. /* XXX sort out optimal dither settings */
  644. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  645. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  646. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  647. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  648. (2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  649. else
  650. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  651. (2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  652. break;
  653. default:
  654. /* not needed */
  655. break;
  656. }
  657. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  658. }
  659. /* display watermark setup */
  660. /**
  661. * dce_v8_0_line_buffer_adjust - Set up the line buffer
  662. *
  663. * @adev: amdgpu_device pointer
  664. * @amdgpu_crtc: the selected display controller
  665. * @mode: the current display mode on the selected display
  666. * controller
  667. *
  668. * Setup up the line buffer allocation for
  669. * the selected display controller (CIK).
  670. * Returns the line buffer size in pixels.
  671. */
  672. static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
  673. struct amdgpu_crtc *amdgpu_crtc,
  674. struct drm_display_mode *mode)
  675. {
  676. u32 tmp, buffer_alloc, i;
  677. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  678. /*
  679. * Line Buffer Setup
  680. * There are 6 line buffers, one for each display controllers.
  681. * There are 3 partitions per LB. Select the number of partitions
  682. * to enable based on the display width. For display widths larger
  683. * than 4096, you need use to use 2 display controllers and combine
  684. * them using the stereo blender.
  685. */
  686. if (amdgpu_crtc->base.enabled && mode) {
  687. if (mode->crtc_hdisplay < 1920) {
  688. tmp = 1;
  689. buffer_alloc = 2;
  690. } else if (mode->crtc_hdisplay < 2560) {
  691. tmp = 2;
  692. buffer_alloc = 2;
  693. } else if (mode->crtc_hdisplay < 4096) {
  694. tmp = 0;
  695. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  696. } else {
  697. DRM_DEBUG_KMS("Mode too big for LB!\n");
  698. tmp = 0;
  699. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  700. }
  701. } else {
  702. tmp = 1;
  703. buffer_alloc = 0;
  704. }
  705. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
  706. (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
  707. (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
  708. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  709. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  710. for (i = 0; i < adev->usec_timeout; i++) {
  711. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  712. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  713. break;
  714. udelay(1);
  715. }
  716. if (amdgpu_crtc->base.enabled && mode) {
  717. switch (tmp) {
  718. case 0:
  719. default:
  720. return 4096 * 2;
  721. case 1:
  722. return 1920 * 2;
  723. case 2:
  724. return 2560 * 2;
  725. }
  726. }
  727. /* controller not enabled, so no lb used */
  728. return 0;
  729. }
  730. /**
  731. * cik_get_number_of_dram_channels - get the number of dram channels
  732. *
  733. * @adev: amdgpu_device pointer
  734. *
  735. * Look up the number of video ram channels (CIK).
  736. * Used for display watermark bandwidth calculations
  737. * Returns the number of dram channels
  738. */
  739. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  740. {
  741. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  742. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  743. case 0:
  744. default:
  745. return 1;
  746. case 1:
  747. return 2;
  748. case 2:
  749. return 4;
  750. case 3:
  751. return 8;
  752. case 4:
  753. return 3;
  754. case 5:
  755. return 6;
  756. case 6:
  757. return 10;
  758. case 7:
  759. return 12;
  760. case 8:
  761. return 16;
  762. }
  763. }
  764. struct dce8_wm_params {
  765. u32 dram_channels; /* number of dram channels */
  766. u32 yclk; /* bandwidth per dram data pin in kHz */
  767. u32 sclk; /* engine clock in kHz */
  768. u32 disp_clk; /* display clock in kHz */
  769. u32 src_width; /* viewport width */
  770. u32 active_time; /* active display time in ns */
  771. u32 blank_time; /* blank time in ns */
  772. bool interlaced; /* mode is interlaced */
  773. fixed20_12 vsc; /* vertical scale ratio */
  774. u32 num_heads; /* number of active crtcs */
  775. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  776. u32 lb_size; /* line buffer allocated to pipe */
  777. u32 vtaps; /* vertical scaler taps */
  778. };
  779. /**
  780. * dce_v8_0_dram_bandwidth - get the dram bandwidth
  781. *
  782. * @wm: watermark calculation data
  783. *
  784. * Calculate the raw dram bandwidth (CIK).
  785. * Used for display watermark bandwidth calculations
  786. * Returns the dram bandwidth in MBytes/s
  787. */
  788. static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
  789. {
  790. /* Calculate raw DRAM Bandwidth */
  791. fixed20_12 dram_efficiency; /* 0.7 */
  792. fixed20_12 yclk, dram_channels, bandwidth;
  793. fixed20_12 a;
  794. a.full = dfixed_const(1000);
  795. yclk.full = dfixed_const(wm->yclk);
  796. yclk.full = dfixed_div(yclk, a);
  797. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  798. a.full = dfixed_const(10);
  799. dram_efficiency.full = dfixed_const(7);
  800. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  801. bandwidth.full = dfixed_mul(dram_channels, yclk);
  802. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  803. return dfixed_trunc(bandwidth);
  804. }
  805. /**
  806. * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
  807. *
  808. * @wm: watermark calculation data
  809. *
  810. * Calculate the dram bandwidth used for display (CIK).
  811. * Used for display watermark bandwidth calculations
  812. * Returns the dram bandwidth for display in MBytes/s
  813. */
  814. static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  815. {
  816. /* Calculate DRAM Bandwidth and the part allocated to display. */
  817. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  818. fixed20_12 yclk, dram_channels, bandwidth;
  819. fixed20_12 a;
  820. a.full = dfixed_const(1000);
  821. yclk.full = dfixed_const(wm->yclk);
  822. yclk.full = dfixed_div(yclk, a);
  823. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  824. a.full = dfixed_const(10);
  825. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  826. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  827. bandwidth.full = dfixed_mul(dram_channels, yclk);
  828. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  829. return dfixed_trunc(bandwidth);
  830. }
  831. /**
  832. * dce_v8_0_data_return_bandwidth - get the data return bandwidth
  833. *
  834. * @wm: watermark calculation data
  835. *
  836. * Calculate the data return bandwidth used for display (CIK).
  837. * Used for display watermark bandwidth calculations
  838. * Returns the data return bandwidth in MBytes/s
  839. */
  840. static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
  841. {
  842. /* Calculate the display Data return Bandwidth */
  843. fixed20_12 return_efficiency; /* 0.8 */
  844. fixed20_12 sclk, bandwidth;
  845. fixed20_12 a;
  846. a.full = dfixed_const(1000);
  847. sclk.full = dfixed_const(wm->sclk);
  848. sclk.full = dfixed_div(sclk, a);
  849. a.full = dfixed_const(10);
  850. return_efficiency.full = dfixed_const(8);
  851. return_efficiency.full = dfixed_div(return_efficiency, a);
  852. a.full = dfixed_const(32);
  853. bandwidth.full = dfixed_mul(a, sclk);
  854. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  855. return dfixed_trunc(bandwidth);
  856. }
  857. /**
  858. * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
  859. *
  860. * @wm: watermark calculation data
  861. *
  862. * Calculate the dmif bandwidth used for display (CIK).
  863. * Used for display watermark bandwidth calculations
  864. * Returns the dmif bandwidth in MBytes/s
  865. */
  866. static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
  867. {
  868. /* Calculate the DMIF Request Bandwidth */
  869. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  870. fixed20_12 disp_clk, bandwidth;
  871. fixed20_12 a, b;
  872. a.full = dfixed_const(1000);
  873. disp_clk.full = dfixed_const(wm->disp_clk);
  874. disp_clk.full = dfixed_div(disp_clk, a);
  875. a.full = dfixed_const(32);
  876. b.full = dfixed_mul(a, disp_clk);
  877. a.full = dfixed_const(10);
  878. disp_clk_request_efficiency.full = dfixed_const(8);
  879. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  880. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  881. return dfixed_trunc(bandwidth);
  882. }
  883. /**
  884. * dce_v8_0_available_bandwidth - get the min available bandwidth
  885. *
  886. * @wm: watermark calculation data
  887. *
  888. * Calculate the min available bandwidth used for display (CIK).
  889. * Used for display watermark bandwidth calculations
  890. * Returns the min available bandwidth in MBytes/s
  891. */
  892. static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
  893. {
  894. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  895. u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
  896. u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
  897. u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
  898. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  899. }
  900. /**
  901. * dce_v8_0_average_bandwidth - get the average available bandwidth
  902. *
  903. * @wm: watermark calculation data
  904. *
  905. * Calculate the average available bandwidth used for display (CIK).
  906. * Used for display watermark bandwidth calculations
  907. * Returns the average available bandwidth in MBytes/s
  908. */
  909. static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
  910. {
  911. /* Calculate the display mode Average Bandwidth
  912. * DisplayMode should contain the source and destination dimensions,
  913. * timing, etc.
  914. */
  915. fixed20_12 bpp;
  916. fixed20_12 line_time;
  917. fixed20_12 src_width;
  918. fixed20_12 bandwidth;
  919. fixed20_12 a;
  920. a.full = dfixed_const(1000);
  921. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  922. line_time.full = dfixed_div(line_time, a);
  923. bpp.full = dfixed_const(wm->bytes_per_pixel);
  924. src_width.full = dfixed_const(wm->src_width);
  925. bandwidth.full = dfixed_mul(src_width, bpp);
  926. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  927. bandwidth.full = dfixed_div(bandwidth, line_time);
  928. return dfixed_trunc(bandwidth);
  929. }
  930. /**
  931. * dce_v8_0_latency_watermark - get the latency watermark
  932. *
  933. * @wm: watermark calculation data
  934. *
  935. * Calculate the latency watermark (CIK).
  936. * Used for display watermark bandwidth calculations
  937. * Returns the latency watermark in ns
  938. */
  939. static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
  940. {
  941. /* First calculate the latency in ns */
  942. u32 mc_latency = 2000; /* 2000 ns. */
  943. u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
  944. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  945. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  946. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  947. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  948. (wm->num_heads * cursor_line_pair_return_time);
  949. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  950. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  951. u32 tmp, dmif_size = 12288;
  952. fixed20_12 a, b, c;
  953. if (wm->num_heads == 0)
  954. return 0;
  955. a.full = dfixed_const(2);
  956. b.full = dfixed_const(1);
  957. if ((wm->vsc.full > a.full) ||
  958. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  959. (wm->vtaps >= 5) ||
  960. ((wm->vsc.full >= a.full) && wm->interlaced))
  961. max_src_lines_per_dst_line = 4;
  962. else
  963. max_src_lines_per_dst_line = 2;
  964. a.full = dfixed_const(available_bandwidth);
  965. b.full = dfixed_const(wm->num_heads);
  966. a.full = dfixed_div(a, b);
  967. b.full = dfixed_const(mc_latency + 512);
  968. c.full = dfixed_const(wm->disp_clk);
  969. b.full = dfixed_div(b, c);
  970. c.full = dfixed_const(dmif_size);
  971. b.full = dfixed_div(c, b);
  972. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  973. b.full = dfixed_const(1000);
  974. c.full = dfixed_const(wm->disp_clk);
  975. b.full = dfixed_div(c, b);
  976. c.full = dfixed_const(wm->bytes_per_pixel);
  977. b.full = dfixed_mul(b, c);
  978. lb_fill_bw = min(tmp, dfixed_trunc(b));
  979. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  980. b.full = dfixed_const(1000);
  981. c.full = dfixed_const(lb_fill_bw);
  982. b.full = dfixed_div(c, b);
  983. a.full = dfixed_div(a, b);
  984. line_fill_time = dfixed_trunc(a);
  985. if (line_fill_time < wm->active_time)
  986. return latency;
  987. else
  988. return latency + (line_fill_time - wm->active_time);
  989. }
  990. /**
  991. * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  992. * average and available dram bandwidth
  993. *
  994. * @wm: watermark calculation data
  995. *
  996. * Check if the display average bandwidth fits in the display
  997. * dram bandwidth (CIK).
  998. * Used for display watermark bandwidth calculations
  999. * Returns true if the display fits, false if not.
  1000. */
  1001. static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  1002. {
  1003. if (dce_v8_0_average_bandwidth(wm) <=
  1004. (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1005. return true;
  1006. else
  1007. return false;
  1008. }
  1009. /**
  1010. * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
  1011. * average and available bandwidth
  1012. *
  1013. * @wm: watermark calculation data
  1014. *
  1015. * Check if the display average bandwidth fits in the display
  1016. * available bandwidth (CIK).
  1017. * Used for display watermark bandwidth calculations
  1018. * Returns true if the display fits, false if not.
  1019. */
  1020. static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  1021. {
  1022. if (dce_v8_0_average_bandwidth(wm) <=
  1023. (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
  1024. return true;
  1025. else
  1026. return false;
  1027. }
  1028. /**
  1029. * dce_v8_0_check_latency_hiding - check latency hiding
  1030. *
  1031. * @wm: watermark calculation data
  1032. *
  1033. * Check latency hiding (CIK).
  1034. * Used for display watermark bandwidth calculations
  1035. * Returns true if the display fits, false if not.
  1036. */
  1037. static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
  1038. {
  1039. u32 lb_partitions = wm->lb_size / wm->src_width;
  1040. u32 line_time = wm->active_time + wm->blank_time;
  1041. u32 latency_tolerant_lines;
  1042. u32 latency_hiding;
  1043. fixed20_12 a;
  1044. a.full = dfixed_const(1);
  1045. if (wm->vsc.full > a.full)
  1046. latency_tolerant_lines = 1;
  1047. else {
  1048. if (lb_partitions <= (wm->vtaps + 1))
  1049. latency_tolerant_lines = 1;
  1050. else
  1051. latency_tolerant_lines = 2;
  1052. }
  1053. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1054. if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
  1055. return true;
  1056. else
  1057. return false;
  1058. }
  1059. /**
  1060. * dce_v8_0_program_watermarks - program display watermarks
  1061. *
  1062. * @adev: amdgpu_device pointer
  1063. * @amdgpu_crtc: the selected display controller
  1064. * @lb_size: line buffer size
  1065. * @num_heads: number of display controllers in use
  1066. *
  1067. * Calculate and program the display watermarks for the
  1068. * selected display controller (CIK).
  1069. */
  1070. static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
  1071. struct amdgpu_crtc *amdgpu_crtc,
  1072. u32 lb_size, u32 num_heads)
  1073. {
  1074. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1075. struct dce8_wm_params wm_low, wm_high;
  1076. u32 pixel_period;
  1077. u32 line_time = 0;
  1078. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1079. u32 tmp, wm_mask;
  1080. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1081. pixel_period = 1000000 / (u32)mode->clock;
  1082. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1083. /* watermark for high clocks */
  1084. if (adev->pm.dpm_enabled) {
  1085. wm_high.yclk =
  1086. amdgpu_dpm_get_mclk(adev, false) * 10;
  1087. wm_high.sclk =
  1088. amdgpu_dpm_get_sclk(adev, false) * 10;
  1089. } else {
  1090. wm_high.yclk = adev->pm.current_mclk * 10;
  1091. wm_high.sclk = adev->pm.current_sclk * 10;
  1092. }
  1093. wm_high.disp_clk = mode->clock;
  1094. wm_high.src_width = mode->crtc_hdisplay;
  1095. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1096. wm_high.blank_time = line_time - wm_high.active_time;
  1097. wm_high.interlaced = false;
  1098. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1099. wm_high.interlaced = true;
  1100. wm_high.vsc = amdgpu_crtc->vsc;
  1101. wm_high.vtaps = 1;
  1102. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1103. wm_high.vtaps = 2;
  1104. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1105. wm_high.lb_size = lb_size;
  1106. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1107. wm_high.num_heads = num_heads;
  1108. /* set for high clocks */
  1109. latency_watermark_a = min(dce_v8_0_latency_watermark(&wm_high), (u32)65535);
  1110. /* possibly force display priority to high */
  1111. /* should really do this at mode validation time... */
  1112. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1113. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1114. !dce_v8_0_check_latency_hiding(&wm_high) ||
  1115. (adev->mode_info.disp_priority == 2)) {
  1116. DRM_DEBUG_KMS("force priority to high\n");
  1117. }
  1118. /* watermark for low clocks */
  1119. if (adev->pm.dpm_enabled) {
  1120. wm_low.yclk =
  1121. amdgpu_dpm_get_mclk(adev, true) * 10;
  1122. wm_low.sclk =
  1123. amdgpu_dpm_get_sclk(adev, true) * 10;
  1124. } else {
  1125. wm_low.yclk = adev->pm.current_mclk * 10;
  1126. wm_low.sclk = adev->pm.current_sclk * 10;
  1127. }
  1128. wm_low.disp_clk = mode->clock;
  1129. wm_low.src_width = mode->crtc_hdisplay;
  1130. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1131. wm_low.blank_time = line_time - wm_low.active_time;
  1132. wm_low.interlaced = false;
  1133. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1134. wm_low.interlaced = true;
  1135. wm_low.vsc = amdgpu_crtc->vsc;
  1136. wm_low.vtaps = 1;
  1137. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1138. wm_low.vtaps = 2;
  1139. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1140. wm_low.lb_size = lb_size;
  1141. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1142. wm_low.num_heads = num_heads;
  1143. /* set for low clocks */
  1144. latency_watermark_b = min(dce_v8_0_latency_watermark(&wm_low), (u32)65535);
  1145. /* possibly force display priority to high */
  1146. /* should really do this at mode validation time... */
  1147. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1148. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1149. !dce_v8_0_check_latency_hiding(&wm_low) ||
  1150. (adev->mode_info.disp_priority == 2)) {
  1151. DRM_DEBUG_KMS("force priority to high\n");
  1152. }
  1153. }
  1154. /* select wm A */
  1155. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1156. tmp = wm_mask;
  1157. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1158. tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1159. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1160. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1161. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1162. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1163. /* select wm B */
  1164. tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1165. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1166. tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1167. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1168. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1169. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1170. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1171. /* restore original selection */
  1172. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1173. /* save values for DPM */
  1174. amdgpu_crtc->line_time = line_time;
  1175. amdgpu_crtc->wm_high = latency_watermark_a;
  1176. amdgpu_crtc->wm_low = latency_watermark_b;
  1177. }
  1178. /**
  1179. * dce_v8_0_bandwidth_update - program display watermarks
  1180. *
  1181. * @adev: amdgpu_device pointer
  1182. *
  1183. * Calculate and program the display watermarks and line
  1184. * buffer allocation (CIK).
  1185. */
  1186. static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
  1187. {
  1188. struct drm_display_mode *mode = NULL;
  1189. u32 num_heads = 0, lb_size;
  1190. int i;
  1191. amdgpu_update_display_priority(adev);
  1192. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1193. if (adev->mode_info.crtcs[i]->base.enabled)
  1194. num_heads++;
  1195. }
  1196. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1197. mode = &adev->mode_info.crtcs[i]->base.mode;
  1198. lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1199. dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1200. lb_size, num_heads);
  1201. }
  1202. }
  1203. static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1204. {
  1205. int i;
  1206. u32 offset, tmp;
  1207. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1208. offset = adev->mode_info.audio.pin[i].offset;
  1209. tmp = RREG32_AUDIO_ENDPT(offset,
  1210. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1211. if (((tmp &
  1212. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1213. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1214. adev->mode_info.audio.pin[i].connected = false;
  1215. else
  1216. adev->mode_info.audio.pin[i].connected = true;
  1217. }
  1218. }
  1219. static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
  1220. {
  1221. int i;
  1222. dce_v8_0_audio_get_connected_pins(adev);
  1223. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1224. if (adev->mode_info.audio.pin[i].connected)
  1225. return &adev->mode_info.audio.pin[i];
  1226. }
  1227. DRM_ERROR("No connected audio pins found!\n");
  1228. return NULL;
  1229. }
  1230. static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1231. {
  1232. struct amdgpu_device *adev = encoder->dev->dev_private;
  1233. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1234. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1235. u32 offset;
  1236. if (!dig || !dig->afmt || !dig->afmt->pin)
  1237. return;
  1238. offset = dig->afmt->offset;
  1239. WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
  1240. (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
  1241. }
  1242. static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1243. struct drm_display_mode *mode)
  1244. {
  1245. struct amdgpu_device *adev = encoder->dev->dev_private;
  1246. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1247. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1248. struct drm_connector *connector;
  1249. struct amdgpu_connector *amdgpu_connector = NULL;
  1250. u32 tmp = 0, offset;
  1251. if (!dig || !dig->afmt || !dig->afmt->pin)
  1252. return;
  1253. offset = dig->afmt->pin->offset;
  1254. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1255. if (connector->encoder == encoder) {
  1256. amdgpu_connector = to_amdgpu_connector(connector);
  1257. break;
  1258. }
  1259. }
  1260. if (!amdgpu_connector) {
  1261. DRM_ERROR("Couldn't find encoder's connector\n");
  1262. return;
  1263. }
  1264. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  1265. if (connector->latency_present[1])
  1266. tmp =
  1267. (connector->video_latency[1] <<
  1268. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1269. (connector->audio_latency[1] <<
  1270. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1271. else
  1272. tmp =
  1273. (0 <<
  1274. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1275. (0 <<
  1276. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1277. } else {
  1278. if (connector->latency_present[0])
  1279. tmp =
  1280. (connector->video_latency[0] <<
  1281. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1282. (connector->audio_latency[0] <<
  1283. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1284. else
  1285. tmp =
  1286. (0 <<
  1287. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1288. (0 <<
  1289. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1290. }
  1291. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1292. }
  1293. static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1294. {
  1295. struct amdgpu_device *adev = encoder->dev->dev_private;
  1296. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1297. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1298. struct drm_connector *connector;
  1299. struct amdgpu_connector *amdgpu_connector = NULL;
  1300. u32 offset, tmp;
  1301. u8 *sadb = NULL;
  1302. int sad_count;
  1303. if (!dig || !dig->afmt || !dig->afmt->pin)
  1304. return;
  1305. offset = dig->afmt->pin->offset;
  1306. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1307. if (connector->encoder == encoder) {
  1308. amdgpu_connector = to_amdgpu_connector(connector);
  1309. break;
  1310. }
  1311. }
  1312. if (!amdgpu_connector) {
  1313. DRM_ERROR("Couldn't find encoder's connector\n");
  1314. return;
  1315. }
  1316. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1317. if (sad_count < 0) {
  1318. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1319. sad_count = 0;
  1320. }
  1321. /* program the speaker allocation */
  1322. tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1323. tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
  1324. AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
  1325. /* set HDMI mode */
  1326. tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
  1327. if (sad_count)
  1328. tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
  1329. else
  1330. tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
  1331. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1332. kfree(sadb);
  1333. }
  1334. static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1335. {
  1336. struct amdgpu_device *adev = encoder->dev->dev_private;
  1337. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1338. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1339. u32 offset;
  1340. struct drm_connector *connector;
  1341. struct amdgpu_connector *amdgpu_connector = NULL;
  1342. struct cea_sad *sads;
  1343. int i, sad_count;
  1344. static const u16 eld_reg_to_type[][2] = {
  1345. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1346. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1347. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1348. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1349. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1350. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1351. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1352. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1353. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1354. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1355. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1356. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1357. };
  1358. if (!dig || !dig->afmt || !dig->afmt->pin)
  1359. return;
  1360. offset = dig->afmt->pin->offset;
  1361. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1362. if (connector->encoder == encoder) {
  1363. amdgpu_connector = to_amdgpu_connector(connector);
  1364. break;
  1365. }
  1366. }
  1367. if (!amdgpu_connector) {
  1368. DRM_ERROR("Couldn't find encoder's connector\n");
  1369. return;
  1370. }
  1371. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1372. if (sad_count <= 0) {
  1373. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1374. return;
  1375. }
  1376. BUG_ON(!sads);
  1377. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1378. u32 value = 0;
  1379. u8 stereo_freqs = 0;
  1380. int max_channels = -1;
  1381. int j;
  1382. for (j = 0; j < sad_count; j++) {
  1383. struct cea_sad *sad = &sads[j];
  1384. if (sad->format == eld_reg_to_type[i][1]) {
  1385. if (sad->channels > max_channels) {
  1386. value = (sad->channels <<
  1387. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
  1388. (sad->byte2 <<
  1389. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
  1390. (sad->freq <<
  1391. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
  1392. max_channels = sad->channels;
  1393. }
  1394. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1395. stereo_freqs |= sad->freq;
  1396. else
  1397. break;
  1398. }
  1399. }
  1400. value |= (stereo_freqs <<
  1401. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
  1402. WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
  1403. }
  1404. kfree(sads);
  1405. }
  1406. static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
  1407. struct amdgpu_audio_pin *pin,
  1408. bool enable)
  1409. {
  1410. if (!pin)
  1411. return;
  1412. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1413. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1414. }
  1415. static const u32 pin_offsets[7] =
  1416. {
  1417. (0x1780 - 0x1780),
  1418. (0x1786 - 0x1780),
  1419. (0x178c - 0x1780),
  1420. (0x1792 - 0x1780),
  1421. (0x1798 - 0x1780),
  1422. (0x179d - 0x1780),
  1423. (0x17a4 - 0x1780),
  1424. };
  1425. static int dce_v8_0_audio_init(struct amdgpu_device *adev)
  1426. {
  1427. int i;
  1428. if (!amdgpu_audio)
  1429. return 0;
  1430. adev->mode_info.audio.enabled = true;
  1431. if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
  1432. adev->mode_info.audio.num_pins = 7;
  1433. else if ((adev->asic_type == CHIP_KABINI) ||
  1434. (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
  1435. adev->mode_info.audio.num_pins = 3;
  1436. else if ((adev->asic_type == CHIP_BONAIRE) ||
  1437. (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
  1438. adev->mode_info.audio.num_pins = 7;
  1439. else
  1440. adev->mode_info.audio.num_pins = 3;
  1441. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1442. adev->mode_info.audio.pin[i].channels = -1;
  1443. adev->mode_info.audio.pin[i].rate = -1;
  1444. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1445. adev->mode_info.audio.pin[i].status_bits = 0;
  1446. adev->mode_info.audio.pin[i].category_code = 0;
  1447. adev->mode_info.audio.pin[i].connected = false;
  1448. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1449. adev->mode_info.audio.pin[i].id = i;
  1450. /* disable audio. it will be set up later */
  1451. /* XXX remove once we switch to ip funcs */
  1452. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1453. }
  1454. return 0;
  1455. }
  1456. static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
  1457. {
  1458. int i;
  1459. if (!adev->mode_info.audio.enabled)
  1460. return;
  1461. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1462. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1463. adev->mode_info.audio.enabled = false;
  1464. }
  1465. /*
  1466. * update the N and CTS parameters for a given pixel clock rate
  1467. */
  1468. static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1469. {
  1470. struct drm_device *dev = encoder->dev;
  1471. struct amdgpu_device *adev = dev->dev_private;
  1472. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1473. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1474. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1475. uint32_t offset = dig->afmt->offset;
  1476. WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1477. WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
  1478. WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1479. WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
  1480. WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
  1481. WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
  1482. }
  1483. /*
  1484. * build a HDMI Video Info Frame
  1485. */
  1486. static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1487. void *buffer, size_t size)
  1488. {
  1489. struct drm_device *dev = encoder->dev;
  1490. struct amdgpu_device *adev = dev->dev_private;
  1491. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1492. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1493. uint32_t offset = dig->afmt->offset;
  1494. uint8_t *frame = buffer + 3;
  1495. uint8_t *header = buffer;
  1496. WREG32(mmAFMT_AVI_INFO0 + offset,
  1497. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1498. WREG32(mmAFMT_AVI_INFO1 + offset,
  1499. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1500. WREG32(mmAFMT_AVI_INFO2 + offset,
  1501. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1502. WREG32(mmAFMT_AVI_INFO3 + offset,
  1503. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1504. }
  1505. static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1506. {
  1507. struct drm_device *dev = encoder->dev;
  1508. struct amdgpu_device *adev = dev->dev_private;
  1509. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1510. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1511. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1512. u32 dto_phase = 24 * 1000;
  1513. u32 dto_modulo = clock;
  1514. if (!dig || !dig->afmt)
  1515. return;
  1516. /* XXX two dtos; generally use dto0 for hdmi */
  1517. /* Express [24MHz / target pixel clock] as an exact rational
  1518. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1519. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1520. */
  1521. WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
  1522. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1523. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1524. }
  1525. /*
  1526. * update the info frames with the data from the current display mode
  1527. */
  1528. static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
  1529. struct drm_display_mode *mode)
  1530. {
  1531. struct drm_device *dev = encoder->dev;
  1532. struct amdgpu_device *adev = dev->dev_private;
  1533. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1534. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1535. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1536. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1537. struct hdmi_avi_infoframe frame;
  1538. uint32_t offset, val;
  1539. ssize_t err;
  1540. int bpc = 8;
  1541. if (!dig || !dig->afmt)
  1542. return;
  1543. /* Silent, r600_hdmi_enable will raise WARN for us */
  1544. if (!dig->afmt->enabled)
  1545. return;
  1546. offset = dig->afmt->offset;
  1547. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1548. if (encoder->crtc) {
  1549. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1550. bpc = amdgpu_crtc->bpc;
  1551. }
  1552. /* disable audio prior to setting up hw */
  1553. dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
  1554. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1555. dce_v8_0_audio_set_dto(encoder, mode->clock);
  1556. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1557. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
  1558. WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  1559. val = RREG32(mmHDMI_CONTROL + offset);
  1560. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1561. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
  1562. switch (bpc) {
  1563. case 0:
  1564. case 6:
  1565. case 8:
  1566. case 16:
  1567. default:
  1568. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1569. connector->name, bpc);
  1570. break;
  1571. case 10:
  1572. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1573. val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1574. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1575. connector->name);
  1576. break;
  1577. case 12:
  1578. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1579. val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1580. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1581. connector->name);
  1582. break;
  1583. }
  1584. WREG32(mmHDMI_CONTROL + offset, val);
  1585. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1586. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
  1587. HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
  1588. HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
  1589. WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1590. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
  1591. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
  1592. WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
  1593. AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
  1594. WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1595. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
  1596. WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  1597. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
  1598. (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
  1599. (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
  1600. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1601. AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
  1602. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  1603. if (bpc > 8)
  1604. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1605. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1606. else
  1607. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1608. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
  1609. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1610. dce_v8_0_afmt_update_ACR(encoder, mode->clock);
  1611. WREG32(mmAFMT_60958_0 + offset,
  1612. (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
  1613. WREG32(mmAFMT_60958_1 + offset,
  1614. (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
  1615. WREG32(mmAFMT_60958_2 + offset,
  1616. (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
  1617. (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
  1618. (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
  1619. (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
  1620. (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
  1621. (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
  1622. dce_v8_0_audio_write_speaker_allocation(encoder);
  1623. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
  1624. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1625. dce_v8_0_afmt_audio_select_pin(encoder);
  1626. dce_v8_0_audio_write_sad_regs(encoder);
  1627. dce_v8_0_audio_write_latency_fields(encoder, mode);
  1628. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1629. if (err < 0) {
  1630. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1631. return;
  1632. }
  1633. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1634. if (err < 0) {
  1635. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1636. return;
  1637. }
  1638. dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1639. WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1640. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
  1641. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK); /* required for audio info values to be updated */
  1642. WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1643. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
  1644. ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
  1645. WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1646. AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
  1647. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  1648. WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  1649. WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  1650. WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
  1651. WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
  1652. /* enable audio after to setting up hw */
  1653. dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
  1654. }
  1655. static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1656. {
  1657. struct drm_device *dev = encoder->dev;
  1658. struct amdgpu_device *adev = dev->dev_private;
  1659. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1660. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1661. if (!dig || !dig->afmt)
  1662. return;
  1663. /* Silent, r600_hdmi_enable will raise WARN for us */
  1664. if (enable && dig->afmt->enabled)
  1665. return;
  1666. if (!enable && !dig->afmt->enabled)
  1667. return;
  1668. if (!enable && dig->afmt->pin) {
  1669. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1670. dig->afmt->pin = NULL;
  1671. }
  1672. dig->afmt->enabled = enable;
  1673. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1674. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1675. }
  1676. static void dce_v8_0_afmt_init(struct amdgpu_device *adev)
  1677. {
  1678. int i;
  1679. for (i = 0; i < adev->mode_info.num_dig; i++)
  1680. adev->mode_info.afmt[i] = NULL;
  1681. /* DCE8 has audio blocks tied to DIG encoders */
  1682. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1683. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1684. if (adev->mode_info.afmt[i]) {
  1685. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1686. adev->mode_info.afmt[i]->id = i;
  1687. }
  1688. }
  1689. }
  1690. static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
  1691. {
  1692. int i;
  1693. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1694. kfree(adev->mode_info.afmt[i]);
  1695. adev->mode_info.afmt[i] = NULL;
  1696. }
  1697. }
  1698. static const u32 vga_control_regs[6] =
  1699. {
  1700. mmD1VGA_CONTROL,
  1701. mmD2VGA_CONTROL,
  1702. mmD3VGA_CONTROL,
  1703. mmD4VGA_CONTROL,
  1704. mmD5VGA_CONTROL,
  1705. mmD6VGA_CONTROL,
  1706. };
  1707. static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1708. {
  1709. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1710. struct drm_device *dev = crtc->dev;
  1711. struct amdgpu_device *adev = dev->dev_private;
  1712. u32 vga_control;
  1713. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1714. if (enable)
  1715. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1716. else
  1717. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1718. }
  1719. static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1720. {
  1721. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1722. struct drm_device *dev = crtc->dev;
  1723. struct amdgpu_device *adev = dev->dev_private;
  1724. if (enable)
  1725. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1726. else
  1727. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1728. }
  1729. static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
  1730. struct drm_framebuffer *fb,
  1731. int x, int y, int atomic)
  1732. {
  1733. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1734. struct drm_device *dev = crtc->dev;
  1735. struct amdgpu_device *adev = dev->dev_private;
  1736. struct amdgpu_framebuffer *amdgpu_fb;
  1737. struct drm_framebuffer *target_fb;
  1738. struct drm_gem_object *obj;
  1739. struct amdgpu_bo *rbo;
  1740. uint64_t fb_location, tiling_flags;
  1741. uint32_t fb_format, fb_pitch_pixels;
  1742. u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1743. u32 pipe_config;
  1744. u32 tmp, viewport_w, viewport_h;
  1745. int r;
  1746. bool bypass_lut = false;
  1747. /* no fb bound */
  1748. if (!atomic && !crtc->primary->fb) {
  1749. DRM_DEBUG_KMS("No FB bound\n");
  1750. return 0;
  1751. }
  1752. if (atomic) {
  1753. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1754. target_fb = fb;
  1755. }
  1756. else {
  1757. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1758. target_fb = crtc->primary->fb;
  1759. }
  1760. /* If atomic, assume fb object is pinned & idle & fenced and
  1761. * just update base pointers
  1762. */
  1763. obj = amdgpu_fb->obj;
  1764. rbo = gem_to_amdgpu_bo(obj);
  1765. r = amdgpu_bo_reserve(rbo, false);
  1766. if (unlikely(r != 0))
  1767. return r;
  1768. if (atomic)
  1769. fb_location = amdgpu_bo_gpu_offset(rbo);
  1770. else {
  1771. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1772. if (unlikely(r != 0)) {
  1773. amdgpu_bo_unreserve(rbo);
  1774. return -EINVAL;
  1775. }
  1776. }
  1777. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1778. amdgpu_bo_unreserve(rbo);
  1779. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1780. switch (target_fb->pixel_format) {
  1781. case DRM_FORMAT_C8:
  1782. fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1783. (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1784. break;
  1785. case DRM_FORMAT_XRGB4444:
  1786. case DRM_FORMAT_ARGB4444:
  1787. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1788. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1789. #ifdef __BIG_ENDIAN
  1790. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1791. #endif
  1792. break;
  1793. case DRM_FORMAT_XRGB1555:
  1794. case DRM_FORMAT_ARGB1555:
  1795. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1796. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1797. #ifdef __BIG_ENDIAN
  1798. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1799. #endif
  1800. break;
  1801. case DRM_FORMAT_BGRX5551:
  1802. case DRM_FORMAT_BGRA5551:
  1803. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1804. (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1805. #ifdef __BIG_ENDIAN
  1806. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1807. #endif
  1808. break;
  1809. case DRM_FORMAT_RGB565:
  1810. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1811. (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1812. #ifdef __BIG_ENDIAN
  1813. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1814. #endif
  1815. break;
  1816. case DRM_FORMAT_XRGB8888:
  1817. case DRM_FORMAT_ARGB8888:
  1818. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1819. (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1820. #ifdef __BIG_ENDIAN
  1821. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1822. #endif
  1823. break;
  1824. case DRM_FORMAT_XRGB2101010:
  1825. case DRM_FORMAT_ARGB2101010:
  1826. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1827. (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1828. #ifdef __BIG_ENDIAN
  1829. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1830. #endif
  1831. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1832. bypass_lut = true;
  1833. break;
  1834. case DRM_FORMAT_BGRX1010102:
  1835. case DRM_FORMAT_BGRA1010102:
  1836. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1837. (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1838. #ifdef __BIG_ENDIAN
  1839. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1840. #endif
  1841. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1842. bypass_lut = true;
  1843. break;
  1844. default:
  1845. DRM_ERROR("Unsupported screen format %s\n",
  1846. drm_get_format_name(target_fb->pixel_format));
  1847. return -EINVAL;
  1848. }
  1849. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1850. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1851. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1852. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1853. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1854. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1855. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1856. fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
  1857. fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1858. fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
  1859. fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
  1860. fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
  1861. fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
  1862. fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
  1863. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1864. fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1865. }
  1866. fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
  1867. dce_v8_0_vga_enable(crtc, false);
  1868. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1869. upper_32_bits(fb_location));
  1870. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1871. upper_32_bits(fb_location));
  1872. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1873. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1874. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1875. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1876. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1877. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1878. /*
  1879. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1880. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1881. * retain the full precision throughout the pipeline.
  1882. */
  1883. WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
  1884. (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
  1885. ~LUT_10BIT_BYPASS_EN);
  1886. if (bypass_lut)
  1887. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1888. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1889. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1890. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1891. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1892. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1893. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1894. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1895. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1896. dce_v8_0_grph_enable(crtc, true);
  1897. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1898. target_fb->height);
  1899. x &= ~3;
  1900. y &= ~1;
  1901. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1902. (x << 16) | y);
  1903. viewport_w = crtc->mode.hdisplay;
  1904. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1905. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1906. (viewport_w << 16) | viewport_h);
  1907. /* pageflip setup */
  1908. /* make sure flip is at vb rather than hb */
  1909. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1910. tmp &= ~GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK;
  1911. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1912. /* set pageflip to happen only at start of vblank interval (front porch) */
  1913. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1914. if (!atomic && fb && fb != crtc->primary->fb) {
  1915. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1916. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1917. r = amdgpu_bo_reserve(rbo, false);
  1918. if (unlikely(r != 0))
  1919. return r;
  1920. amdgpu_bo_unpin(rbo);
  1921. amdgpu_bo_unreserve(rbo);
  1922. }
  1923. /* Bytes per pixel may have changed */
  1924. dce_v8_0_bandwidth_update(adev);
  1925. return 0;
  1926. }
  1927. static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
  1928. struct drm_display_mode *mode)
  1929. {
  1930. struct drm_device *dev = crtc->dev;
  1931. struct amdgpu_device *adev = dev->dev_private;
  1932. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1933. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1934. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
  1935. LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
  1936. else
  1937. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1938. }
  1939. static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
  1940. {
  1941. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1942. struct drm_device *dev = crtc->dev;
  1943. struct amdgpu_device *adev = dev->dev_private;
  1944. int i;
  1945. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1946. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1947. ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  1948. (INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  1949. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1950. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  1951. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1952. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  1953. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1954. ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  1955. (INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  1956. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1957. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1958. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1959. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1960. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1961. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1962. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1963. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1964. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1965. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1966. for (i = 0; i < 256; i++) {
  1967. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1968. (amdgpu_crtc->lut_r[i] << 20) |
  1969. (amdgpu_crtc->lut_g[i] << 10) |
  1970. (amdgpu_crtc->lut_b[i] << 0));
  1971. }
  1972. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1973. ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  1974. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  1975. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  1976. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  1977. ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  1978. (GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  1979. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1980. ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  1981. (REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  1982. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1983. ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  1984. (OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  1985. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1986. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  1987. /* XXX this only needs to be programmed once per crtc at startup,
  1988. * not sure where the best place for it is
  1989. */
  1990. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
  1991. ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
  1992. }
  1993. static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
  1994. {
  1995. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1996. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1997. switch (amdgpu_encoder->encoder_id) {
  1998. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1999. if (dig->linkb)
  2000. return 1;
  2001. else
  2002. return 0;
  2003. break;
  2004. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2005. if (dig->linkb)
  2006. return 3;
  2007. else
  2008. return 2;
  2009. break;
  2010. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2011. if (dig->linkb)
  2012. return 5;
  2013. else
  2014. return 4;
  2015. break;
  2016. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2017. return 6;
  2018. break;
  2019. default:
  2020. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2021. return 0;
  2022. }
  2023. }
  2024. /**
  2025. * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
  2026. *
  2027. * @crtc: drm crtc
  2028. *
  2029. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2030. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2031. * monitors a dedicated PPLL must be used. If a particular board has
  2032. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2033. * as there is no need to program the PLL itself. If we are not able to
  2034. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2035. * avoid messing up an existing monitor.
  2036. *
  2037. * Asic specific PLL information
  2038. *
  2039. * DCE 8.x
  2040. * KB/KV
  2041. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2042. * CI
  2043. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2044. *
  2045. */
  2046. static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
  2047. {
  2048. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2049. struct drm_device *dev = crtc->dev;
  2050. struct amdgpu_device *adev = dev->dev_private;
  2051. u32 pll_in_use;
  2052. int pll;
  2053. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2054. if (adev->clock.dp_extclk)
  2055. /* skip PPLL programming if using ext clock */
  2056. return ATOM_PPLL_INVALID;
  2057. else {
  2058. /* use the same PPLL for all DP monitors */
  2059. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2060. if (pll != ATOM_PPLL_INVALID)
  2061. return pll;
  2062. }
  2063. } else {
  2064. /* use the same PPLL for all monitors with the same clock */
  2065. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2066. if (pll != ATOM_PPLL_INVALID)
  2067. return pll;
  2068. }
  2069. /* otherwise, pick one of the plls */
  2070. if ((adev->asic_type == CHIP_KABINI) ||
  2071. (adev->asic_type == CHIP_MULLINS)) {
  2072. /* KB/ML has PPLL1 and PPLL2 */
  2073. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2074. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2075. return ATOM_PPLL2;
  2076. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2077. return ATOM_PPLL1;
  2078. DRM_ERROR("unable to allocate a PPLL\n");
  2079. return ATOM_PPLL_INVALID;
  2080. } else {
  2081. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  2082. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2083. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2084. return ATOM_PPLL2;
  2085. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2086. return ATOM_PPLL1;
  2087. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2088. return ATOM_PPLL0;
  2089. DRM_ERROR("unable to allocate a PPLL\n");
  2090. return ATOM_PPLL_INVALID;
  2091. }
  2092. return ATOM_PPLL_INVALID;
  2093. }
  2094. static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2095. {
  2096. struct amdgpu_device *adev = crtc->dev->dev_private;
  2097. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2098. uint32_t cur_lock;
  2099. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2100. if (lock)
  2101. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2102. else
  2103. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2104. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2105. }
  2106. static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
  2107. {
  2108. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2109. struct amdgpu_device *adev = crtc->dev->dev_private;
  2110. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2111. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2112. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2113. }
  2114. static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
  2115. {
  2116. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2117. struct amdgpu_device *adev = crtc->dev->dev_private;
  2118. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2119. upper_32_bits(amdgpu_crtc->cursor_addr));
  2120. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2121. lower_32_bits(amdgpu_crtc->cursor_addr));
  2122. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2123. CUR_CONTROL__CURSOR_EN_MASK |
  2124. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2125. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2126. }
  2127. static int dce_v8_0_cursor_move_locked(struct drm_crtc *crtc,
  2128. int x, int y)
  2129. {
  2130. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2131. struct amdgpu_device *adev = crtc->dev->dev_private;
  2132. int xorigin = 0, yorigin = 0;
  2133. /* avivo cursor are offset into the total surface */
  2134. x += crtc->x;
  2135. y += crtc->y;
  2136. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2137. if (x < 0) {
  2138. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2139. x = 0;
  2140. }
  2141. if (y < 0) {
  2142. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2143. y = 0;
  2144. }
  2145. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2146. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2147. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2148. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2149. amdgpu_crtc->cursor_x = x;
  2150. amdgpu_crtc->cursor_y = y;
  2151. return 0;
  2152. }
  2153. static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
  2154. int x, int y)
  2155. {
  2156. int ret;
  2157. dce_v8_0_lock_cursor(crtc, true);
  2158. ret = dce_v8_0_cursor_move_locked(crtc, x, y);
  2159. dce_v8_0_lock_cursor(crtc, false);
  2160. return ret;
  2161. }
  2162. static int dce_v8_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2163. struct drm_file *file_priv,
  2164. uint32_t handle,
  2165. uint32_t width,
  2166. uint32_t height,
  2167. int32_t hot_x,
  2168. int32_t hot_y)
  2169. {
  2170. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2171. struct drm_gem_object *obj;
  2172. struct amdgpu_bo *aobj;
  2173. int ret;
  2174. if (!handle) {
  2175. /* turn off cursor */
  2176. dce_v8_0_hide_cursor(crtc);
  2177. obj = NULL;
  2178. goto unpin;
  2179. }
  2180. if ((width > amdgpu_crtc->max_cursor_width) ||
  2181. (height > amdgpu_crtc->max_cursor_height)) {
  2182. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2183. return -EINVAL;
  2184. }
  2185. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2186. if (!obj) {
  2187. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2188. return -ENOENT;
  2189. }
  2190. aobj = gem_to_amdgpu_bo(obj);
  2191. ret = amdgpu_bo_reserve(aobj, false);
  2192. if (ret != 0) {
  2193. drm_gem_object_unreference_unlocked(obj);
  2194. return ret;
  2195. }
  2196. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2197. amdgpu_bo_unreserve(aobj);
  2198. if (ret) {
  2199. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2200. drm_gem_object_unreference_unlocked(obj);
  2201. return ret;
  2202. }
  2203. amdgpu_crtc->cursor_width = width;
  2204. amdgpu_crtc->cursor_height = height;
  2205. dce_v8_0_lock_cursor(crtc, true);
  2206. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2207. hot_y != amdgpu_crtc->cursor_hot_y) {
  2208. int x, y;
  2209. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2210. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2211. dce_v8_0_cursor_move_locked(crtc, x, y);
  2212. amdgpu_crtc->cursor_hot_x = hot_x;
  2213. amdgpu_crtc->cursor_hot_y = hot_y;
  2214. }
  2215. dce_v8_0_show_cursor(crtc);
  2216. dce_v8_0_lock_cursor(crtc, false);
  2217. unpin:
  2218. if (amdgpu_crtc->cursor_bo) {
  2219. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2220. ret = amdgpu_bo_reserve(aobj, false);
  2221. if (likely(ret == 0)) {
  2222. amdgpu_bo_unpin(aobj);
  2223. amdgpu_bo_unreserve(aobj);
  2224. }
  2225. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2226. }
  2227. amdgpu_crtc->cursor_bo = obj;
  2228. return 0;
  2229. }
  2230. static void dce_v8_0_cursor_reset(struct drm_crtc *crtc)
  2231. {
  2232. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2233. if (amdgpu_crtc->cursor_bo) {
  2234. dce_v8_0_lock_cursor(crtc, true);
  2235. dce_v8_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2236. amdgpu_crtc->cursor_y);
  2237. dce_v8_0_show_cursor(crtc);
  2238. dce_v8_0_lock_cursor(crtc, false);
  2239. }
  2240. }
  2241. static void dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2242. u16 *blue, uint32_t start, uint32_t size)
  2243. {
  2244. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2245. int end = (start + size > 256) ? 256 : start + size, i;
  2246. /* userspace palettes are always correct as is */
  2247. for (i = start; i < end; i++) {
  2248. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2249. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2250. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2251. }
  2252. dce_v8_0_crtc_load_lut(crtc);
  2253. }
  2254. static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
  2255. {
  2256. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2257. drm_crtc_cleanup(crtc);
  2258. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2259. kfree(amdgpu_crtc);
  2260. }
  2261. static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
  2262. .cursor_set2 = dce_v8_0_crtc_cursor_set2,
  2263. .cursor_move = dce_v8_0_crtc_cursor_move,
  2264. .gamma_set = dce_v8_0_crtc_gamma_set,
  2265. .set_config = amdgpu_crtc_set_config,
  2266. .destroy = dce_v8_0_crtc_destroy,
  2267. .page_flip = amdgpu_crtc_page_flip,
  2268. };
  2269. static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2270. {
  2271. struct drm_device *dev = crtc->dev;
  2272. struct amdgpu_device *adev = dev->dev_private;
  2273. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2274. unsigned type;
  2275. switch (mode) {
  2276. case DRM_MODE_DPMS_ON:
  2277. amdgpu_crtc->enabled = true;
  2278. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2279. dce_v8_0_vga_enable(crtc, true);
  2280. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2281. dce_v8_0_vga_enable(crtc, false);
  2282. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2283. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2284. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2285. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2286. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2287. dce_v8_0_crtc_load_lut(crtc);
  2288. break;
  2289. case DRM_MODE_DPMS_STANDBY:
  2290. case DRM_MODE_DPMS_SUSPEND:
  2291. case DRM_MODE_DPMS_OFF:
  2292. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2293. if (amdgpu_crtc->enabled) {
  2294. dce_v8_0_vga_enable(crtc, true);
  2295. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2296. dce_v8_0_vga_enable(crtc, false);
  2297. }
  2298. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2299. amdgpu_crtc->enabled = false;
  2300. break;
  2301. }
  2302. /* adjust pm to dpms */
  2303. amdgpu_pm_compute_clocks(adev);
  2304. }
  2305. static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
  2306. {
  2307. /* disable crtc pair power gating before programming */
  2308. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2309. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2310. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2311. }
  2312. static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
  2313. {
  2314. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2315. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2316. }
  2317. static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
  2318. {
  2319. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2320. struct drm_device *dev = crtc->dev;
  2321. struct amdgpu_device *adev = dev->dev_private;
  2322. struct amdgpu_atom_ss ss;
  2323. int i;
  2324. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2325. if (crtc->primary->fb) {
  2326. int r;
  2327. struct amdgpu_framebuffer *amdgpu_fb;
  2328. struct amdgpu_bo *rbo;
  2329. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2330. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2331. r = amdgpu_bo_reserve(rbo, false);
  2332. if (unlikely(r))
  2333. DRM_ERROR("failed to reserve rbo before unpin\n");
  2334. else {
  2335. amdgpu_bo_unpin(rbo);
  2336. amdgpu_bo_unreserve(rbo);
  2337. }
  2338. }
  2339. /* disable the GRPH */
  2340. dce_v8_0_grph_enable(crtc, false);
  2341. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2342. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2343. if (adev->mode_info.crtcs[i] &&
  2344. adev->mode_info.crtcs[i]->enabled &&
  2345. i != amdgpu_crtc->crtc_id &&
  2346. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2347. /* one other crtc is using this pll don't turn
  2348. * off the pll
  2349. */
  2350. goto done;
  2351. }
  2352. }
  2353. switch (amdgpu_crtc->pll_id) {
  2354. case ATOM_PPLL1:
  2355. case ATOM_PPLL2:
  2356. /* disable the ppll */
  2357. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2358. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2359. break;
  2360. case ATOM_PPLL0:
  2361. /* disable the ppll */
  2362. if ((adev->asic_type == CHIP_KAVERI) ||
  2363. (adev->asic_type == CHIP_BONAIRE) ||
  2364. (adev->asic_type == CHIP_HAWAII))
  2365. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2366. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2367. break;
  2368. default:
  2369. break;
  2370. }
  2371. done:
  2372. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2373. amdgpu_crtc->adjusted_clock = 0;
  2374. amdgpu_crtc->encoder = NULL;
  2375. amdgpu_crtc->connector = NULL;
  2376. }
  2377. static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
  2378. struct drm_display_mode *mode,
  2379. struct drm_display_mode *adjusted_mode,
  2380. int x, int y, struct drm_framebuffer *old_fb)
  2381. {
  2382. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2383. if (!amdgpu_crtc->adjusted_clock)
  2384. return -EINVAL;
  2385. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2386. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2387. dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2388. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2389. amdgpu_atombios_crtc_scaler_setup(crtc);
  2390. dce_v8_0_cursor_reset(crtc);
  2391. /* update the hw version fpr dpm */
  2392. amdgpu_crtc->hw_mode = *adjusted_mode;
  2393. return 0;
  2394. }
  2395. static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2396. const struct drm_display_mode *mode,
  2397. struct drm_display_mode *adjusted_mode)
  2398. {
  2399. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2400. struct drm_device *dev = crtc->dev;
  2401. struct drm_encoder *encoder;
  2402. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2403. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2404. if (encoder->crtc == crtc) {
  2405. amdgpu_crtc->encoder = encoder;
  2406. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2407. break;
  2408. }
  2409. }
  2410. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2411. amdgpu_crtc->encoder = NULL;
  2412. amdgpu_crtc->connector = NULL;
  2413. return false;
  2414. }
  2415. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2416. return false;
  2417. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2418. return false;
  2419. /* pick pll */
  2420. amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
  2421. /* if we can't get a PPLL for a non-DP encoder, fail */
  2422. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2423. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2424. return false;
  2425. return true;
  2426. }
  2427. static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2428. struct drm_framebuffer *old_fb)
  2429. {
  2430. return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2431. }
  2432. static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2433. struct drm_framebuffer *fb,
  2434. int x, int y, enum mode_set_atomic state)
  2435. {
  2436. return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2437. }
  2438. static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
  2439. .dpms = dce_v8_0_crtc_dpms,
  2440. .mode_fixup = dce_v8_0_crtc_mode_fixup,
  2441. .mode_set = dce_v8_0_crtc_mode_set,
  2442. .mode_set_base = dce_v8_0_crtc_set_base,
  2443. .mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
  2444. .prepare = dce_v8_0_crtc_prepare,
  2445. .commit = dce_v8_0_crtc_commit,
  2446. .load_lut = dce_v8_0_crtc_load_lut,
  2447. .disable = dce_v8_0_crtc_disable,
  2448. };
  2449. static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
  2450. {
  2451. struct amdgpu_crtc *amdgpu_crtc;
  2452. int i;
  2453. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2454. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2455. if (amdgpu_crtc == NULL)
  2456. return -ENOMEM;
  2457. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
  2458. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2459. amdgpu_crtc->crtc_id = index;
  2460. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2461. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2462. amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
  2463. amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
  2464. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2465. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2466. for (i = 0; i < 256; i++) {
  2467. amdgpu_crtc->lut_r[i] = i << 2;
  2468. amdgpu_crtc->lut_g[i] = i << 2;
  2469. amdgpu_crtc->lut_b[i] = i << 2;
  2470. }
  2471. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2472. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2473. amdgpu_crtc->adjusted_clock = 0;
  2474. amdgpu_crtc->encoder = NULL;
  2475. amdgpu_crtc->connector = NULL;
  2476. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
  2477. return 0;
  2478. }
  2479. static int dce_v8_0_early_init(void *handle)
  2480. {
  2481. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2482. adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
  2483. adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
  2484. dce_v8_0_set_display_funcs(adev);
  2485. dce_v8_0_set_irq_funcs(adev);
  2486. switch (adev->asic_type) {
  2487. case CHIP_BONAIRE:
  2488. case CHIP_HAWAII:
  2489. adev->mode_info.num_crtc = 6;
  2490. adev->mode_info.num_hpd = 6;
  2491. adev->mode_info.num_dig = 6;
  2492. break;
  2493. case CHIP_KAVERI:
  2494. adev->mode_info.num_crtc = 4;
  2495. adev->mode_info.num_hpd = 6;
  2496. adev->mode_info.num_dig = 7;
  2497. break;
  2498. case CHIP_KABINI:
  2499. case CHIP_MULLINS:
  2500. adev->mode_info.num_crtc = 2;
  2501. adev->mode_info.num_hpd = 6;
  2502. adev->mode_info.num_dig = 6; /* ? */
  2503. break;
  2504. default:
  2505. /* FIXME: not supported yet */
  2506. return -EINVAL;
  2507. }
  2508. return 0;
  2509. }
  2510. static int dce_v8_0_sw_init(void *handle)
  2511. {
  2512. int r, i;
  2513. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2514. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2515. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2516. if (r)
  2517. return r;
  2518. }
  2519. for (i = 8; i < 20; i += 2) {
  2520. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2521. if (r)
  2522. return r;
  2523. }
  2524. /* HPD hotplug */
  2525. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2526. if (r)
  2527. return r;
  2528. adev->mode_info.mode_config_initialized = true;
  2529. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2530. adev->ddev->mode_config.max_width = 16384;
  2531. adev->ddev->mode_config.max_height = 16384;
  2532. adev->ddev->mode_config.preferred_depth = 24;
  2533. adev->ddev->mode_config.prefer_shadow = 1;
  2534. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2535. r = amdgpu_modeset_create_props(adev);
  2536. if (r)
  2537. return r;
  2538. adev->ddev->mode_config.max_width = 16384;
  2539. adev->ddev->mode_config.max_height = 16384;
  2540. /* allocate crtcs */
  2541. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2542. r = dce_v8_0_crtc_init(adev, i);
  2543. if (r)
  2544. return r;
  2545. }
  2546. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2547. amdgpu_print_display_setup(adev->ddev);
  2548. else
  2549. return -EINVAL;
  2550. /* setup afmt */
  2551. dce_v8_0_afmt_init(adev);
  2552. r = dce_v8_0_audio_init(adev);
  2553. if (r)
  2554. return r;
  2555. drm_kms_helper_poll_init(adev->ddev);
  2556. return r;
  2557. }
  2558. static int dce_v8_0_sw_fini(void *handle)
  2559. {
  2560. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2561. kfree(adev->mode_info.bios_hardcoded_edid);
  2562. drm_kms_helper_poll_fini(adev->ddev);
  2563. dce_v8_0_audio_fini(adev);
  2564. dce_v8_0_afmt_fini(adev);
  2565. drm_mode_config_cleanup(adev->ddev);
  2566. adev->mode_info.mode_config_initialized = false;
  2567. return 0;
  2568. }
  2569. static int dce_v8_0_hw_init(void *handle)
  2570. {
  2571. int i;
  2572. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2573. /* init dig PHYs, disp eng pll */
  2574. amdgpu_atombios_encoder_init_dig(adev);
  2575. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2576. /* initialize hpd */
  2577. dce_v8_0_hpd_init(adev);
  2578. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2579. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2580. }
  2581. dce_v8_0_pageflip_interrupt_init(adev);
  2582. return 0;
  2583. }
  2584. static int dce_v8_0_hw_fini(void *handle)
  2585. {
  2586. int i;
  2587. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2588. dce_v8_0_hpd_fini(adev);
  2589. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2590. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2591. }
  2592. dce_v8_0_pageflip_interrupt_fini(adev);
  2593. return 0;
  2594. }
  2595. static int dce_v8_0_suspend(void *handle)
  2596. {
  2597. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2598. amdgpu_atombios_scratch_regs_save(adev);
  2599. return dce_v8_0_hw_fini(handle);
  2600. }
  2601. static int dce_v8_0_resume(void *handle)
  2602. {
  2603. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2604. int ret;
  2605. ret = dce_v8_0_hw_init(handle);
  2606. amdgpu_atombios_scratch_regs_restore(adev);
  2607. /* turn on the BL */
  2608. if (adev->mode_info.bl_encoder) {
  2609. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2610. adev->mode_info.bl_encoder);
  2611. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2612. bl_level);
  2613. }
  2614. return ret;
  2615. }
  2616. static bool dce_v8_0_is_idle(void *handle)
  2617. {
  2618. return true;
  2619. }
  2620. static int dce_v8_0_wait_for_idle(void *handle)
  2621. {
  2622. return 0;
  2623. }
  2624. static void dce_v8_0_print_status(void *handle)
  2625. {
  2626. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2627. dev_info(adev->dev, "DCE 8.x registers\n");
  2628. /* XXX todo */
  2629. }
  2630. static int dce_v8_0_soft_reset(void *handle)
  2631. {
  2632. u32 srbm_soft_reset = 0, tmp;
  2633. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2634. if (dce_v8_0_is_display_hung(adev))
  2635. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2636. if (srbm_soft_reset) {
  2637. dce_v8_0_print_status((void *)adev);
  2638. tmp = RREG32(mmSRBM_SOFT_RESET);
  2639. tmp |= srbm_soft_reset;
  2640. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2641. WREG32(mmSRBM_SOFT_RESET, tmp);
  2642. tmp = RREG32(mmSRBM_SOFT_RESET);
  2643. udelay(50);
  2644. tmp &= ~srbm_soft_reset;
  2645. WREG32(mmSRBM_SOFT_RESET, tmp);
  2646. tmp = RREG32(mmSRBM_SOFT_RESET);
  2647. /* Wait a little for things to settle down */
  2648. udelay(50);
  2649. dce_v8_0_print_status((void *)adev);
  2650. }
  2651. return 0;
  2652. }
  2653. static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2654. int crtc,
  2655. enum amdgpu_interrupt_state state)
  2656. {
  2657. u32 reg_block, lb_interrupt_mask;
  2658. if (crtc >= adev->mode_info.num_crtc) {
  2659. DRM_DEBUG("invalid crtc %d\n", crtc);
  2660. return;
  2661. }
  2662. switch (crtc) {
  2663. case 0:
  2664. reg_block = CRTC0_REGISTER_OFFSET;
  2665. break;
  2666. case 1:
  2667. reg_block = CRTC1_REGISTER_OFFSET;
  2668. break;
  2669. case 2:
  2670. reg_block = CRTC2_REGISTER_OFFSET;
  2671. break;
  2672. case 3:
  2673. reg_block = CRTC3_REGISTER_OFFSET;
  2674. break;
  2675. case 4:
  2676. reg_block = CRTC4_REGISTER_OFFSET;
  2677. break;
  2678. case 5:
  2679. reg_block = CRTC5_REGISTER_OFFSET;
  2680. break;
  2681. default:
  2682. DRM_DEBUG("invalid crtc %d\n", crtc);
  2683. return;
  2684. }
  2685. switch (state) {
  2686. case AMDGPU_IRQ_STATE_DISABLE:
  2687. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2688. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2689. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2690. break;
  2691. case AMDGPU_IRQ_STATE_ENABLE:
  2692. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2693. lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2694. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2695. break;
  2696. default:
  2697. break;
  2698. }
  2699. }
  2700. static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2701. int crtc,
  2702. enum amdgpu_interrupt_state state)
  2703. {
  2704. u32 reg_block, lb_interrupt_mask;
  2705. if (crtc >= adev->mode_info.num_crtc) {
  2706. DRM_DEBUG("invalid crtc %d\n", crtc);
  2707. return;
  2708. }
  2709. switch (crtc) {
  2710. case 0:
  2711. reg_block = CRTC0_REGISTER_OFFSET;
  2712. break;
  2713. case 1:
  2714. reg_block = CRTC1_REGISTER_OFFSET;
  2715. break;
  2716. case 2:
  2717. reg_block = CRTC2_REGISTER_OFFSET;
  2718. break;
  2719. case 3:
  2720. reg_block = CRTC3_REGISTER_OFFSET;
  2721. break;
  2722. case 4:
  2723. reg_block = CRTC4_REGISTER_OFFSET;
  2724. break;
  2725. case 5:
  2726. reg_block = CRTC5_REGISTER_OFFSET;
  2727. break;
  2728. default:
  2729. DRM_DEBUG("invalid crtc %d\n", crtc);
  2730. return;
  2731. }
  2732. switch (state) {
  2733. case AMDGPU_IRQ_STATE_DISABLE:
  2734. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2735. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2736. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2737. break;
  2738. case AMDGPU_IRQ_STATE_ENABLE:
  2739. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2740. lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2741. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2742. break;
  2743. default:
  2744. break;
  2745. }
  2746. }
  2747. static int dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2748. struct amdgpu_irq_src *src,
  2749. unsigned type,
  2750. enum amdgpu_interrupt_state state)
  2751. {
  2752. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  2753. switch (type) {
  2754. case AMDGPU_HPD_1:
  2755. dc_hpd_int_cntl_reg = mmDC_HPD1_INT_CONTROL;
  2756. break;
  2757. case AMDGPU_HPD_2:
  2758. dc_hpd_int_cntl_reg = mmDC_HPD2_INT_CONTROL;
  2759. break;
  2760. case AMDGPU_HPD_3:
  2761. dc_hpd_int_cntl_reg = mmDC_HPD3_INT_CONTROL;
  2762. break;
  2763. case AMDGPU_HPD_4:
  2764. dc_hpd_int_cntl_reg = mmDC_HPD4_INT_CONTROL;
  2765. break;
  2766. case AMDGPU_HPD_5:
  2767. dc_hpd_int_cntl_reg = mmDC_HPD5_INT_CONTROL;
  2768. break;
  2769. case AMDGPU_HPD_6:
  2770. dc_hpd_int_cntl_reg = mmDC_HPD6_INT_CONTROL;
  2771. break;
  2772. default:
  2773. DRM_DEBUG("invalid hdp %d\n", type);
  2774. return 0;
  2775. }
  2776. switch (state) {
  2777. case AMDGPU_IRQ_STATE_DISABLE:
  2778. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2779. dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2780. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2781. break;
  2782. case AMDGPU_IRQ_STATE_ENABLE:
  2783. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2784. dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2785. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2786. break;
  2787. default:
  2788. break;
  2789. }
  2790. return 0;
  2791. }
  2792. static int dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2793. struct amdgpu_irq_src *src,
  2794. unsigned type,
  2795. enum amdgpu_interrupt_state state)
  2796. {
  2797. switch (type) {
  2798. case AMDGPU_CRTC_IRQ_VBLANK1:
  2799. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2800. break;
  2801. case AMDGPU_CRTC_IRQ_VBLANK2:
  2802. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2803. break;
  2804. case AMDGPU_CRTC_IRQ_VBLANK3:
  2805. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2806. break;
  2807. case AMDGPU_CRTC_IRQ_VBLANK4:
  2808. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2809. break;
  2810. case AMDGPU_CRTC_IRQ_VBLANK5:
  2811. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2812. break;
  2813. case AMDGPU_CRTC_IRQ_VBLANK6:
  2814. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2815. break;
  2816. case AMDGPU_CRTC_IRQ_VLINE1:
  2817. dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2818. break;
  2819. case AMDGPU_CRTC_IRQ_VLINE2:
  2820. dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2821. break;
  2822. case AMDGPU_CRTC_IRQ_VLINE3:
  2823. dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2824. break;
  2825. case AMDGPU_CRTC_IRQ_VLINE4:
  2826. dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2827. break;
  2828. case AMDGPU_CRTC_IRQ_VLINE5:
  2829. dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2830. break;
  2831. case AMDGPU_CRTC_IRQ_VLINE6:
  2832. dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2833. break;
  2834. default:
  2835. break;
  2836. }
  2837. return 0;
  2838. }
  2839. static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
  2840. struct amdgpu_irq_src *source,
  2841. struct amdgpu_iv_entry *entry)
  2842. {
  2843. unsigned crtc = entry->src_id - 1;
  2844. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2845. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2846. switch (entry->src_data) {
  2847. case 0: /* vblank */
  2848. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2849. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
  2850. else
  2851. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2852. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2853. drm_handle_vblank(adev->ddev, crtc);
  2854. }
  2855. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2856. break;
  2857. case 1: /* vline */
  2858. if (disp_int & interrupt_status_offsets[crtc].vline)
  2859. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
  2860. else
  2861. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2862. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2863. break;
  2864. default:
  2865. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2866. break;
  2867. }
  2868. return 0;
  2869. }
  2870. static int dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2871. struct amdgpu_irq_src *src,
  2872. unsigned type,
  2873. enum amdgpu_interrupt_state state)
  2874. {
  2875. u32 reg;
  2876. if (type >= adev->mode_info.num_crtc) {
  2877. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2878. return -EINVAL;
  2879. }
  2880. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2881. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2882. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2883. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2884. else
  2885. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2886. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2887. return 0;
  2888. }
  2889. static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
  2890. struct amdgpu_irq_src *source,
  2891. struct amdgpu_iv_entry *entry)
  2892. {
  2893. unsigned long flags;
  2894. unsigned crtc_id;
  2895. struct amdgpu_crtc *amdgpu_crtc;
  2896. struct amdgpu_flip_work *works;
  2897. crtc_id = (entry->src_id - 8) >> 1;
  2898. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2899. if (crtc_id >= adev->mode_info.num_crtc) {
  2900. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2901. return -EINVAL;
  2902. }
  2903. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2904. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2905. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2906. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2907. /* IRQ could occur when in initial stage */
  2908. if (amdgpu_crtc == NULL)
  2909. return 0;
  2910. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2911. works = amdgpu_crtc->pflip_works;
  2912. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2913. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2914. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2915. amdgpu_crtc->pflip_status,
  2916. AMDGPU_FLIP_SUBMITTED);
  2917. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2918. return 0;
  2919. }
  2920. /* page flip completed. clean up */
  2921. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2922. amdgpu_crtc->pflip_works = NULL;
  2923. /* wakeup usersapce */
  2924. if (works->event)
  2925. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2926. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2927. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2928. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  2929. return 0;
  2930. }
  2931. static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
  2932. struct amdgpu_irq_src *source,
  2933. struct amdgpu_iv_entry *entry)
  2934. {
  2935. uint32_t disp_int, mask, int_control, tmp;
  2936. unsigned hpd;
  2937. if (entry->src_data >= adev->mode_info.num_hpd) {
  2938. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2939. return 0;
  2940. }
  2941. hpd = entry->src_data;
  2942. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2943. mask = interrupt_status_offsets[hpd].hpd;
  2944. int_control = hpd_int_control_offsets[hpd];
  2945. if (disp_int & mask) {
  2946. tmp = RREG32(int_control);
  2947. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2948. WREG32(int_control, tmp);
  2949. schedule_work(&adev->hotplug_work);
  2950. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2951. }
  2952. return 0;
  2953. }
  2954. static int dce_v8_0_set_clockgating_state(void *handle,
  2955. enum amd_clockgating_state state)
  2956. {
  2957. return 0;
  2958. }
  2959. static int dce_v8_0_set_powergating_state(void *handle,
  2960. enum amd_powergating_state state)
  2961. {
  2962. return 0;
  2963. }
  2964. const struct amd_ip_funcs dce_v8_0_ip_funcs = {
  2965. .early_init = dce_v8_0_early_init,
  2966. .late_init = NULL,
  2967. .sw_init = dce_v8_0_sw_init,
  2968. .sw_fini = dce_v8_0_sw_fini,
  2969. .hw_init = dce_v8_0_hw_init,
  2970. .hw_fini = dce_v8_0_hw_fini,
  2971. .suspend = dce_v8_0_suspend,
  2972. .resume = dce_v8_0_resume,
  2973. .is_idle = dce_v8_0_is_idle,
  2974. .wait_for_idle = dce_v8_0_wait_for_idle,
  2975. .soft_reset = dce_v8_0_soft_reset,
  2976. .print_status = dce_v8_0_print_status,
  2977. .set_clockgating_state = dce_v8_0_set_clockgating_state,
  2978. .set_powergating_state = dce_v8_0_set_powergating_state,
  2979. };
  2980. static void
  2981. dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
  2982. struct drm_display_mode *mode,
  2983. struct drm_display_mode *adjusted_mode)
  2984. {
  2985. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2986. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2987. /* need to call this here rather than in prepare() since we need some crtc info */
  2988. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2989. /* set scaler clears this on some chips */
  2990. dce_v8_0_set_interleave(encoder->crtc, mode);
  2991. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2992. dce_v8_0_afmt_enable(encoder, true);
  2993. dce_v8_0_afmt_setmode(encoder, adjusted_mode);
  2994. }
  2995. }
  2996. static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
  2997. {
  2998. struct amdgpu_device *adev = encoder->dev->dev_private;
  2999. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3000. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3001. if ((amdgpu_encoder->active_device &
  3002. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3003. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3004. ENCODER_OBJECT_ID_NONE)) {
  3005. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3006. if (dig) {
  3007. dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
  3008. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3009. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3010. }
  3011. }
  3012. amdgpu_atombios_scratch_regs_lock(adev, true);
  3013. if (connector) {
  3014. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3015. /* select the clock/data port if it uses a router */
  3016. if (amdgpu_connector->router.cd_valid)
  3017. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3018. /* turn eDP panel on for mode set */
  3019. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3020. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3021. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3022. }
  3023. /* this is needed for the pll/ss setup to work correctly in some cases */
  3024. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3025. /* set up the FMT blocks */
  3026. dce_v8_0_program_fmt(encoder);
  3027. }
  3028. static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
  3029. {
  3030. struct drm_device *dev = encoder->dev;
  3031. struct amdgpu_device *adev = dev->dev_private;
  3032. /* need to call this here as we need the crtc set up */
  3033. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3034. amdgpu_atombios_scratch_regs_lock(adev, false);
  3035. }
  3036. static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
  3037. {
  3038. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3039. struct amdgpu_encoder_atom_dig *dig;
  3040. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3041. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3042. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3043. dce_v8_0_afmt_enable(encoder, false);
  3044. dig = amdgpu_encoder->enc_priv;
  3045. dig->dig_encoder = -1;
  3046. }
  3047. amdgpu_encoder->active_device = 0;
  3048. }
  3049. /* these are handled by the primary encoders */
  3050. static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
  3051. {
  3052. }
  3053. static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
  3054. {
  3055. }
  3056. static void
  3057. dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
  3058. struct drm_display_mode *mode,
  3059. struct drm_display_mode *adjusted_mode)
  3060. {
  3061. }
  3062. static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
  3063. {
  3064. }
  3065. static void
  3066. dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3067. {
  3068. }
  3069. static bool dce_v8_0_ext_mode_fixup(struct drm_encoder *encoder,
  3070. const struct drm_display_mode *mode,
  3071. struct drm_display_mode *adjusted_mode)
  3072. {
  3073. return true;
  3074. }
  3075. static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
  3076. .dpms = dce_v8_0_ext_dpms,
  3077. .mode_fixup = dce_v8_0_ext_mode_fixup,
  3078. .prepare = dce_v8_0_ext_prepare,
  3079. .mode_set = dce_v8_0_ext_mode_set,
  3080. .commit = dce_v8_0_ext_commit,
  3081. .disable = dce_v8_0_ext_disable,
  3082. /* no detect for TMDS/LVDS yet */
  3083. };
  3084. static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
  3085. .dpms = amdgpu_atombios_encoder_dpms,
  3086. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3087. .prepare = dce_v8_0_encoder_prepare,
  3088. .mode_set = dce_v8_0_encoder_mode_set,
  3089. .commit = dce_v8_0_encoder_commit,
  3090. .disable = dce_v8_0_encoder_disable,
  3091. .detect = amdgpu_atombios_encoder_dig_detect,
  3092. };
  3093. static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
  3094. .dpms = amdgpu_atombios_encoder_dpms,
  3095. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3096. .prepare = dce_v8_0_encoder_prepare,
  3097. .mode_set = dce_v8_0_encoder_mode_set,
  3098. .commit = dce_v8_0_encoder_commit,
  3099. .detect = amdgpu_atombios_encoder_dac_detect,
  3100. };
  3101. static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
  3102. {
  3103. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3104. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3105. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3106. kfree(amdgpu_encoder->enc_priv);
  3107. drm_encoder_cleanup(encoder);
  3108. kfree(amdgpu_encoder);
  3109. }
  3110. static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
  3111. .destroy = dce_v8_0_encoder_destroy,
  3112. };
  3113. static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
  3114. uint32_t encoder_enum,
  3115. uint32_t supported_device,
  3116. u16 caps)
  3117. {
  3118. struct drm_device *dev = adev->ddev;
  3119. struct drm_encoder *encoder;
  3120. struct amdgpu_encoder *amdgpu_encoder;
  3121. /* see if we already added it */
  3122. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3123. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3124. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3125. amdgpu_encoder->devices |= supported_device;
  3126. return;
  3127. }
  3128. }
  3129. /* add a new one */
  3130. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3131. if (!amdgpu_encoder)
  3132. return;
  3133. encoder = &amdgpu_encoder->base;
  3134. switch (adev->mode_info.num_crtc) {
  3135. case 1:
  3136. encoder->possible_crtcs = 0x1;
  3137. break;
  3138. case 2:
  3139. default:
  3140. encoder->possible_crtcs = 0x3;
  3141. break;
  3142. case 4:
  3143. encoder->possible_crtcs = 0xf;
  3144. break;
  3145. case 6:
  3146. encoder->possible_crtcs = 0x3f;
  3147. break;
  3148. }
  3149. amdgpu_encoder->enc_priv = NULL;
  3150. amdgpu_encoder->encoder_enum = encoder_enum;
  3151. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3152. amdgpu_encoder->devices = supported_device;
  3153. amdgpu_encoder->rmx_type = RMX_OFF;
  3154. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3155. amdgpu_encoder->is_ext_encoder = false;
  3156. amdgpu_encoder->caps = caps;
  3157. switch (amdgpu_encoder->encoder_id) {
  3158. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3160. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3161. DRM_MODE_ENCODER_DAC);
  3162. drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
  3163. break;
  3164. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3165. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3166. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3167. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3168. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3169. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3170. amdgpu_encoder->rmx_type = RMX_FULL;
  3171. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3172. DRM_MODE_ENCODER_LVDS);
  3173. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3174. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3175. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3176. DRM_MODE_ENCODER_DAC);
  3177. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3178. } else {
  3179. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3180. DRM_MODE_ENCODER_TMDS);
  3181. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3182. }
  3183. drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
  3184. break;
  3185. case ENCODER_OBJECT_ID_SI170B:
  3186. case ENCODER_OBJECT_ID_CH7303:
  3187. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3188. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3189. case ENCODER_OBJECT_ID_TITFP513:
  3190. case ENCODER_OBJECT_ID_VT1623:
  3191. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3192. case ENCODER_OBJECT_ID_TRAVIS:
  3193. case ENCODER_OBJECT_ID_NUTMEG:
  3194. /* these are handled by the primary encoders */
  3195. amdgpu_encoder->is_ext_encoder = true;
  3196. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3197. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3198. DRM_MODE_ENCODER_LVDS);
  3199. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3200. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3201. DRM_MODE_ENCODER_DAC);
  3202. else
  3203. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3204. DRM_MODE_ENCODER_TMDS);
  3205. drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
  3206. break;
  3207. }
  3208. }
  3209. static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
  3210. .set_vga_render_state = &dce_v8_0_set_vga_render_state,
  3211. .bandwidth_update = &dce_v8_0_bandwidth_update,
  3212. .vblank_get_counter = &dce_v8_0_vblank_get_counter,
  3213. .vblank_wait = &dce_v8_0_vblank_wait,
  3214. .is_display_hung = &dce_v8_0_is_display_hung,
  3215. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3216. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3217. .hpd_sense = &dce_v8_0_hpd_sense,
  3218. .hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
  3219. .hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
  3220. .page_flip = &dce_v8_0_page_flip,
  3221. .page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
  3222. .add_encoder = &dce_v8_0_encoder_add,
  3223. .add_connector = &amdgpu_connector_add,
  3224. .stop_mc_access = &dce_v8_0_stop_mc_access,
  3225. .resume_mc_access = &dce_v8_0_resume_mc_access,
  3226. };
  3227. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
  3228. {
  3229. if (adev->mode_info.funcs == NULL)
  3230. adev->mode_info.funcs = &dce_v8_0_display_funcs;
  3231. }
  3232. static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
  3233. .set = dce_v8_0_set_crtc_interrupt_state,
  3234. .process = dce_v8_0_crtc_irq,
  3235. };
  3236. static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
  3237. .set = dce_v8_0_set_pageflip_interrupt_state,
  3238. .process = dce_v8_0_pageflip_irq,
  3239. };
  3240. static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
  3241. .set = dce_v8_0_set_hpd_interrupt_state,
  3242. .process = dce_v8_0_hpd_irq,
  3243. };
  3244. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3245. {
  3246. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3247. adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
  3248. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3249. adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
  3250. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3251. adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
  3252. }