cik_sdma.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  57. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  59. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  60. static void cik_sdma_free_microcode(struct amdgpu_device *adev)
  61. {
  62. int i;
  63. for (i = 0; i < adev->sdma.num_instances; i++) {
  64. release_firmware(adev->sdma.instance[i].fw);
  65. adev->sdma.instance[i].fw = NULL;
  66. }
  67. }
  68. /*
  69. * sDMA - System DMA
  70. * Starting with CIK, the GPU has new asynchronous
  71. * DMA engines. These engines are used for compute
  72. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  73. * and each one supports 1 ring buffer used for gfx
  74. * and 2 queues used for compute.
  75. *
  76. * The programming model is very similar to the CP
  77. * (ring buffer, IBs, etc.), but sDMA has it's own
  78. * packet format that is different from the PM4 format
  79. * used by the CP. sDMA supports copying data, writing
  80. * embedded data, solid fills, and a number of other
  81. * things. It also has support for tiling/detiling of
  82. * buffers.
  83. */
  84. /**
  85. * cik_sdma_init_microcode - load ucode images from disk
  86. *
  87. * @adev: amdgpu_device pointer
  88. *
  89. * Use the firmware interface to load the ucode images into
  90. * the driver (not loaded into hw).
  91. * Returns 0 on success, error on failure.
  92. */
  93. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  94. {
  95. const char *chip_name;
  96. char fw_name[30];
  97. int err = 0, i;
  98. DRM_DEBUG("\n");
  99. switch (adev->asic_type) {
  100. case CHIP_BONAIRE:
  101. chip_name = "bonaire";
  102. break;
  103. case CHIP_HAWAII:
  104. chip_name = "hawaii";
  105. break;
  106. case CHIP_KAVERI:
  107. chip_name = "kaveri";
  108. break;
  109. case CHIP_KABINI:
  110. chip_name = "kabini";
  111. break;
  112. case CHIP_MULLINS:
  113. chip_name = "mullins";
  114. break;
  115. default: BUG();
  116. }
  117. for (i = 0; i < adev->sdma.num_instances; i++) {
  118. if (i == 0)
  119. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  120. else
  121. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  122. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  123. if (err)
  124. goto out;
  125. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  126. }
  127. out:
  128. if (err) {
  129. printk(KERN_ERR
  130. "cik_sdma: Failed to load firmware \"%s\"\n",
  131. fw_name);
  132. for (i = 0; i < adev->sdma.num_instances; i++) {
  133. release_firmware(adev->sdma.instance[i].fw);
  134. adev->sdma.instance[i].fw = NULL;
  135. }
  136. }
  137. return err;
  138. }
  139. /**
  140. * cik_sdma_ring_get_rptr - get the current read pointer
  141. *
  142. * @ring: amdgpu ring pointer
  143. *
  144. * Get the current rptr from the hardware (CIK+).
  145. */
  146. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  147. {
  148. u32 rptr;
  149. rptr = ring->adev->wb.wb[ring->rptr_offs];
  150. return (rptr & 0x3fffc) >> 2;
  151. }
  152. /**
  153. * cik_sdma_ring_get_wptr - get the current write pointer
  154. *
  155. * @ring: amdgpu ring pointer
  156. *
  157. * Get the current wptr from the hardware (CIK+).
  158. */
  159. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  160. {
  161. struct amdgpu_device *adev = ring->adev;
  162. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  163. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  164. }
  165. /**
  166. * cik_sdma_ring_set_wptr - commit the write pointer
  167. *
  168. * @ring: amdgpu ring pointer
  169. *
  170. * Write the wptr back to the hardware (CIK+).
  171. */
  172. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  173. {
  174. struct amdgpu_device *adev = ring->adev;
  175. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  176. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  177. }
  178. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  179. {
  180. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  181. int i;
  182. for (i = 0; i < count; i++)
  183. if (sdma && sdma->burst_nop && (i == 0))
  184. amdgpu_ring_write(ring, ring->nop |
  185. SDMA_NOP_COUNT(count - 1));
  186. else
  187. amdgpu_ring_write(ring, ring->nop);
  188. }
  189. /**
  190. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  191. *
  192. * @ring: amdgpu ring pointer
  193. * @ib: IB object to schedule
  194. *
  195. * Schedule an IB in the DMA ring (CIK).
  196. */
  197. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  198. struct amdgpu_ib *ib,
  199. unsigned vm_id, bool ctx_switch)
  200. {
  201. u32 extra_bits = vm_id & 0xf;
  202. /* IB packet must end on a 8 DW boundary */
  203. cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
  204. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  205. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  206. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  207. amdgpu_ring_write(ring, ib->length_dw);
  208. }
  209. /**
  210. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  211. *
  212. * @ring: amdgpu ring pointer
  213. *
  214. * Emit an hdp flush packet on the requested DMA ring.
  215. */
  216. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  217. {
  218. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  219. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  220. u32 ref_and_mask;
  221. if (ring == &ring->adev->sdma.instance[0].ring)
  222. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  223. else
  224. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  225. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  226. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  227. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  228. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  229. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  230. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  231. }
  232. static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  233. {
  234. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  235. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  236. amdgpu_ring_write(ring, 1);
  237. }
  238. /**
  239. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  240. *
  241. * @ring: amdgpu ring pointer
  242. * @fence: amdgpu fence object
  243. *
  244. * Add a DMA fence packet to the ring to write
  245. * the fence seq number and DMA trap packet to generate
  246. * an interrupt if needed (CIK).
  247. */
  248. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  249. unsigned flags)
  250. {
  251. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  252. /* write the fence */
  253. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  254. amdgpu_ring_write(ring, lower_32_bits(addr));
  255. amdgpu_ring_write(ring, upper_32_bits(addr));
  256. amdgpu_ring_write(ring, lower_32_bits(seq));
  257. /* optionally write high bits as well */
  258. if (write64bit) {
  259. addr += 4;
  260. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  261. amdgpu_ring_write(ring, lower_32_bits(addr));
  262. amdgpu_ring_write(ring, upper_32_bits(addr));
  263. amdgpu_ring_write(ring, upper_32_bits(seq));
  264. }
  265. /* generate an interrupt */
  266. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  267. }
  268. /**
  269. * cik_sdma_gfx_stop - stop the gfx async dma engines
  270. *
  271. * @adev: amdgpu_device pointer
  272. *
  273. * Stop the gfx async dma ring buffers (CIK).
  274. */
  275. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  276. {
  277. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  278. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  279. u32 rb_cntl;
  280. int i;
  281. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  282. (adev->mman.buffer_funcs_ring == sdma1))
  283. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  284. for (i = 0; i < adev->sdma.num_instances; i++) {
  285. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  286. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  287. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  288. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  289. }
  290. sdma0->ready = false;
  291. sdma1->ready = false;
  292. }
  293. /**
  294. * cik_sdma_rlc_stop - stop the compute async dma engines
  295. *
  296. * @adev: amdgpu_device pointer
  297. *
  298. * Stop the compute async dma queues (CIK).
  299. */
  300. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  301. {
  302. /* XXX todo */
  303. }
  304. /**
  305. * cik_sdma_enable - stop the async dma engines
  306. *
  307. * @adev: amdgpu_device pointer
  308. * @enable: enable/disable the DMA MEs.
  309. *
  310. * Halt or unhalt the async dma engines (CIK).
  311. */
  312. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  313. {
  314. u32 me_cntl;
  315. int i;
  316. if (!enable) {
  317. cik_sdma_gfx_stop(adev);
  318. cik_sdma_rlc_stop(adev);
  319. }
  320. for (i = 0; i < adev->sdma.num_instances; i++) {
  321. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  322. if (enable)
  323. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  324. else
  325. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  326. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  327. }
  328. }
  329. /**
  330. * cik_sdma_gfx_resume - setup and start the async dma engines
  331. *
  332. * @adev: amdgpu_device pointer
  333. *
  334. * Set up the gfx DMA ring buffers and enable them (CIK).
  335. * Returns 0 for success, error for failure.
  336. */
  337. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  338. {
  339. struct amdgpu_ring *ring;
  340. u32 rb_cntl, ib_cntl;
  341. u32 rb_bufsz;
  342. u32 wb_offset;
  343. int i, j, r;
  344. for (i = 0; i < adev->sdma.num_instances; i++) {
  345. ring = &adev->sdma.instance[i].ring;
  346. wb_offset = (ring->rptr_offs * 4);
  347. mutex_lock(&adev->srbm_mutex);
  348. for (j = 0; j < 16; j++) {
  349. cik_srbm_select(adev, 0, 0, 0, j);
  350. /* SDMA GFX */
  351. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  352. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  353. /* XXX SDMA RLC - todo */
  354. }
  355. cik_srbm_select(adev, 0, 0, 0, 0);
  356. mutex_unlock(&adev->srbm_mutex);
  357. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  358. adev->gfx.config.gb_addr_config & 0x70);
  359. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  360. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  361. /* Set ring buffer size in dwords */
  362. rb_bufsz = order_base_2(ring->ring_size / 4);
  363. rb_cntl = rb_bufsz << 1;
  364. #ifdef __BIG_ENDIAN
  365. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  366. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  367. #endif
  368. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  369. /* Initialize the ring buffer's read and write pointers */
  370. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  371. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  372. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  373. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  374. /* set the wb address whether it's enabled or not */
  375. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  376. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  377. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  378. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  379. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  380. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  381. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  382. ring->wptr = 0;
  383. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  384. /* enable DMA RB */
  385. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  386. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  387. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  388. #ifdef __BIG_ENDIAN
  389. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  390. #endif
  391. /* enable DMA IBs */
  392. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  393. ring->ready = true;
  394. }
  395. cik_sdma_enable(adev, true);
  396. for (i = 0; i < adev->sdma.num_instances; i++) {
  397. ring = &adev->sdma.instance[i].ring;
  398. r = amdgpu_ring_test_ring(ring);
  399. if (r) {
  400. ring->ready = false;
  401. return r;
  402. }
  403. if (adev->mman.buffer_funcs_ring == ring)
  404. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  405. }
  406. return 0;
  407. }
  408. /**
  409. * cik_sdma_rlc_resume - setup and start the async dma engines
  410. *
  411. * @adev: amdgpu_device pointer
  412. *
  413. * Set up the compute DMA queues and enable them (CIK).
  414. * Returns 0 for success, error for failure.
  415. */
  416. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  417. {
  418. /* XXX todo */
  419. return 0;
  420. }
  421. /**
  422. * cik_sdma_load_microcode - load the sDMA ME ucode
  423. *
  424. * @adev: amdgpu_device pointer
  425. *
  426. * Loads the sDMA0/1 ucode.
  427. * Returns 0 for success, -EINVAL if the ucode is not available.
  428. */
  429. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  430. {
  431. const struct sdma_firmware_header_v1_0 *hdr;
  432. const __le32 *fw_data;
  433. u32 fw_size;
  434. int i, j;
  435. /* halt the MEs */
  436. cik_sdma_enable(adev, false);
  437. for (i = 0; i < adev->sdma.num_instances; i++) {
  438. if (!adev->sdma.instance[i].fw)
  439. return -EINVAL;
  440. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  441. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  442. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  443. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  444. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  445. if (adev->sdma.instance[i].feature_version >= 20)
  446. adev->sdma.instance[i].burst_nop = true;
  447. fw_data = (const __le32 *)
  448. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  449. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  450. for (j = 0; j < fw_size; j++)
  451. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  452. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  453. }
  454. return 0;
  455. }
  456. /**
  457. * cik_sdma_start - setup and start the async dma engines
  458. *
  459. * @adev: amdgpu_device pointer
  460. *
  461. * Set up the DMA engines and enable them (CIK).
  462. * Returns 0 for success, error for failure.
  463. */
  464. static int cik_sdma_start(struct amdgpu_device *adev)
  465. {
  466. int r;
  467. r = cik_sdma_load_microcode(adev);
  468. if (r)
  469. return r;
  470. /* halt the engine before programing */
  471. cik_sdma_enable(adev, false);
  472. /* start the gfx rings and rlc compute queues */
  473. r = cik_sdma_gfx_resume(adev);
  474. if (r)
  475. return r;
  476. r = cik_sdma_rlc_resume(adev);
  477. if (r)
  478. return r;
  479. return 0;
  480. }
  481. /**
  482. * cik_sdma_ring_test_ring - simple async dma engine test
  483. *
  484. * @ring: amdgpu_ring structure holding ring information
  485. *
  486. * Test the DMA engine by writing using it to write an
  487. * value to memory. (CIK).
  488. * Returns 0 for success, error for failure.
  489. */
  490. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  491. {
  492. struct amdgpu_device *adev = ring->adev;
  493. unsigned i;
  494. unsigned index;
  495. int r;
  496. u32 tmp;
  497. u64 gpu_addr;
  498. r = amdgpu_wb_get(adev, &index);
  499. if (r) {
  500. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  501. return r;
  502. }
  503. gpu_addr = adev->wb.gpu_addr + (index * 4);
  504. tmp = 0xCAFEDEAD;
  505. adev->wb.wb[index] = cpu_to_le32(tmp);
  506. r = amdgpu_ring_alloc(ring, 5);
  507. if (r) {
  508. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  509. amdgpu_wb_free(adev, index);
  510. return r;
  511. }
  512. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  513. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  514. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  515. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  516. amdgpu_ring_write(ring, 0xDEADBEEF);
  517. amdgpu_ring_commit(ring);
  518. for (i = 0; i < adev->usec_timeout; i++) {
  519. tmp = le32_to_cpu(adev->wb.wb[index]);
  520. if (tmp == 0xDEADBEEF)
  521. break;
  522. DRM_UDELAY(1);
  523. }
  524. if (i < adev->usec_timeout) {
  525. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  526. } else {
  527. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  528. ring->idx, tmp);
  529. r = -EINVAL;
  530. }
  531. amdgpu_wb_free(adev, index);
  532. return r;
  533. }
  534. /**
  535. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  536. *
  537. * @ring: amdgpu_ring structure holding ring information
  538. *
  539. * Test a simple IB in the DMA ring (CIK).
  540. * Returns 0 on success, error on failure.
  541. */
  542. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  543. {
  544. struct amdgpu_device *adev = ring->adev;
  545. struct amdgpu_ib ib;
  546. struct fence *f = NULL;
  547. unsigned index;
  548. int r;
  549. u32 tmp = 0;
  550. u64 gpu_addr;
  551. r = amdgpu_wb_get(adev, &index);
  552. if (r) {
  553. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  554. return r;
  555. }
  556. gpu_addr = adev->wb.gpu_addr + (index * 4);
  557. tmp = 0xCAFEDEAD;
  558. adev->wb.wb[index] = cpu_to_le32(tmp);
  559. memset(&ib, 0, sizeof(ib));
  560. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  561. if (r) {
  562. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  563. goto err0;
  564. }
  565. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  566. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  567. ib.ptr[1] = lower_32_bits(gpu_addr);
  568. ib.ptr[2] = upper_32_bits(gpu_addr);
  569. ib.ptr[3] = 1;
  570. ib.ptr[4] = 0xDEADBEEF;
  571. ib.length_dw = 5;
  572. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  573. if (r)
  574. goto err1;
  575. r = fence_wait(f, false);
  576. if (r) {
  577. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  578. goto err1;
  579. }
  580. tmp = le32_to_cpu(adev->wb.wb[index]);
  581. if (tmp == 0xDEADBEEF) {
  582. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  583. } else {
  584. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  585. r = -EINVAL;
  586. }
  587. err1:
  588. amdgpu_ib_free(adev, &ib, NULL);
  589. fence_put(f);
  590. err0:
  591. amdgpu_wb_free(adev, index);
  592. return r;
  593. }
  594. /**
  595. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  596. *
  597. * @ib: indirect buffer to fill with commands
  598. * @pe: addr of the page entry
  599. * @src: src addr to copy from
  600. * @count: number of page entries to update
  601. *
  602. * Update PTEs by copying them from the GART using sDMA (CIK).
  603. */
  604. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  605. uint64_t pe, uint64_t src,
  606. unsigned count)
  607. {
  608. while (count) {
  609. unsigned bytes = count * 8;
  610. if (bytes > 0x1FFFF8)
  611. bytes = 0x1FFFF8;
  612. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  613. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  614. ib->ptr[ib->length_dw++] = bytes;
  615. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  616. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  617. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  618. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  619. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  620. pe += bytes;
  621. src += bytes;
  622. count -= bytes / 8;
  623. }
  624. }
  625. /**
  626. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  627. *
  628. * @ib: indirect buffer to fill with commands
  629. * @pe: addr of the page entry
  630. * @addr: dst addr to write into pe
  631. * @count: number of page entries to update
  632. * @incr: increase next addr by incr bytes
  633. * @flags: access flags
  634. *
  635. * Update PTEs by writing them manually using sDMA (CIK).
  636. */
  637. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  638. const dma_addr_t *pages_addr, uint64_t pe,
  639. uint64_t addr, unsigned count,
  640. uint32_t incr, uint32_t flags)
  641. {
  642. uint64_t value;
  643. unsigned ndw;
  644. while (count) {
  645. ndw = count * 2;
  646. if (ndw > 0xFFFFE)
  647. ndw = 0xFFFFE;
  648. /* for non-physically contiguous pages (system) */
  649. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  650. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  651. ib->ptr[ib->length_dw++] = pe;
  652. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  653. ib->ptr[ib->length_dw++] = ndw;
  654. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  655. value = amdgpu_vm_map_gart(pages_addr, addr);
  656. addr += incr;
  657. value |= flags;
  658. ib->ptr[ib->length_dw++] = value;
  659. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  660. }
  661. }
  662. }
  663. /**
  664. * cik_sdma_vm_set_pages - update the page tables using sDMA
  665. *
  666. * @ib: indirect buffer to fill with commands
  667. * @pe: addr of the page entry
  668. * @addr: dst addr to write into pe
  669. * @count: number of page entries to update
  670. * @incr: increase next addr by incr bytes
  671. * @flags: access flags
  672. *
  673. * Update the page tables using sDMA (CIK).
  674. */
  675. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  676. uint64_t pe,
  677. uint64_t addr, unsigned count,
  678. uint32_t incr, uint32_t flags)
  679. {
  680. uint64_t value;
  681. unsigned ndw;
  682. while (count) {
  683. ndw = count;
  684. if (ndw > 0x7FFFF)
  685. ndw = 0x7FFFF;
  686. if (flags & AMDGPU_PTE_VALID)
  687. value = addr;
  688. else
  689. value = 0;
  690. /* for physically contiguous pages (vram) */
  691. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  692. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  693. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  694. ib->ptr[ib->length_dw++] = flags; /* mask */
  695. ib->ptr[ib->length_dw++] = 0;
  696. ib->ptr[ib->length_dw++] = value; /* value */
  697. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  698. ib->ptr[ib->length_dw++] = incr; /* increment size */
  699. ib->ptr[ib->length_dw++] = 0;
  700. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  701. pe += ndw * 8;
  702. addr += ndw * incr;
  703. count -= ndw;
  704. }
  705. }
  706. /**
  707. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  708. *
  709. * @ib: indirect buffer to fill with padding
  710. *
  711. */
  712. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  713. {
  714. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  715. u32 pad_count;
  716. int i;
  717. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  718. for (i = 0; i < pad_count; i++)
  719. if (sdma && sdma->burst_nop && (i == 0))
  720. ib->ptr[ib->length_dw++] =
  721. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  722. SDMA_NOP_COUNT(pad_count - 1);
  723. else
  724. ib->ptr[ib->length_dw++] =
  725. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  726. }
  727. /**
  728. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  729. *
  730. * @ring: amdgpu_ring pointer
  731. *
  732. * Make sure all previous operations are completed (CIK).
  733. */
  734. static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  735. {
  736. uint32_t seq = ring->fence_drv.sync_seq;
  737. uint64_t addr = ring->fence_drv.gpu_addr;
  738. /* wait for idle */
  739. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
  740. SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  741. SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
  742. SDMA_POLL_REG_MEM_EXTRA_M));
  743. amdgpu_ring_write(ring, addr & 0xfffffffc);
  744. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  745. amdgpu_ring_write(ring, seq); /* reference */
  746. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  747. amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
  748. }
  749. /**
  750. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  751. *
  752. * @ring: amdgpu_ring pointer
  753. * @vm: amdgpu_vm pointer
  754. *
  755. * Update the page table base and flush the VM TLB
  756. * using sDMA (CIK).
  757. */
  758. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  759. unsigned vm_id, uint64_t pd_addr)
  760. {
  761. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  762. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  763. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  764. if (vm_id < 8) {
  765. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  766. } else {
  767. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  768. }
  769. amdgpu_ring_write(ring, pd_addr >> 12);
  770. /* flush TLB */
  771. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  772. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  773. amdgpu_ring_write(ring, 1 << vm_id);
  774. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  775. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  776. amdgpu_ring_write(ring, 0);
  777. amdgpu_ring_write(ring, 0); /* reference */
  778. amdgpu_ring_write(ring, 0); /* mask */
  779. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  780. }
  781. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  782. bool enable)
  783. {
  784. u32 orig, data;
  785. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  786. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  787. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  788. } else {
  789. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  790. data |= 0xff000000;
  791. if (data != orig)
  792. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  793. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  794. data |= 0xff000000;
  795. if (data != orig)
  796. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  797. }
  798. }
  799. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  800. bool enable)
  801. {
  802. u32 orig, data;
  803. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  804. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  805. data |= 0x100;
  806. if (orig != data)
  807. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  808. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  809. data |= 0x100;
  810. if (orig != data)
  811. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  812. } else {
  813. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  814. data &= ~0x100;
  815. if (orig != data)
  816. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  817. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  818. data &= ~0x100;
  819. if (orig != data)
  820. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  821. }
  822. }
  823. static int cik_sdma_early_init(void *handle)
  824. {
  825. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  826. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  827. cik_sdma_set_ring_funcs(adev);
  828. cik_sdma_set_irq_funcs(adev);
  829. cik_sdma_set_buffer_funcs(adev);
  830. cik_sdma_set_vm_pte_funcs(adev);
  831. return 0;
  832. }
  833. static int cik_sdma_sw_init(void *handle)
  834. {
  835. struct amdgpu_ring *ring;
  836. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  837. int r, i;
  838. r = cik_sdma_init_microcode(adev);
  839. if (r) {
  840. DRM_ERROR("Failed to load sdma firmware!\n");
  841. return r;
  842. }
  843. /* SDMA trap event */
  844. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  845. if (r)
  846. return r;
  847. /* SDMA Privileged inst */
  848. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  849. if (r)
  850. return r;
  851. /* SDMA Privileged inst */
  852. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  853. if (r)
  854. return r;
  855. for (i = 0; i < adev->sdma.num_instances; i++) {
  856. ring = &adev->sdma.instance[i].ring;
  857. ring->ring_obj = NULL;
  858. sprintf(ring->name, "sdma%d", i);
  859. r = amdgpu_ring_init(adev, ring, 1024,
  860. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  861. &adev->sdma.trap_irq,
  862. (i == 0) ?
  863. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  864. AMDGPU_RING_TYPE_SDMA);
  865. if (r)
  866. return r;
  867. }
  868. return r;
  869. }
  870. static int cik_sdma_sw_fini(void *handle)
  871. {
  872. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  873. int i;
  874. for (i = 0; i < adev->sdma.num_instances; i++)
  875. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  876. cik_sdma_free_microcode(adev);
  877. return 0;
  878. }
  879. static int cik_sdma_hw_init(void *handle)
  880. {
  881. int r;
  882. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  883. r = cik_sdma_start(adev);
  884. if (r)
  885. return r;
  886. return r;
  887. }
  888. static int cik_sdma_hw_fini(void *handle)
  889. {
  890. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  891. cik_sdma_enable(adev, false);
  892. return 0;
  893. }
  894. static int cik_sdma_suspend(void *handle)
  895. {
  896. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  897. return cik_sdma_hw_fini(adev);
  898. }
  899. static int cik_sdma_resume(void *handle)
  900. {
  901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  902. return cik_sdma_hw_init(adev);
  903. }
  904. static bool cik_sdma_is_idle(void *handle)
  905. {
  906. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  907. u32 tmp = RREG32(mmSRBM_STATUS2);
  908. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  909. SRBM_STATUS2__SDMA1_BUSY_MASK))
  910. return false;
  911. return true;
  912. }
  913. static int cik_sdma_wait_for_idle(void *handle)
  914. {
  915. unsigned i;
  916. u32 tmp;
  917. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  918. for (i = 0; i < adev->usec_timeout; i++) {
  919. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  920. SRBM_STATUS2__SDMA1_BUSY_MASK);
  921. if (!tmp)
  922. return 0;
  923. udelay(1);
  924. }
  925. return -ETIMEDOUT;
  926. }
  927. static int cik_sdma_soft_reset(void *handle)
  928. {
  929. u32 srbm_soft_reset = 0;
  930. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  931. u32 tmp = RREG32(mmSRBM_STATUS2);
  932. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  933. /* sdma0 */
  934. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  935. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  936. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  937. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  938. }
  939. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  940. /* sdma1 */
  941. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  942. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  943. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  944. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  945. }
  946. if (srbm_soft_reset) {
  947. tmp = RREG32(mmSRBM_SOFT_RESET);
  948. tmp |= srbm_soft_reset;
  949. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  950. WREG32(mmSRBM_SOFT_RESET, tmp);
  951. tmp = RREG32(mmSRBM_SOFT_RESET);
  952. udelay(50);
  953. tmp &= ~srbm_soft_reset;
  954. WREG32(mmSRBM_SOFT_RESET, tmp);
  955. tmp = RREG32(mmSRBM_SOFT_RESET);
  956. /* Wait a little for things to settle down */
  957. udelay(50);
  958. }
  959. return 0;
  960. }
  961. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  962. struct amdgpu_irq_src *src,
  963. unsigned type,
  964. enum amdgpu_interrupt_state state)
  965. {
  966. u32 sdma_cntl;
  967. switch (type) {
  968. case AMDGPU_SDMA_IRQ_TRAP0:
  969. switch (state) {
  970. case AMDGPU_IRQ_STATE_DISABLE:
  971. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  972. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  973. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  974. break;
  975. case AMDGPU_IRQ_STATE_ENABLE:
  976. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  977. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  978. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  979. break;
  980. default:
  981. break;
  982. }
  983. break;
  984. case AMDGPU_SDMA_IRQ_TRAP1:
  985. switch (state) {
  986. case AMDGPU_IRQ_STATE_DISABLE:
  987. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  988. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  989. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  990. break;
  991. case AMDGPU_IRQ_STATE_ENABLE:
  992. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  993. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  994. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  995. break;
  996. default:
  997. break;
  998. }
  999. break;
  1000. default:
  1001. break;
  1002. }
  1003. return 0;
  1004. }
  1005. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1006. struct amdgpu_irq_src *source,
  1007. struct amdgpu_iv_entry *entry)
  1008. {
  1009. u8 instance_id, queue_id;
  1010. instance_id = (entry->ring_id & 0x3) >> 0;
  1011. queue_id = (entry->ring_id & 0xc) >> 2;
  1012. DRM_DEBUG("IH: SDMA trap\n");
  1013. switch (instance_id) {
  1014. case 0:
  1015. switch (queue_id) {
  1016. case 0:
  1017. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1018. break;
  1019. case 1:
  1020. /* XXX compute */
  1021. break;
  1022. case 2:
  1023. /* XXX compute */
  1024. break;
  1025. }
  1026. break;
  1027. case 1:
  1028. switch (queue_id) {
  1029. case 0:
  1030. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1031. break;
  1032. case 1:
  1033. /* XXX compute */
  1034. break;
  1035. case 2:
  1036. /* XXX compute */
  1037. break;
  1038. }
  1039. break;
  1040. }
  1041. return 0;
  1042. }
  1043. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1044. struct amdgpu_irq_src *source,
  1045. struct amdgpu_iv_entry *entry)
  1046. {
  1047. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1048. schedule_work(&adev->reset_work);
  1049. return 0;
  1050. }
  1051. static int cik_sdma_set_clockgating_state(void *handle,
  1052. enum amd_clockgating_state state)
  1053. {
  1054. bool gate = false;
  1055. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1056. if (state == AMD_CG_STATE_GATE)
  1057. gate = true;
  1058. cik_enable_sdma_mgcg(adev, gate);
  1059. cik_enable_sdma_mgls(adev, gate);
  1060. return 0;
  1061. }
  1062. static int cik_sdma_set_powergating_state(void *handle,
  1063. enum amd_powergating_state state)
  1064. {
  1065. return 0;
  1066. }
  1067. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1068. .name = "cik_sdma",
  1069. .early_init = cik_sdma_early_init,
  1070. .late_init = NULL,
  1071. .sw_init = cik_sdma_sw_init,
  1072. .sw_fini = cik_sdma_sw_fini,
  1073. .hw_init = cik_sdma_hw_init,
  1074. .hw_fini = cik_sdma_hw_fini,
  1075. .suspend = cik_sdma_suspend,
  1076. .resume = cik_sdma_resume,
  1077. .is_idle = cik_sdma_is_idle,
  1078. .wait_for_idle = cik_sdma_wait_for_idle,
  1079. .soft_reset = cik_sdma_soft_reset,
  1080. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1081. .set_powergating_state = cik_sdma_set_powergating_state,
  1082. };
  1083. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1084. .get_rptr = cik_sdma_ring_get_rptr,
  1085. .get_wptr = cik_sdma_ring_get_wptr,
  1086. .set_wptr = cik_sdma_ring_set_wptr,
  1087. .parse_cs = NULL,
  1088. .emit_ib = cik_sdma_ring_emit_ib,
  1089. .emit_fence = cik_sdma_ring_emit_fence,
  1090. .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
  1091. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1092. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1093. .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
  1094. .test_ring = cik_sdma_ring_test_ring,
  1095. .test_ib = cik_sdma_ring_test_ib,
  1096. .insert_nop = cik_sdma_ring_insert_nop,
  1097. .pad_ib = cik_sdma_ring_pad_ib,
  1098. };
  1099. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1100. {
  1101. int i;
  1102. for (i = 0; i < adev->sdma.num_instances; i++)
  1103. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1104. }
  1105. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1106. .set = cik_sdma_set_trap_irq_state,
  1107. .process = cik_sdma_process_trap_irq,
  1108. };
  1109. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1110. .process = cik_sdma_process_illegal_inst_irq,
  1111. };
  1112. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1113. {
  1114. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1115. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1116. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1117. }
  1118. /**
  1119. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1120. *
  1121. * @ring: amdgpu_ring structure holding ring information
  1122. * @src_offset: src GPU address
  1123. * @dst_offset: dst GPU address
  1124. * @byte_count: number of bytes to xfer
  1125. *
  1126. * Copy GPU buffers using the DMA engine (CIK).
  1127. * Used by the amdgpu ttm implementation to move pages if
  1128. * registered as the asic copy callback.
  1129. */
  1130. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1131. uint64_t src_offset,
  1132. uint64_t dst_offset,
  1133. uint32_t byte_count)
  1134. {
  1135. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1136. ib->ptr[ib->length_dw++] = byte_count;
  1137. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1138. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1139. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1140. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1141. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1142. }
  1143. /**
  1144. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1145. *
  1146. * @ring: amdgpu_ring structure holding ring information
  1147. * @src_data: value to write to buffer
  1148. * @dst_offset: dst GPU address
  1149. * @byte_count: number of bytes to xfer
  1150. *
  1151. * Fill GPU buffers using the DMA engine (CIK).
  1152. */
  1153. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1154. uint32_t src_data,
  1155. uint64_t dst_offset,
  1156. uint32_t byte_count)
  1157. {
  1158. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1159. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1160. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1161. ib->ptr[ib->length_dw++] = src_data;
  1162. ib->ptr[ib->length_dw++] = byte_count;
  1163. }
  1164. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1165. .copy_max_bytes = 0x1fffff,
  1166. .copy_num_dw = 7,
  1167. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1168. .fill_max_bytes = 0x1fffff,
  1169. .fill_num_dw = 5,
  1170. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1171. };
  1172. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1173. {
  1174. if (adev->mman.buffer_funcs == NULL) {
  1175. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1176. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1177. }
  1178. }
  1179. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1180. .copy_pte = cik_sdma_vm_copy_pte,
  1181. .write_pte = cik_sdma_vm_write_pte,
  1182. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1183. };
  1184. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1185. {
  1186. unsigned i;
  1187. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1188. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1189. for (i = 0; i < adev->sdma.num_instances; i++)
  1190. adev->vm_manager.vm_pte_rings[i] =
  1191. &adev->sdma.instance[i].ring;
  1192. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1193. }
  1194. }