cik.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "amdgpu.h"
  29. #include "amdgpu_atombios.h"
  30. #include "amdgpu_ih.h"
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include "cikd.h"
  34. #include "atom.h"
  35. #include "amd_pcie.h"
  36. #include "cik.h"
  37. #include "gmc_v7_0.h"
  38. #include "cik_ih.h"
  39. #include "dce_v8_0.h"
  40. #include "gfx_v7_0.h"
  41. #include "cik_sdma.h"
  42. #include "uvd_v4_2.h"
  43. #include "vce_v2_0.h"
  44. #include "cik_dpm.h"
  45. #include "uvd/uvd_4_2_d.h"
  46. #include "smu/smu_7_0_1_d.h"
  47. #include "smu/smu_7_0_1_sh_mask.h"
  48. #include "dce/dce_8_0_d.h"
  49. #include "dce/dce_8_0_sh_mask.h"
  50. #include "bif/bif_4_1_d.h"
  51. #include "bif/bif_4_1_sh_mask.h"
  52. #include "gca/gfx_7_2_d.h"
  53. #include "gca/gfx_7_2_enum.h"
  54. #include "gca/gfx_7_2_sh_mask.h"
  55. #include "gmc/gmc_7_1_d.h"
  56. #include "gmc/gmc_7_1_sh_mask.h"
  57. #include "oss/oss_2_0_d.h"
  58. #include "oss/oss_2_0_sh_mask.h"
  59. #include "amdgpu_amdkfd.h"
  60. #include "amdgpu_powerplay.h"
  61. /*
  62. * Indirect registers accessor
  63. */
  64. static u32 cik_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  65. {
  66. unsigned long flags;
  67. u32 r;
  68. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  69. WREG32(mmPCIE_INDEX, reg);
  70. (void)RREG32(mmPCIE_INDEX);
  71. r = RREG32(mmPCIE_DATA);
  72. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  73. return r;
  74. }
  75. static void cik_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  76. {
  77. unsigned long flags;
  78. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  79. WREG32(mmPCIE_INDEX, reg);
  80. (void)RREG32(mmPCIE_INDEX);
  81. WREG32(mmPCIE_DATA, v);
  82. (void)RREG32(mmPCIE_DATA);
  83. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  84. }
  85. static u32 cik_smc_rreg(struct amdgpu_device *adev, u32 reg)
  86. {
  87. unsigned long flags;
  88. u32 r;
  89. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  90. WREG32(mmSMC_IND_INDEX_0, (reg));
  91. r = RREG32(mmSMC_IND_DATA_0);
  92. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  93. return r;
  94. }
  95. static void cik_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  96. {
  97. unsigned long flags;
  98. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  99. WREG32(mmSMC_IND_INDEX_0, (reg));
  100. WREG32(mmSMC_IND_DATA_0, (v));
  101. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  102. }
  103. static u32 cik_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  104. {
  105. unsigned long flags;
  106. u32 r;
  107. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  108. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  109. r = RREG32(mmUVD_CTX_DATA);
  110. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  111. return r;
  112. }
  113. static void cik_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  114. {
  115. unsigned long flags;
  116. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  117. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  118. WREG32(mmUVD_CTX_DATA, (v));
  119. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  120. }
  121. static u32 cik_didt_rreg(struct amdgpu_device *adev, u32 reg)
  122. {
  123. unsigned long flags;
  124. u32 r;
  125. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  126. WREG32(mmDIDT_IND_INDEX, (reg));
  127. r = RREG32(mmDIDT_IND_DATA);
  128. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  129. return r;
  130. }
  131. static void cik_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  132. {
  133. unsigned long flags;
  134. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  135. WREG32(mmDIDT_IND_INDEX, (reg));
  136. WREG32(mmDIDT_IND_DATA, (v));
  137. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  138. }
  139. static const u32 bonaire_golden_spm_registers[] =
  140. {
  141. 0xc200, 0xe0ffffff, 0xe0000000
  142. };
  143. static const u32 bonaire_golden_common_registers[] =
  144. {
  145. 0x31dc, 0xffffffff, 0x00000800,
  146. 0x31dd, 0xffffffff, 0x00000800,
  147. 0x31e6, 0xffffffff, 0x00007fbf,
  148. 0x31e7, 0xffffffff, 0x00007faf
  149. };
  150. static const u32 bonaire_golden_registers[] =
  151. {
  152. 0xcd5, 0x00000333, 0x00000333,
  153. 0xcd4, 0x000c0fc0, 0x00040200,
  154. 0x2684, 0x00010000, 0x00058208,
  155. 0xf000, 0xffff1fff, 0x00140000,
  156. 0xf080, 0xfdfc0fff, 0x00000100,
  157. 0xf08d, 0x40000000, 0x40000200,
  158. 0x260c, 0xffffffff, 0x00000000,
  159. 0x260d, 0xf00fffff, 0x00000400,
  160. 0x260e, 0x0002021c, 0x00020200,
  161. 0x31e, 0x00000080, 0x00000000,
  162. 0x16ec, 0x000000f0, 0x00000070,
  163. 0x16f0, 0xf0311fff, 0x80300000,
  164. 0x263e, 0x73773777, 0x12010001,
  165. 0xd43, 0x00810000, 0x408af000,
  166. 0x1c0c, 0x31000111, 0x00000011,
  167. 0xbd2, 0x73773777, 0x12010001,
  168. 0x883, 0x00007fb6, 0x0021a1b1,
  169. 0x884, 0x00007fb6, 0x002021b1,
  170. 0x860, 0x00007fb6, 0x00002191,
  171. 0x886, 0x00007fb6, 0x002121b1,
  172. 0x887, 0x00007fb6, 0x002021b1,
  173. 0x877, 0x00007fb6, 0x00002191,
  174. 0x878, 0x00007fb6, 0x00002191,
  175. 0xd8a, 0x0000003f, 0x0000000a,
  176. 0xd8b, 0x0000003f, 0x0000000a,
  177. 0xab9, 0x00073ffe, 0x000022a2,
  178. 0x903, 0x000007ff, 0x00000000,
  179. 0x2285, 0xf000003f, 0x00000007,
  180. 0x22fc, 0x00002001, 0x00000001,
  181. 0x22c9, 0xffffffff, 0x00ffffff,
  182. 0xc281, 0x0000ff0f, 0x00000000,
  183. 0xa293, 0x07ffffff, 0x06000000,
  184. 0x136, 0x00000fff, 0x00000100,
  185. 0xf9e, 0x00000001, 0x00000002,
  186. 0x2440, 0x03000000, 0x0362c688,
  187. 0x2300, 0x000000ff, 0x00000001,
  188. 0x390, 0x00001fff, 0x00001fff,
  189. 0x2418, 0x0000007f, 0x00000020,
  190. 0x2542, 0x00010000, 0x00010000,
  191. 0x2b05, 0x000003ff, 0x000000f3,
  192. 0x2b03, 0xffffffff, 0x00001032
  193. };
  194. static const u32 bonaire_mgcg_cgcg_init[] =
  195. {
  196. 0x3108, 0xffffffff, 0xfffffffc,
  197. 0xc200, 0xffffffff, 0xe0000000,
  198. 0xf0a8, 0xffffffff, 0x00000100,
  199. 0xf082, 0xffffffff, 0x00000100,
  200. 0xf0b0, 0xffffffff, 0xc0000100,
  201. 0xf0b2, 0xffffffff, 0xc0000100,
  202. 0xf0b1, 0xffffffff, 0xc0000100,
  203. 0x1579, 0xffffffff, 0x00600100,
  204. 0xf0a0, 0xffffffff, 0x00000100,
  205. 0xf085, 0xffffffff, 0x06000100,
  206. 0xf088, 0xffffffff, 0x00000100,
  207. 0xf086, 0xffffffff, 0x06000100,
  208. 0xf081, 0xffffffff, 0x00000100,
  209. 0xf0b8, 0xffffffff, 0x00000100,
  210. 0xf089, 0xffffffff, 0x00000100,
  211. 0xf080, 0xffffffff, 0x00000100,
  212. 0xf08c, 0xffffffff, 0x00000100,
  213. 0xf08d, 0xffffffff, 0x00000100,
  214. 0xf094, 0xffffffff, 0x00000100,
  215. 0xf095, 0xffffffff, 0x00000100,
  216. 0xf096, 0xffffffff, 0x00000100,
  217. 0xf097, 0xffffffff, 0x00000100,
  218. 0xf098, 0xffffffff, 0x00000100,
  219. 0xf09f, 0xffffffff, 0x00000100,
  220. 0xf09e, 0xffffffff, 0x00000100,
  221. 0xf084, 0xffffffff, 0x06000100,
  222. 0xf0a4, 0xffffffff, 0x00000100,
  223. 0xf09d, 0xffffffff, 0x00000100,
  224. 0xf0ad, 0xffffffff, 0x00000100,
  225. 0xf0ac, 0xffffffff, 0x00000100,
  226. 0xf09c, 0xffffffff, 0x00000100,
  227. 0xc200, 0xffffffff, 0xe0000000,
  228. 0xf008, 0xffffffff, 0x00010000,
  229. 0xf009, 0xffffffff, 0x00030002,
  230. 0xf00a, 0xffffffff, 0x00040007,
  231. 0xf00b, 0xffffffff, 0x00060005,
  232. 0xf00c, 0xffffffff, 0x00090008,
  233. 0xf00d, 0xffffffff, 0x00010000,
  234. 0xf00e, 0xffffffff, 0x00030002,
  235. 0xf00f, 0xffffffff, 0x00040007,
  236. 0xf010, 0xffffffff, 0x00060005,
  237. 0xf011, 0xffffffff, 0x00090008,
  238. 0xf012, 0xffffffff, 0x00010000,
  239. 0xf013, 0xffffffff, 0x00030002,
  240. 0xf014, 0xffffffff, 0x00040007,
  241. 0xf015, 0xffffffff, 0x00060005,
  242. 0xf016, 0xffffffff, 0x00090008,
  243. 0xf017, 0xffffffff, 0x00010000,
  244. 0xf018, 0xffffffff, 0x00030002,
  245. 0xf019, 0xffffffff, 0x00040007,
  246. 0xf01a, 0xffffffff, 0x00060005,
  247. 0xf01b, 0xffffffff, 0x00090008,
  248. 0xf01c, 0xffffffff, 0x00010000,
  249. 0xf01d, 0xffffffff, 0x00030002,
  250. 0xf01e, 0xffffffff, 0x00040007,
  251. 0xf01f, 0xffffffff, 0x00060005,
  252. 0xf020, 0xffffffff, 0x00090008,
  253. 0xf021, 0xffffffff, 0x00010000,
  254. 0xf022, 0xffffffff, 0x00030002,
  255. 0xf023, 0xffffffff, 0x00040007,
  256. 0xf024, 0xffffffff, 0x00060005,
  257. 0xf025, 0xffffffff, 0x00090008,
  258. 0xf026, 0xffffffff, 0x00010000,
  259. 0xf027, 0xffffffff, 0x00030002,
  260. 0xf028, 0xffffffff, 0x00040007,
  261. 0xf029, 0xffffffff, 0x00060005,
  262. 0xf02a, 0xffffffff, 0x00090008,
  263. 0xf000, 0xffffffff, 0x96e00200,
  264. 0x21c2, 0xffffffff, 0x00900100,
  265. 0x3109, 0xffffffff, 0x0020003f,
  266. 0xe, 0xffffffff, 0x0140001c,
  267. 0xf, 0x000f0000, 0x000f0000,
  268. 0x88, 0xffffffff, 0xc060000c,
  269. 0x89, 0xc0000fff, 0x00000100,
  270. 0x3e4, 0xffffffff, 0x00000100,
  271. 0x3e6, 0x00000101, 0x00000000,
  272. 0x82a, 0xffffffff, 0x00000104,
  273. 0x1579, 0xff000fff, 0x00000100,
  274. 0xc33, 0xc0000fff, 0x00000104,
  275. 0x3079, 0x00000001, 0x00000001,
  276. 0x3403, 0xff000ff0, 0x00000100,
  277. 0x3603, 0xff000ff0, 0x00000100
  278. };
  279. static const u32 spectre_golden_spm_registers[] =
  280. {
  281. 0xc200, 0xe0ffffff, 0xe0000000
  282. };
  283. static const u32 spectre_golden_common_registers[] =
  284. {
  285. 0x31dc, 0xffffffff, 0x00000800,
  286. 0x31dd, 0xffffffff, 0x00000800,
  287. 0x31e6, 0xffffffff, 0x00007fbf,
  288. 0x31e7, 0xffffffff, 0x00007faf
  289. };
  290. static const u32 spectre_golden_registers[] =
  291. {
  292. 0xf000, 0xffff1fff, 0x96940200,
  293. 0xf003, 0xffff0001, 0xff000000,
  294. 0xf080, 0xfffc0fff, 0x00000100,
  295. 0x1bb6, 0x00010101, 0x00010000,
  296. 0x260d, 0xf00fffff, 0x00000400,
  297. 0x260e, 0xfffffffc, 0x00020200,
  298. 0x16ec, 0x000000f0, 0x00000070,
  299. 0x16f0, 0xf0311fff, 0x80300000,
  300. 0x263e, 0x73773777, 0x12010001,
  301. 0x26df, 0x00ff0000, 0x00fc0000,
  302. 0xbd2, 0x73773777, 0x12010001,
  303. 0x2285, 0xf000003f, 0x00000007,
  304. 0x22c9, 0xffffffff, 0x00ffffff,
  305. 0xa0d4, 0x3f3f3fff, 0x00000082,
  306. 0xa0d5, 0x0000003f, 0x00000000,
  307. 0xf9e, 0x00000001, 0x00000002,
  308. 0x244f, 0xffff03df, 0x00000004,
  309. 0x31da, 0x00000008, 0x00000008,
  310. 0x2300, 0x000008ff, 0x00000800,
  311. 0x2542, 0x00010000, 0x00010000,
  312. 0x2b03, 0xffffffff, 0x54763210,
  313. 0x853e, 0x01ff01ff, 0x00000002,
  314. 0x8526, 0x007ff800, 0x00200000,
  315. 0x8057, 0xffffffff, 0x00000f40,
  316. 0xc24d, 0xffffffff, 0x00000001
  317. };
  318. static const u32 spectre_mgcg_cgcg_init[] =
  319. {
  320. 0x3108, 0xffffffff, 0xfffffffc,
  321. 0xc200, 0xffffffff, 0xe0000000,
  322. 0xf0a8, 0xffffffff, 0x00000100,
  323. 0xf082, 0xffffffff, 0x00000100,
  324. 0xf0b0, 0xffffffff, 0x00000100,
  325. 0xf0b2, 0xffffffff, 0x00000100,
  326. 0xf0b1, 0xffffffff, 0x00000100,
  327. 0x1579, 0xffffffff, 0x00600100,
  328. 0xf0a0, 0xffffffff, 0x00000100,
  329. 0xf085, 0xffffffff, 0x06000100,
  330. 0xf088, 0xffffffff, 0x00000100,
  331. 0xf086, 0xffffffff, 0x06000100,
  332. 0xf081, 0xffffffff, 0x00000100,
  333. 0xf0b8, 0xffffffff, 0x00000100,
  334. 0xf089, 0xffffffff, 0x00000100,
  335. 0xf080, 0xffffffff, 0x00000100,
  336. 0xf08c, 0xffffffff, 0x00000100,
  337. 0xf08d, 0xffffffff, 0x00000100,
  338. 0xf094, 0xffffffff, 0x00000100,
  339. 0xf095, 0xffffffff, 0x00000100,
  340. 0xf096, 0xffffffff, 0x00000100,
  341. 0xf097, 0xffffffff, 0x00000100,
  342. 0xf098, 0xffffffff, 0x00000100,
  343. 0xf09f, 0xffffffff, 0x00000100,
  344. 0xf09e, 0xffffffff, 0x00000100,
  345. 0xf084, 0xffffffff, 0x06000100,
  346. 0xf0a4, 0xffffffff, 0x00000100,
  347. 0xf09d, 0xffffffff, 0x00000100,
  348. 0xf0ad, 0xffffffff, 0x00000100,
  349. 0xf0ac, 0xffffffff, 0x00000100,
  350. 0xf09c, 0xffffffff, 0x00000100,
  351. 0xc200, 0xffffffff, 0xe0000000,
  352. 0xf008, 0xffffffff, 0x00010000,
  353. 0xf009, 0xffffffff, 0x00030002,
  354. 0xf00a, 0xffffffff, 0x00040007,
  355. 0xf00b, 0xffffffff, 0x00060005,
  356. 0xf00c, 0xffffffff, 0x00090008,
  357. 0xf00d, 0xffffffff, 0x00010000,
  358. 0xf00e, 0xffffffff, 0x00030002,
  359. 0xf00f, 0xffffffff, 0x00040007,
  360. 0xf010, 0xffffffff, 0x00060005,
  361. 0xf011, 0xffffffff, 0x00090008,
  362. 0xf012, 0xffffffff, 0x00010000,
  363. 0xf013, 0xffffffff, 0x00030002,
  364. 0xf014, 0xffffffff, 0x00040007,
  365. 0xf015, 0xffffffff, 0x00060005,
  366. 0xf016, 0xffffffff, 0x00090008,
  367. 0xf017, 0xffffffff, 0x00010000,
  368. 0xf018, 0xffffffff, 0x00030002,
  369. 0xf019, 0xffffffff, 0x00040007,
  370. 0xf01a, 0xffffffff, 0x00060005,
  371. 0xf01b, 0xffffffff, 0x00090008,
  372. 0xf01c, 0xffffffff, 0x00010000,
  373. 0xf01d, 0xffffffff, 0x00030002,
  374. 0xf01e, 0xffffffff, 0x00040007,
  375. 0xf01f, 0xffffffff, 0x00060005,
  376. 0xf020, 0xffffffff, 0x00090008,
  377. 0xf021, 0xffffffff, 0x00010000,
  378. 0xf022, 0xffffffff, 0x00030002,
  379. 0xf023, 0xffffffff, 0x00040007,
  380. 0xf024, 0xffffffff, 0x00060005,
  381. 0xf025, 0xffffffff, 0x00090008,
  382. 0xf026, 0xffffffff, 0x00010000,
  383. 0xf027, 0xffffffff, 0x00030002,
  384. 0xf028, 0xffffffff, 0x00040007,
  385. 0xf029, 0xffffffff, 0x00060005,
  386. 0xf02a, 0xffffffff, 0x00090008,
  387. 0xf02b, 0xffffffff, 0x00010000,
  388. 0xf02c, 0xffffffff, 0x00030002,
  389. 0xf02d, 0xffffffff, 0x00040007,
  390. 0xf02e, 0xffffffff, 0x00060005,
  391. 0xf02f, 0xffffffff, 0x00090008,
  392. 0xf000, 0xffffffff, 0x96e00200,
  393. 0x21c2, 0xffffffff, 0x00900100,
  394. 0x3109, 0xffffffff, 0x0020003f,
  395. 0xe, 0xffffffff, 0x0140001c,
  396. 0xf, 0x000f0000, 0x000f0000,
  397. 0x88, 0xffffffff, 0xc060000c,
  398. 0x89, 0xc0000fff, 0x00000100,
  399. 0x3e4, 0xffffffff, 0x00000100,
  400. 0x3e6, 0x00000101, 0x00000000,
  401. 0x82a, 0xffffffff, 0x00000104,
  402. 0x1579, 0xff000fff, 0x00000100,
  403. 0xc33, 0xc0000fff, 0x00000104,
  404. 0x3079, 0x00000001, 0x00000001,
  405. 0x3403, 0xff000ff0, 0x00000100,
  406. 0x3603, 0xff000ff0, 0x00000100
  407. };
  408. static const u32 kalindi_golden_spm_registers[] =
  409. {
  410. 0xc200, 0xe0ffffff, 0xe0000000
  411. };
  412. static const u32 kalindi_golden_common_registers[] =
  413. {
  414. 0x31dc, 0xffffffff, 0x00000800,
  415. 0x31dd, 0xffffffff, 0x00000800,
  416. 0x31e6, 0xffffffff, 0x00007fbf,
  417. 0x31e7, 0xffffffff, 0x00007faf
  418. };
  419. static const u32 kalindi_golden_registers[] =
  420. {
  421. 0xf000, 0xffffdfff, 0x6e944040,
  422. 0x1579, 0xff607fff, 0xfc000100,
  423. 0xf088, 0xff000fff, 0x00000100,
  424. 0xf089, 0xff000fff, 0x00000100,
  425. 0xf080, 0xfffc0fff, 0x00000100,
  426. 0x1bb6, 0x00010101, 0x00010000,
  427. 0x260c, 0xffffffff, 0x00000000,
  428. 0x260d, 0xf00fffff, 0x00000400,
  429. 0x16ec, 0x000000f0, 0x00000070,
  430. 0x16f0, 0xf0311fff, 0x80300000,
  431. 0x263e, 0x73773777, 0x12010001,
  432. 0x263f, 0xffffffff, 0x00000010,
  433. 0x26df, 0x00ff0000, 0x00fc0000,
  434. 0x200c, 0x00001f0f, 0x0000100a,
  435. 0xbd2, 0x73773777, 0x12010001,
  436. 0x902, 0x000fffff, 0x000c007f,
  437. 0x2285, 0xf000003f, 0x00000007,
  438. 0x22c9, 0x3fff3fff, 0x00ffcfff,
  439. 0xc281, 0x0000ff0f, 0x00000000,
  440. 0xa293, 0x07ffffff, 0x06000000,
  441. 0x136, 0x00000fff, 0x00000100,
  442. 0xf9e, 0x00000001, 0x00000002,
  443. 0x31da, 0x00000008, 0x00000008,
  444. 0x2300, 0x000000ff, 0x00000003,
  445. 0x853e, 0x01ff01ff, 0x00000002,
  446. 0x8526, 0x007ff800, 0x00200000,
  447. 0x8057, 0xffffffff, 0x00000f40,
  448. 0x2231, 0x001f3ae3, 0x00000082,
  449. 0x2235, 0x0000001f, 0x00000010,
  450. 0xc24d, 0xffffffff, 0x00000000
  451. };
  452. static const u32 kalindi_mgcg_cgcg_init[] =
  453. {
  454. 0x3108, 0xffffffff, 0xfffffffc,
  455. 0xc200, 0xffffffff, 0xe0000000,
  456. 0xf0a8, 0xffffffff, 0x00000100,
  457. 0xf082, 0xffffffff, 0x00000100,
  458. 0xf0b0, 0xffffffff, 0x00000100,
  459. 0xf0b2, 0xffffffff, 0x00000100,
  460. 0xf0b1, 0xffffffff, 0x00000100,
  461. 0x1579, 0xffffffff, 0x00600100,
  462. 0xf0a0, 0xffffffff, 0x00000100,
  463. 0xf085, 0xffffffff, 0x06000100,
  464. 0xf088, 0xffffffff, 0x00000100,
  465. 0xf086, 0xffffffff, 0x06000100,
  466. 0xf081, 0xffffffff, 0x00000100,
  467. 0xf0b8, 0xffffffff, 0x00000100,
  468. 0xf089, 0xffffffff, 0x00000100,
  469. 0xf080, 0xffffffff, 0x00000100,
  470. 0xf08c, 0xffffffff, 0x00000100,
  471. 0xf08d, 0xffffffff, 0x00000100,
  472. 0xf094, 0xffffffff, 0x00000100,
  473. 0xf095, 0xffffffff, 0x00000100,
  474. 0xf096, 0xffffffff, 0x00000100,
  475. 0xf097, 0xffffffff, 0x00000100,
  476. 0xf098, 0xffffffff, 0x00000100,
  477. 0xf09f, 0xffffffff, 0x00000100,
  478. 0xf09e, 0xffffffff, 0x00000100,
  479. 0xf084, 0xffffffff, 0x06000100,
  480. 0xf0a4, 0xffffffff, 0x00000100,
  481. 0xf09d, 0xffffffff, 0x00000100,
  482. 0xf0ad, 0xffffffff, 0x00000100,
  483. 0xf0ac, 0xffffffff, 0x00000100,
  484. 0xf09c, 0xffffffff, 0x00000100,
  485. 0xc200, 0xffffffff, 0xe0000000,
  486. 0xf008, 0xffffffff, 0x00010000,
  487. 0xf009, 0xffffffff, 0x00030002,
  488. 0xf00a, 0xffffffff, 0x00040007,
  489. 0xf00b, 0xffffffff, 0x00060005,
  490. 0xf00c, 0xffffffff, 0x00090008,
  491. 0xf00d, 0xffffffff, 0x00010000,
  492. 0xf00e, 0xffffffff, 0x00030002,
  493. 0xf00f, 0xffffffff, 0x00040007,
  494. 0xf010, 0xffffffff, 0x00060005,
  495. 0xf011, 0xffffffff, 0x00090008,
  496. 0xf000, 0xffffffff, 0x96e00200,
  497. 0x21c2, 0xffffffff, 0x00900100,
  498. 0x3109, 0xffffffff, 0x0020003f,
  499. 0xe, 0xffffffff, 0x0140001c,
  500. 0xf, 0x000f0000, 0x000f0000,
  501. 0x88, 0xffffffff, 0xc060000c,
  502. 0x89, 0xc0000fff, 0x00000100,
  503. 0x82a, 0xffffffff, 0x00000104,
  504. 0x1579, 0xff000fff, 0x00000100,
  505. 0xc33, 0xc0000fff, 0x00000104,
  506. 0x3079, 0x00000001, 0x00000001,
  507. 0x3403, 0xff000ff0, 0x00000100,
  508. 0x3603, 0xff000ff0, 0x00000100
  509. };
  510. static const u32 hawaii_golden_spm_registers[] =
  511. {
  512. 0xc200, 0xe0ffffff, 0xe0000000
  513. };
  514. static const u32 hawaii_golden_common_registers[] =
  515. {
  516. 0xc200, 0xffffffff, 0xe0000000,
  517. 0xa0d4, 0xffffffff, 0x3a00161a,
  518. 0xa0d5, 0xffffffff, 0x0000002e,
  519. 0x2684, 0xffffffff, 0x00018208,
  520. 0x263e, 0xffffffff, 0x12011003
  521. };
  522. static const u32 hawaii_golden_registers[] =
  523. {
  524. 0xcd5, 0x00000333, 0x00000333,
  525. 0x2684, 0x00010000, 0x00058208,
  526. 0x260c, 0xffffffff, 0x00000000,
  527. 0x260d, 0xf00fffff, 0x00000400,
  528. 0x260e, 0x0002021c, 0x00020200,
  529. 0x31e, 0x00000080, 0x00000000,
  530. 0x16ec, 0x000000f0, 0x00000070,
  531. 0x16f0, 0xf0311fff, 0x80300000,
  532. 0xd43, 0x00810000, 0x408af000,
  533. 0x1c0c, 0x31000111, 0x00000011,
  534. 0xbd2, 0x73773777, 0x12010001,
  535. 0x848, 0x0000007f, 0x0000001b,
  536. 0x877, 0x00007fb6, 0x00002191,
  537. 0xd8a, 0x0000003f, 0x0000000a,
  538. 0xd8b, 0x0000003f, 0x0000000a,
  539. 0xab9, 0x00073ffe, 0x000022a2,
  540. 0x903, 0x000007ff, 0x00000000,
  541. 0x22fc, 0x00002001, 0x00000001,
  542. 0x22c9, 0xffffffff, 0x00ffffff,
  543. 0xc281, 0x0000ff0f, 0x00000000,
  544. 0xa293, 0x07ffffff, 0x06000000,
  545. 0xf9e, 0x00000001, 0x00000002,
  546. 0x31da, 0x00000008, 0x00000008,
  547. 0x31dc, 0x00000f00, 0x00000800,
  548. 0x31dd, 0x00000f00, 0x00000800,
  549. 0x31e6, 0x00ffffff, 0x00ff7fbf,
  550. 0x31e7, 0x00ffffff, 0x00ff7faf,
  551. 0x2300, 0x000000ff, 0x00000800,
  552. 0x390, 0x00001fff, 0x00001fff,
  553. 0x2418, 0x0000007f, 0x00000020,
  554. 0x2542, 0x00010000, 0x00010000,
  555. 0x2b80, 0x00100000, 0x000ff07c,
  556. 0x2b05, 0x000003ff, 0x0000000f,
  557. 0x2b04, 0xffffffff, 0x7564fdec,
  558. 0x2b03, 0xffffffff, 0x3120b9a8,
  559. 0x2b02, 0x20000000, 0x0f9c0000
  560. };
  561. static const u32 hawaii_mgcg_cgcg_init[] =
  562. {
  563. 0x3108, 0xffffffff, 0xfffffffd,
  564. 0xc200, 0xffffffff, 0xe0000000,
  565. 0xf0a8, 0xffffffff, 0x00000100,
  566. 0xf082, 0xffffffff, 0x00000100,
  567. 0xf0b0, 0xffffffff, 0x00000100,
  568. 0xf0b2, 0xffffffff, 0x00000100,
  569. 0xf0b1, 0xffffffff, 0x00000100,
  570. 0x1579, 0xffffffff, 0x00200100,
  571. 0xf0a0, 0xffffffff, 0x00000100,
  572. 0xf085, 0xffffffff, 0x06000100,
  573. 0xf088, 0xffffffff, 0x00000100,
  574. 0xf086, 0xffffffff, 0x06000100,
  575. 0xf081, 0xffffffff, 0x00000100,
  576. 0xf0b8, 0xffffffff, 0x00000100,
  577. 0xf089, 0xffffffff, 0x00000100,
  578. 0xf080, 0xffffffff, 0x00000100,
  579. 0xf08c, 0xffffffff, 0x00000100,
  580. 0xf08d, 0xffffffff, 0x00000100,
  581. 0xf094, 0xffffffff, 0x00000100,
  582. 0xf095, 0xffffffff, 0x00000100,
  583. 0xf096, 0xffffffff, 0x00000100,
  584. 0xf097, 0xffffffff, 0x00000100,
  585. 0xf098, 0xffffffff, 0x00000100,
  586. 0xf09f, 0xffffffff, 0x00000100,
  587. 0xf09e, 0xffffffff, 0x00000100,
  588. 0xf084, 0xffffffff, 0x06000100,
  589. 0xf0a4, 0xffffffff, 0x00000100,
  590. 0xf09d, 0xffffffff, 0x00000100,
  591. 0xf0ad, 0xffffffff, 0x00000100,
  592. 0xf0ac, 0xffffffff, 0x00000100,
  593. 0xf09c, 0xffffffff, 0x00000100,
  594. 0xc200, 0xffffffff, 0xe0000000,
  595. 0xf008, 0xffffffff, 0x00010000,
  596. 0xf009, 0xffffffff, 0x00030002,
  597. 0xf00a, 0xffffffff, 0x00040007,
  598. 0xf00b, 0xffffffff, 0x00060005,
  599. 0xf00c, 0xffffffff, 0x00090008,
  600. 0xf00d, 0xffffffff, 0x00010000,
  601. 0xf00e, 0xffffffff, 0x00030002,
  602. 0xf00f, 0xffffffff, 0x00040007,
  603. 0xf010, 0xffffffff, 0x00060005,
  604. 0xf011, 0xffffffff, 0x00090008,
  605. 0xf012, 0xffffffff, 0x00010000,
  606. 0xf013, 0xffffffff, 0x00030002,
  607. 0xf014, 0xffffffff, 0x00040007,
  608. 0xf015, 0xffffffff, 0x00060005,
  609. 0xf016, 0xffffffff, 0x00090008,
  610. 0xf017, 0xffffffff, 0x00010000,
  611. 0xf018, 0xffffffff, 0x00030002,
  612. 0xf019, 0xffffffff, 0x00040007,
  613. 0xf01a, 0xffffffff, 0x00060005,
  614. 0xf01b, 0xffffffff, 0x00090008,
  615. 0xf01c, 0xffffffff, 0x00010000,
  616. 0xf01d, 0xffffffff, 0x00030002,
  617. 0xf01e, 0xffffffff, 0x00040007,
  618. 0xf01f, 0xffffffff, 0x00060005,
  619. 0xf020, 0xffffffff, 0x00090008,
  620. 0xf021, 0xffffffff, 0x00010000,
  621. 0xf022, 0xffffffff, 0x00030002,
  622. 0xf023, 0xffffffff, 0x00040007,
  623. 0xf024, 0xffffffff, 0x00060005,
  624. 0xf025, 0xffffffff, 0x00090008,
  625. 0xf026, 0xffffffff, 0x00010000,
  626. 0xf027, 0xffffffff, 0x00030002,
  627. 0xf028, 0xffffffff, 0x00040007,
  628. 0xf029, 0xffffffff, 0x00060005,
  629. 0xf02a, 0xffffffff, 0x00090008,
  630. 0xf02b, 0xffffffff, 0x00010000,
  631. 0xf02c, 0xffffffff, 0x00030002,
  632. 0xf02d, 0xffffffff, 0x00040007,
  633. 0xf02e, 0xffffffff, 0x00060005,
  634. 0xf02f, 0xffffffff, 0x00090008,
  635. 0xf030, 0xffffffff, 0x00010000,
  636. 0xf031, 0xffffffff, 0x00030002,
  637. 0xf032, 0xffffffff, 0x00040007,
  638. 0xf033, 0xffffffff, 0x00060005,
  639. 0xf034, 0xffffffff, 0x00090008,
  640. 0xf035, 0xffffffff, 0x00010000,
  641. 0xf036, 0xffffffff, 0x00030002,
  642. 0xf037, 0xffffffff, 0x00040007,
  643. 0xf038, 0xffffffff, 0x00060005,
  644. 0xf039, 0xffffffff, 0x00090008,
  645. 0xf03a, 0xffffffff, 0x00010000,
  646. 0xf03b, 0xffffffff, 0x00030002,
  647. 0xf03c, 0xffffffff, 0x00040007,
  648. 0xf03d, 0xffffffff, 0x00060005,
  649. 0xf03e, 0xffffffff, 0x00090008,
  650. 0x30c6, 0xffffffff, 0x00020200,
  651. 0xcd4, 0xffffffff, 0x00000200,
  652. 0x570, 0xffffffff, 0x00000400,
  653. 0x157a, 0xffffffff, 0x00000000,
  654. 0xbd4, 0xffffffff, 0x00000902,
  655. 0xf000, 0xffffffff, 0x96940200,
  656. 0x21c2, 0xffffffff, 0x00900100,
  657. 0x3109, 0xffffffff, 0x0020003f,
  658. 0xe, 0xffffffff, 0x0140001c,
  659. 0xf, 0x000f0000, 0x000f0000,
  660. 0x88, 0xffffffff, 0xc060000c,
  661. 0x89, 0xc0000fff, 0x00000100,
  662. 0x3e4, 0xffffffff, 0x00000100,
  663. 0x3e6, 0x00000101, 0x00000000,
  664. 0x82a, 0xffffffff, 0x00000104,
  665. 0x1579, 0xff000fff, 0x00000100,
  666. 0xc33, 0xc0000fff, 0x00000104,
  667. 0x3079, 0x00000001, 0x00000001,
  668. 0x3403, 0xff000ff0, 0x00000100,
  669. 0x3603, 0xff000ff0, 0x00000100
  670. };
  671. static const u32 godavari_golden_registers[] =
  672. {
  673. 0x1579, 0xff607fff, 0xfc000100,
  674. 0x1bb6, 0x00010101, 0x00010000,
  675. 0x260c, 0xffffffff, 0x00000000,
  676. 0x260c0, 0xf00fffff, 0x00000400,
  677. 0x184c, 0xffffffff, 0x00010000,
  678. 0x16ec, 0x000000f0, 0x00000070,
  679. 0x16f0, 0xf0311fff, 0x80300000,
  680. 0x263e, 0x73773777, 0x12010001,
  681. 0x263f, 0xffffffff, 0x00000010,
  682. 0x200c, 0x00001f0f, 0x0000100a,
  683. 0xbd2, 0x73773777, 0x12010001,
  684. 0x902, 0x000fffff, 0x000c007f,
  685. 0x2285, 0xf000003f, 0x00000007,
  686. 0x22c9, 0xffffffff, 0x00ff0fff,
  687. 0xc281, 0x0000ff0f, 0x00000000,
  688. 0xa293, 0x07ffffff, 0x06000000,
  689. 0x136, 0x00000fff, 0x00000100,
  690. 0x3405, 0x00010000, 0x00810001,
  691. 0x3605, 0x00010000, 0x00810001,
  692. 0xf9e, 0x00000001, 0x00000002,
  693. 0x31da, 0x00000008, 0x00000008,
  694. 0x31dc, 0x00000f00, 0x00000800,
  695. 0x31dd, 0x00000f00, 0x00000800,
  696. 0x31e6, 0x00ffffff, 0x00ff7fbf,
  697. 0x31e7, 0x00ffffff, 0x00ff7faf,
  698. 0x2300, 0x000000ff, 0x00000001,
  699. 0x853e, 0x01ff01ff, 0x00000002,
  700. 0x8526, 0x007ff800, 0x00200000,
  701. 0x8057, 0xffffffff, 0x00000f40,
  702. 0x2231, 0x001f3ae3, 0x00000082,
  703. 0x2235, 0x0000001f, 0x00000010,
  704. 0xc24d, 0xffffffff, 0x00000000
  705. };
  706. static void cik_init_golden_registers(struct amdgpu_device *adev)
  707. {
  708. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  709. mutex_lock(&adev->grbm_idx_mutex);
  710. switch (adev->asic_type) {
  711. case CHIP_BONAIRE:
  712. amdgpu_program_register_sequence(adev,
  713. bonaire_mgcg_cgcg_init,
  714. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  715. amdgpu_program_register_sequence(adev,
  716. bonaire_golden_registers,
  717. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  718. amdgpu_program_register_sequence(adev,
  719. bonaire_golden_common_registers,
  720. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  721. amdgpu_program_register_sequence(adev,
  722. bonaire_golden_spm_registers,
  723. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  724. break;
  725. case CHIP_KABINI:
  726. amdgpu_program_register_sequence(adev,
  727. kalindi_mgcg_cgcg_init,
  728. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  729. amdgpu_program_register_sequence(adev,
  730. kalindi_golden_registers,
  731. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  732. amdgpu_program_register_sequence(adev,
  733. kalindi_golden_common_registers,
  734. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  735. amdgpu_program_register_sequence(adev,
  736. kalindi_golden_spm_registers,
  737. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  738. break;
  739. case CHIP_MULLINS:
  740. amdgpu_program_register_sequence(adev,
  741. kalindi_mgcg_cgcg_init,
  742. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  743. amdgpu_program_register_sequence(adev,
  744. godavari_golden_registers,
  745. (const u32)ARRAY_SIZE(godavari_golden_registers));
  746. amdgpu_program_register_sequence(adev,
  747. kalindi_golden_common_registers,
  748. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  749. amdgpu_program_register_sequence(adev,
  750. kalindi_golden_spm_registers,
  751. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  752. break;
  753. case CHIP_KAVERI:
  754. amdgpu_program_register_sequence(adev,
  755. spectre_mgcg_cgcg_init,
  756. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  757. amdgpu_program_register_sequence(adev,
  758. spectre_golden_registers,
  759. (const u32)ARRAY_SIZE(spectre_golden_registers));
  760. amdgpu_program_register_sequence(adev,
  761. spectre_golden_common_registers,
  762. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  763. amdgpu_program_register_sequence(adev,
  764. spectre_golden_spm_registers,
  765. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  766. break;
  767. case CHIP_HAWAII:
  768. amdgpu_program_register_sequence(adev,
  769. hawaii_mgcg_cgcg_init,
  770. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  771. amdgpu_program_register_sequence(adev,
  772. hawaii_golden_registers,
  773. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  774. amdgpu_program_register_sequence(adev,
  775. hawaii_golden_common_registers,
  776. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  777. amdgpu_program_register_sequence(adev,
  778. hawaii_golden_spm_registers,
  779. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  780. break;
  781. default:
  782. break;
  783. }
  784. mutex_unlock(&adev->grbm_idx_mutex);
  785. }
  786. /**
  787. * cik_get_xclk - get the xclk
  788. *
  789. * @adev: amdgpu_device pointer
  790. *
  791. * Returns the reference clock used by the gfx engine
  792. * (CIK).
  793. */
  794. static u32 cik_get_xclk(struct amdgpu_device *adev)
  795. {
  796. u32 reference_clock = adev->clock.spll.reference_freq;
  797. if (adev->flags & AMD_IS_APU) {
  798. if (RREG32_SMC(ixGENERAL_PWRMGT) & GENERAL_PWRMGT__GPU_COUNTER_CLK_MASK)
  799. return reference_clock / 2;
  800. } else {
  801. if (RREG32_SMC(ixCG_CLKPIN_CNTL) & CG_CLKPIN_CNTL__XTALIN_DIVIDE_MASK)
  802. return reference_clock / 4;
  803. }
  804. return reference_clock;
  805. }
  806. /**
  807. * cik_srbm_select - select specific register instances
  808. *
  809. * @adev: amdgpu_device pointer
  810. * @me: selected ME (micro engine)
  811. * @pipe: pipe
  812. * @queue: queue
  813. * @vmid: VMID
  814. *
  815. * Switches the currently active registers instances. Some
  816. * registers are instanced per VMID, others are instanced per
  817. * me/pipe/queue combination.
  818. */
  819. void cik_srbm_select(struct amdgpu_device *adev,
  820. u32 me, u32 pipe, u32 queue, u32 vmid)
  821. {
  822. u32 srbm_gfx_cntl =
  823. (((pipe << SRBM_GFX_CNTL__PIPEID__SHIFT) & SRBM_GFX_CNTL__PIPEID_MASK)|
  824. ((me << SRBM_GFX_CNTL__MEID__SHIFT) & SRBM_GFX_CNTL__MEID_MASK)|
  825. ((vmid << SRBM_GFX_CNTL__VMID__SHIFT) & SRBM_GFX_CNTL__VMID_MASK)|
  826. ((queue << SRBM_GFX_CNTL__QUEUEID__SHIFT) & SRBM_GFX_CNTL__QUEUEID_MASK));
  827. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  828. }
  829. static void cik_vga_set_state(struct amdgpu_device *adev, bool state)
  830. {
  831. uint32_t tmp;
  832. tmp = RREG32(mmCONFIG_CNTL);
  833. if (!state)
  834. tmp |= CONFIG_CNTL__VGA_DIS_MASK;
  835. else
  836. tmp &= ~CONFIG_CNTL__VGA_DIS_MASK;
  837. WREG32(mmCONFIG_CNTL, tmp);
  838. }
  839. static bool cik_read_disabled_bios(struct amdgpu_device *adev)
  840. {
  841. u32 bus_cntl;
  842. u32 d1vga_control = 0;
  843. u32 d2vga_control = 0;
  844. u32 vga_render_control = 0;
  845. u32 rom_cntl;
  846. bool r;
  847. bus_cntl = RREG32(mmBUS_CNTL);
  848. if (adev->mode_info.num_crtc) {
  849. d1vga_control = RREG32(mmD1VGA_CONTROL);
  850. d2vga_control = RREG32(mmD2VGA_CONTROL);
  851. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  852. }
  853. rom_cntl = RREG32_SMC(ixROM_CNTL);
  854. /* enable the rom */
  855. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  856. if (adev->mode_info.num_crtc) {
  857. /* Disable VGA mode */
  858. WREG32(mmD1VGA_CONTROL,
  859. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  860. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  861. WREG32(mmD2VGA_CONTROL,
  862. (d2vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  863. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  864. WREG32(mmVGA_RENDER_CONTROL,
  865. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  866. }
  867. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  868. r = amdgpu_read_bios(adev);
  869. /* restore regs */
  870. WREG32(mmBUS_CNTL, bus_cntl);
  871. if (adev->mode_info.num_crtc) {
  872. WREG32(mmD1VGA_CONTROL, d1vga_control);
  873. WREG32(mmD2VGA_CONTROL, d2vga_control);
  874. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  875. }
  876. WREG32_SMC(ixROM_CNTL, rom_cntl);
  877. return r;
  878. }
  879. static bool cik_read_bios_from_rom(struct amdgpu_device *adev,
  880. u8 *bios, u32 length_bytes)
  881. {
  882. u32 *dw_ptr;
  883. unsigned long flags;
  884. u32 i, length_dw;
  885. if (bios == NULL)
  886. return false;
  887. if (length_bytes == 0)
  888. return false;
  889. /* APU vbios image is part of sbios image */
  890. if (adev->flags & AMD_IS_APU)
  891. return false;
  892. dw_ptr = (u32 *)bios;
  893. length_dw = ALIGN(length_bytes, 4) / 4;
  894. /* take the smc lock since we are using the smc index */
  895. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  896. /* set rom index to 0 */
  897. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  898. WREG32(mmSMC_IND_DATA_0, 0);
  899. /* set index to data for continous read */
  900. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  901. for (i = 0; i < length_dw; i++)
  902. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  903. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  904. return true;
  905. }
  906. static u32 cik_get_virtual_caps(struct amdgpu_device *adev)
  907. {
  908. /* CIK does not support SR-IOV */
  909. return 0;
  910. }
  911. static const struct amdgpu_allowed_register_entry cik_allowed_read_registers[] = {
  912. {mmGRBM_STATUS, false},
  913. {mmGB_ADDR_CONFIG, false},
  914. {mmMC_ARB_RAMCFG, false},
  915. {mmGB_TILE_MODE0, false},
  916. {mmGB_TILE_MODE1, false},
  917. {mmGB_TILE_MODE2, false},
  918. {mmGB_TILE_MODE3, false},
  919. {mmGB_TILE_MODE4, false},
  920. {mmGB_TILE_MODE5, false},
  921. {mmGB_TILE_MODE6, false},
  922. {mmGB_TILE_MODE7, false},
  923. {mmGB_TILE_MODE8, false},
  924. {mmGB_TILE_MODE9, false},
  925. {mmGB_TILE_MODE10, false},
  926. {mmGB_TILE_MODE11, false},
  927. {mmGB_TILE_MODE12, false},
  928. {mmGB_TILE_MODE13, false},
  929. {mmGB_TILE_MODE14, false},
  930. {mmGB_TILE_MODE15, false},
  931. {mmGB_TILE_MODE16, false},
  932. {mmGB_TILE_MODE17, false},
  933. {mmGB_TILE_MODE18, false},
  934. {mmGB_TILE_MODE19, false},
  935. {mmGB_TILE_MODE20, false},
  936. {mmGB_TILE_MODE21, false},
  937. {mmGB_TILE_MODE22, false},
  938. {mmGB_TILE_MODE23, false},
  939. {mmGB_TILE_MODE24, false},
  940. {mmGB_TILE_MODE25, false},
  941. {mmGB_TILE_MODE26, false},
  942. {mmGB_TILE_MODE27, false},
  943. {mmGB_TILE_MODE28, false},
  944. {mmGB_TILE_MODE29, false},
  945. {mmGB_TILE_MODE30, false},
  946. {mmGB_TILE_MODE31, false},
  947. {mmGB_MACROTILE_MODE0, false},
  948. {mmGB_MACROTILE_MODE1, false},
  949. {mmGB_MACROTILE_MODE2, false},
  950. {mmGB_MACROTILE_MODE3, false},
  951. {mmGB_MACROTILE_MODE4, false},
  952. {mmGB_MACROTILE_MODE5, false},
  953. {mmGB_MACROTILE_MODE6, false},
  954. {mmGB_MACROTILE_MODE7, false},
  955. {mmGB_MACROTILE_MODE8, false},
  956. {mmGB_MACROTILE_MODE9, false},
  957. {mmGB_MACROTILE_MODE10, false},
  958. {mmGB_MACROTILE_MODE11, false},
  959. {mmGB_MACROTILE_MODE12, false},
  960. {mmGB_MACROTILE_MODE13, false},
  961. {mmGB_MACROTILE_MODE14, false},
  962. {mmGB_MACROTILE_MODE15, false},
  963. {mmCC_RB_BACKEND_DISABLE, false, true},
  964. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  965. {mmGB_BACKEND_MAP, false, false},
  966. {mmPA_SC_RASTER_CONFIG, false, true},
  967. {mmPA_SC_RASTER_CONFIG_1, false, true},
  968. };
  969. static uint32_t cik_read_indexed_register(struct amdgpu_device *adev,
  970. u32 se_num, u32 sh_num,
  971. u32 reg_offset)
  972. {
  973. uint32_t val;
  974. mutex_lock(&adev->grbm_idx_mutex);
  975. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  976. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  977. val = RREG32(reg_offset);
  978. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  979. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  980. mutex_unlock(&adev->grbm_idx_mutex);
  981. return val;
  982. }
  983. static int cik_read_register(struct amdgpu_device *adev, u32 se_num,
  984. u32 sh_num, u32 reg_offset, u32 *value)
  985. {
  986. uint32_t i;
  987. *value = 0;
  988. for (i = 0; i < ARRAY_SIZE(cik_allowed_read_registers); i++) {
  989. if (reg_offset != cik_allowed_read_registers[i].reg_offset)
  990. continue;
  991. if (!cik_allowed_read_registers[i].untouched)
  992. *value = cik_allowed_read_registers[i].grbm_indexed ?
  993. cik_read_indexed_register(adev, se_num,
  994. sh_num, reg_offset) :
  995. RREG32(reg_offset);
  996. return 0;
  997. }
  998. return -EINVAL;
  999. }
  1000. struct kv_reset_save_regs {
  1001. u32 gmcon_reng_execute;
  1002. u32 gmcon_misc;
  1003. u32 gmcon_misc3;
  1004. };
  1005. static void kv_save_regs_for_reset(struct amdgpu_device *adev,
  1006. struct kv_reset_save_regs *save)
  1007. {
  1008. save->gmcon_reng_execute = RREG32(mmGMCON_RENG_EXECUTE);
  1009. save->gmcon_misc = RREG32(mmGMCON_MISC);
  1010. save->gmcon_misc3 = RREG32(mmGMCON_MISC3);
  1011. WREG32(mmGMCON_RENG_EXECUTE, save->gmcon_reng_execute &
  1012. ~GMCON_RENG_EXECUTE__RENG_EXECUTE_ON_PWR_UP_MASK);
  1013. WREG32(mmGMCON_MISC, save->gmcon_misc &
  1014. ~(GMCON_MISC__RENG_EXECUTE_ON_REG_UPDATE_MASK |
  1015. GMCON_MISC__STCTRL_STUTTER_EN_MASK));
  1016. }
  1017. static void kv_restore_regs_for_reset(struct amdgpu_device *adev,
  1018. struct kv_reset_save_regs *save)
  1019. {
  1020. int i;
  1021. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1022. WREG32(mmGMCON_PGFSM_CONFIG, 0x200010ff);
  1023. for (i = 0; i < 5; i++)
  1024. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1025. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1026. WREG32(mmGMCON_PGFSM_CONFIG, 0x300010ff);
  1027. for (i = 0; i < 5; i++)
  1028. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1029. WREG32(mmGMCON_PGFSM_WRITE, 0x210000);
  1030. WREG32(mmGMCON_PGFSM_CONFIG, 0xa00010ff);
  1031. for (i = 0; i < 5; i++)
  1032. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1033. WREG32(mmGMCON_PGFSM_WRITE, 0x21003);
  1034. WREG32(mmGMCON_PGFSM_CONFIG, 0xb00010ff);
  1035. for (i = 0; i < 5; i++)
  1036. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1037. WREG32(mmGMCON_PGFSM_WRITE, 0x2b00);
  1038. WREG32(mmGMCON_PGFSM_CONFIG, 0xc00010ff);
  1039. for (i = 0; i < 5; i++)
  1040. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1041. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1042. WREG32(mmGMCON_PGFSM_CONFIG, 0xd00010ff);
  1043. for (i = 0; i < 5; i++)
  1044. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1045. WREG32(mmGMCON_PGFSM_WRITE, 0x420000);
  1046. WREG32(mmGMCON_PGFSM_CONFIG, 0x100010ff);
  1047. for (i = 0; i < 5; i++)
  1048. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1049. WREG32(mmGMCON_PGFSM_WRITE, 0x120202);
  1050. WREG32(mmGMCON_PGFSM_CONFIG, 0x500010ff);
  1051. for (i = 0; i < 5; i++)
  1052. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1053. WREG32(mmGMCON_PGFSM_WRITE, 0x3e3e36);
  1054. WREG32(mmGMCON_PGFSM_CONFIG, 0x600010ff);
  1055. for (i = 0; i < 5; i++)
  1056. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1057. WREG32(mmGMCON_PGFSM_WRITE, 0x373f3e);
  1058. WREG32(mmGMCON_PGFSM_CONFIG, 0x700010ff);
  1059. for (i = 0; i < 5; i++)
  1060. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1061. WREG32(mmGMCON_PGFSM_WRITE, 0x3e1332);
  1062. WREG32(mmGMCON_PGFSM_CONFIG, 0xe00010ff);
  1063. WREG32(mmGMCON_MISC3, save->gmcon_misc3);
  1064. WREG32(mmGMCON_MISC, save->gmcon_misc);
  1065. WREG32(mmGMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  1066. }
  1067. static int cik_gpu_pci_config_reset(struct amdgpu_device *adev)
  1068. {
  1069. struct kv_reset_save_regs kv_save = { 0 };
  1070. u32 i;
  1071. int r = -EINVAL;
  1072. dev_info(adev->dev, "GPU pci config reset\n");
  1073. if (adev->flags & AMD_IS_APU)
  1074. kv_save_regs_for_reset(adev, &kv_save);
  1075. /* disable BM */
  1076. pci_clear_master(adev->pdev);
  1077. /* reset */
  1078. amdgpu_pci_config_reset(adev);
  1079. udelay(100);
  1080. /* wait for asic to come out of reset */
  1081. for (i = 0; i < adev->usec_timeout; i++) {
  1082. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  1083. /* enable BM */
  1084. pci_set_master(adev->pdev);
  1085. r = 0;
  1086. break;
  1087. }
  1088. udelay(1);
  1089. }
  1090. /* does asic init need to be run first??? */
  1091. if (adev->flags & AMD_IS_APU)
  1092. kv_restore_regs_for_reset(adev, &kv_save);
  1093. return r;
  1094. }
  1095. static void cik_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  1096. {
  1097. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  1098. if (hung)
  1099. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1100. else
  1101. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1102. WREG32(mmBIOS_SCRATCH_3, tmp);
  1103. }
  1104. /**
  1105. * cik_asic_reset - soft reset GPU
  1106. *
  1107. * @adev: amdgpu_device pointer
  1108. *
  1109. * Look up which blocks are hung and attempt
  1110. * to reset them.
  1111. * Returns 0 for success.
  1112. */
  1113. static int cik_asic_reset(struct amdgpu_device *adev)
  1114. {
  1115. int r;
  1116. cik_set_bios_scratch_engine_hung(adev, true);
  1117. r = cik_gpu_pci_config_reset(adev);
  1118. cik_set_bios_scratch_engine_hung(adev, false);
  1119. return r;
  1120. }
  1121. static int cik_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  1122. u32 cntl_reg, u32 status_reg)
  1123. {
  1124. int r, i;
  1125. struct atom_clock_dividers dividers;
  1126. uint32_t tmp;
  1127. r = amdgpu_atombios_get_clock_dividers(adev,
  1128. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1129. clock, false, &dividers);
  1130. if (r)
  1131. return r;
  1132. tmp = RREG32_SMC(cntl_reg);
  1133. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  1134. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  1135. tmp |= dividers.post_divider;
  1136. WREG32_SMC(cntl_reg, tmp);
  1137. for (i = 0; i < 100; i++) {
  1138. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  1139. break;
  1140. mdelay(10);
  1141. }
  1142. if (i == 100)
  1143. return -ETIMEDOUT;
  1144. return 0;
  1145. }
  1146. static int cik_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  1147. {
  1148. int r = 0;
  1149. r = cik_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  1150. if (r)
  1151. return r;
  1152. r = cik_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  1153. return r;
  1154. }
  1155. static int cik_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  1156. {
  1157. int r, i;
  1158. struct atom_clock_dividers dividers;
  1159. u32 tmp;
  1160. r = amdgpu_atombios_get_clock_dividers(adev,
  1161. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1162. ecclk, false, &dividers);
  1163. if (r)
  1164. return r;
  1165. for (i = 0; i < 100; i++) {
  1166. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  1167. break;
  1168. mdelay(10);
  1169. }
  1170. if (i == 100)
  1171. return -ETIMEDOUT;
  1172. tmp = RREG32_SMC(ixCG_ECLK_CNTL);
  1173. tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
  1174. CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
  1175. tmp |= dividers.post_divider;
  1176. WREG32_SMC(ixCG_ECLK_CNTL, tmp);
  1177. for (i = 0; i < 100; i++) {
  1178. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  1179. break;
  1180. mdelay(10);
  1181. }
  1182. if (i == 100)
  1183. return -ETIMEDOUT;
  1184. return 0;
  1185. }
  1186. static void cik_pcie_gen3_enable(struct amdgpu_device *adev)
  1187. {
  1188. struct pci_dev *root = adev->pdev->bus->self;
  1189. int bridge_pos, gpu_pos;
  1190. u32 speed_cntl, current_data_rate;
  1191. int i;
  1192. u16 tmp16;
  1193. if (pci_is_root_bus(adev->pdev->bus))
  1194. return;
  1195. if (amdgpu_pcie_gen2 == 0)
  1196. return;
  1197. if (adev->flags & AMD_IS_APU)
  1198. return;
  1199. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  1200. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  1201. return;
  1202. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL);
  1203. current_data_rate = (speed_cntl & PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK) >>
  1204. PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
  1205. if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3) {
  1206. if (current_data_rate == 2) {
  1207. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  1208. return;
  1209. }
  1210. DRM_INFO("enabling PCIE gen 3 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1211. } else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2) {
  1212. if (current_data_rate == 1) {
  1213. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  1214. return;
  1215. }
  1216. DRM_INFO("enabling PCIE gen 2 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1217. }
  1218. bridge_pos = pci_pcie_cap(root);
  1219. if (!bridge_pos)
  1220. return;
  1221. gpu_pos = pci_pcie_cap(adev->pdev);
  1222. if (!gpu_pos)
  1223. return;
  1224. if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3) {
  1225. /* re-try equalization if gen3 is not already enabled */
  1226. if (current_data_rate != 2) {
  1227. u16 bridge_cfg, gpu_cfg;
  1228. u16 bridge_cfg2, gpu_cfg2;
  1229. u32 max_lw, current_lw, tmp;
  1230. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1231. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1232. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  1233. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1234. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  1235. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1236. tmp = RREG32_PCIE(ixPCIE_LC_STATUS1);
  1237. max_lw = (tmp & PCIE_LC_STATUS1__LC_DETECTED_LINK_WIDTH_MASK) >>
  1238. PCIE_LC_STATUS1__LC_DETECTED_LINK_WIDTH__SHIFT;
  1239. current_lw = (tmp & PCIE_LC_STATUS1__LC_OPERATING_LINK_WIDTH_MASK)
  1240. >> PCIE_LC_STATUS1__LC_OPERATING_LINK_WIDTH__SHIFT;
  1241. if (current_lw < max_lw) {
  1242. tmp = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL);
  1243. if (tmp & PCIE_LC_LINK_WIDTH_CNTL__LC_RENEGOTIATION_SUPPORT_MASK) {
  1244. tmp &= ~(PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_MASK |
  1245. PCIE_LC_LINK_WIDTH_CNTL__LC_UPCONFIGURE_DIS_MASK);
  1246. tmp |= (max_lw <<
  1247. PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH__SHIFT);
  1248. tmp |= PCIE_LC_LINK_WIDTH_CNTL__LC_UPCONFIGURE_SUPPORT_MASK |
  1249. PCIE_LC_LINK_WIDTH_CNTL__LC_RENEGOTIATE_EN_MASK |
  1250. PCIE_LC_LINK_WIDTH_CNTL__LC_RECONFIG_NOW_MASK;
  1251. WREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL, tmp);
  1252. }
  1253. }
  1254. for (i = 0; i < 10; i++) {
  1255. /* check status */
  1256. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  1257. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  1258. break;
  1259. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1260. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1261. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  1262. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  1263. tmp = RREG32_PCIE(ixPCIE_LC_CNTL4);
  1264. tmp |= PCIE_LC_CNTL4__LC_SET_QUIESCE_MASK;
  1265. WREG32_PCIE(ixPCIE_LC_CNTL4, tmp);
  1266. tmp = RREG32_PCIE(ixPCIE_LC_CNTL4);
  1267. tmp |= PCIE_LC_CNTL4__LC_REDO_EQ_MASK;
  1268. WREG32_PCIE(ixPCIE_LC_CNTL4, tmp);
  1269. mdelay(100);
  1270. /* linkctl */
  1271. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  1272. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1273. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  1274. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1275. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  1276. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1277. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  1278. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1279. /* linkctl2 */
  1280. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  1281. tmp16 &= ~((1 << 4) | (7 << 9));
  1282. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  1283. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  1284. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1285. tmp16 &= ~((1 << 4) | (7 << 9));
  1286. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  1287. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1288. tmp = RREG32_PCIE(ixPCIE_LC_CNTL4);
  1289. tmp &= ~PCIE_LC_CNTL4__LC_SET_QUIESCE_MASK;
  1290. WREG32_PCIE(ixPCIE_LC_CNTL4, tmp);
  1291. }
  1292. }
  1293. }
  1294. /* set the link speed */
  1295. speed_cntl |= PCIE_LC_SPEED_CNTL__LC_FORCE_EN_SW_SPEED_CHANGE_MASK |
  1296. PCIE_LC_SPEED_CNTL__LC_FORCE_DIS_HW_SPEED_CHANGE_MASK;
  1297. speed_cntl &= ~PCIE_LC_SPEED_CNTL__LC_FORCE_DIS_SW_SPEED_CHANGE_MASK;
  1298. WREG32_PCIE(ixPCIE_LC_SPEED_CNTL, speed_cntl);
  1299. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1300. tmp16 &= ~0xf;
  1301. if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)
  1302. tmp16 |= 3; /* gen3 */
  1303. else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2)
  1304. tmp16 |= 2; /* gen2 */
  1305. else
  1306. tmp16 |= 1; /* gen1 */
  1307. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1308. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL);
  1309. speed_cntl |= PCIE_LC_SPEED_CNTL__LC_INITIATE_LINK_SPEED_CHANGE_MASK;
  1310. WREG32_PCIE(ixPCIE_LC_SPEED_CNTL, speed_cntl);
  1311. for (i = 0; i < adev->usec_timeout; i++) {
  1312. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL);
  1313. if ((speed_cntl & PCIE_LC_SPEED_CNTL__LC_INITIATE_LINK_SPEED_CHANGE_MASK) == 0)
  1314. break;
  1315. udelay(1);
  1316. }
  1317. }
  1318. static void cik_program_aspm(struct amdgpu_device *adev)
  1319. {
  1320. u32 data, orig;
  1321. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  1322. bool disable_clkreq = false;
  1323. if (amdgpu_aspm == 0)
  1324. return;
  1325. if (pci_is_root_bus(adev->pdev->bus))
  1326. return;
  1327. /* XXX double check APUs */
  1328. if (adev->flags & AMD_IS_APU)
  1329. return;
  1330. orig = data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL);
  1331. data &= ~PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS_MASK;
  1332. data |= (0x24 << PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS__SHIFT) |
  1333. PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS_OVERRIDE_EN_MASK;
  1334. if (orig != data)
  1335. WREG32_PCIE(ixPCIE_LC_N_FTS_CNTL, data);
  1336. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL3);
  1337. data |= PCIE_LC_CNTL3__LC_GO_TO_RECOVERY_MASK;
  1338. if (orig != data)
  1339. WREG32_PCIE(ixPCIE_LC_CNTL3, data);
  1340. orig = data = RREG32_PCIE(ixPCIE_P_CNTL);
  1341. data |= PCIE_P_CNTL__P_IGNORE_EDB_ERR_MASK;
  1342. if (orig != data)
  1343. WREG32_PCIE(ixPCIE_P_CNTL, data);
  1344. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL);
  1345. data &= ~(PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK |
  1346. PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK);
  1347. data |= PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
  1348. if (!disable_l0s)
  1349. data |= (7 << PCIE_LC_CNTL__LC_L0S_INACTIVITY__SHIFT);
  1350. if (!disable_l1) {
  1351. data |= (7 << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT);
  1352. data &= ~PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
  1353. if (orig != data)
  1354. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1355. if (!disable_plloff_in_l1) {
  1356. bool clk_req_support;
  1357. orig = data = RREG32_PCIE(ixPB0_PIF_PWRDOWN_0);
  1358. data &= ~(PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0_MASK |
  1359. PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0_MASK);
  1360. data |= (7 << PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0__SHIFT) |
  1361. (7 << PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0__SHIFT);
  1362. if (orig != data)
  1363. WREG32_PCIE(ixPB0_PIF_PWRDOWN_0, data);
  1364. orig = data = RREG32_PCIE(ixPB0_PIF_PWRDOWN_1);
  1365. data &= ~(PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1_MASK |
  1366. PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1_MASK);
  1367. data |= (7 << PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1__SHIFT) |
  1368. (7 << PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1__SHIFT);
  1369. if (orig != data)
  1370. WREG32_PCIE(ixPB0_PIF_PWRDOWN_1, data);
  1371. orig = data = RREG32_PCIE(ixPB1_PIF_PWRDOWN_0);
  1372. data &= ~(PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0_MASK |
  1373. PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0_MASK);
  1374. data |= (7 << PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0__SHIFT) |
  1375. (7 << PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0__SHIFT);
  1376. if (orig != data)
  1377. WREG32_PCIE(ixPB1_PIF_PWRDOWN_0, data);
  1378. orig = data = RREG32_PCIE(ixPB1_PIF_PWRDOWN_1);
  1379. data &= ~(PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1_MASK |
  1380. PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1_MASK);
  1381. data |= (7 << PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1__SHIFT) |
  1382. (7 << PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1__SHIFT);
  1383. if (orig != data)
  1384. WREG32_PCIE(ixPB1_PIF_PWRDOWN_1, data);
  1385. orig = data = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL);
  1386. data &= ~PCIE_LC_LINK_WIDTH_CNTL__LC_DYN_LANES_PWR_STATE_MASK;
  1387. data |= ~(3 << PCIE_LC_LINK_WIDTH_CNTL__LC_DYN_LANES_PWR_STATE__SHIFT);
  1388. if (orig != data)
  1389. WREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL, data);
  1390. if (!disable_clkreq) {
  1391. struct pci_dev *root = adev->pdev->bus->self;
  1392. u32 lnkcap;
  1393. clk_req_support = false;
  1394. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  1395. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  1396. clk_req_support = true;
  1397. } else {
  1398. clk_req_support = false;
  1399. }
  1400. if (clk_req_support) {
  1401. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL2);
  1402. data |= PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L1_MASK |
  1403. PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L23_MASK;
  1404. if (orig != data)
  1405. WREG32_PCIE(ixPCIE_LC_CNTL2, data);
  1406. orig = data = RREG32_SMC(ixTHM_CLK_CNTL);
  1407. data &= ~(THM_CLK_CNTL__CMON_CLK_SEL_MASK |
  1408. THM_CLK_CNTL__TMON_CLK_SEL_MASK);
  1409. data |= (1 << THM_CLK_CNTL__CMON_CLK_SEL__SHIFT) |
  1410. (1 << THM_CLK_CNTL__TMON_CLK_SEL__SHIFT);
  1411. if (orig != data)
  1412. WREG32_SMC(ixTHM_CLK_CNTL, data);
  1413. orig = data = RREG32_SMC(ixMISC_CLK_CTRL);
  1414. data &= ~(MISC_CLK_CTRL__DEEP_SLEEP_CLK_SEL_MASK |
  1415. MISC_CLK_CTRL__ZCLK_SEL_MASK);
  1416. data |= (1 << MISC_CLK_CTRL__DEEP_SLEEP_CLK_SEL__SHIFT) |
  1417. (1 << MISC_CLK_CTRL__ZCLK_SEL__SHIFT);
  1418. if (orig != data)
  1419. WREG32_SMC(ixMISC_CLK_CTRL, data);
  1420. orig = data = RREG32_SMC(ixCG_CLKPIN_CNTL);
  1421. data &= ~CG_CLKPIN_CNTL__BCLK_AS_XCLK_MASK;
  1422. if (orig != data)
  1423. WREG32_SMC(ixCG_CLKPIN_CNTL, data);
  1424. orig = data = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  1425. data &= ~CG_CLKPIN_CNTL_2__FORCE_BIF_REFCLK_EN_MASK;
  1426. if (orig != data)
  1427. WREG32_SMC(ixCG_CLKPIN_CNTL_2, data);
  1428. orig = data = RREG32_SMC(ixMPLL_BYPASSCLK_SEL);
  1429. data &= ~MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK;
  1430. data |= (4 << MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT);
  1431. if (orig != data)
  1432. WREG32_SMC(ixMPLL_BYPASSCLK_SEL, data);
  1433. }
  1434. }
  1435. } else {
  1436. if (orig != data)
  1437. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1438. }
  1439. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  1440. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1441. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1442. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1443. if (orig != data)
  1444. WREG32_PCIE(ixPCIE_CNTL2, data);
  1445. if (!disable_l0s) {
  1446. data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL);
  1447. if ((data & PCIE_LC_N_FTS_CNTL__LC_N_FTS_MASK) ==
  1448. PCIE_LC_N_FTS_CNTL__LC_N_FTS_MASK) {
  1449. data = RREG32_PCIE(ixPCIE_LC_STATUS1);
  1450. if ((data & PCIE_LC_STATUS1__LC_REVERSE_XMIT_MASK) &&
  1451. (data & PCIE_LC_STATUS1__LC_REVERSE_RCVR_MASK)) {
  1452. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL);
  1453. data &= ~PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK;
  1454. if (orig != data)
  1455. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1456. }
  1457. }
  1458. }
  1459. }
  1460. static uint32_t cik_get_rev_id(struct amdgpu_device *adev)
  1461. {
  1462. return (RREG32(mmCC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1463. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1464. }
  1465. static const struct amdgpu_ip_block_version bonaire_ip_blocks[] =
  1466. {
  1467. /* ORDER MATTERS! */
  1468. {
  1469. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1470. .major = 1,
  1471. .minor = 0,
  1472. .rev = 0,
  1473. .funcs = &cik_common_ip_funcs,
  1474. },
  1475. {
  1476. .type = AMD_IP_BLOCK_TYPE_GMC,
  1477. .major = 7,
  1478. .minor = 0,
  1479. .rev = 0,
  1480. .funcs = &gmc_v7_0_ip_funcs,
  1481. },
  1482. {
  1483. .type = AMD_IP_BLOCK_TYPE_IH,
  1484. .major = 2,
  1485. .minor = 0,
  1486. .rev = 0,
  1487. .funcs = &cik_ih_ip_funcs,
  1488. },
  1489. {
  1490. .type = AMD_IP_BLOCK_TYPE_SMC,
  1491. .major = 7,
  1492. .minor = 0,
  1493. .rev = 0,
  1494. .funcs = &amdgpu_pp_ip_funcs,
  1495. },
  1496. {
  1497. .type = AMD_IP_BLOCK_TYPE_DCE,
  1498. .major = 8,
  1499. .minor = 2,
  1500. .rev = 0,
  1501. .funcs = &dce_v8_0_ip_funcs,
  1502. },
  1503. {
  1504. .type = AMD_IP_BLOCK_TYPE_GFX,
  1505. .major = 7,
  1506. .minor = 2,
  1507. .rev = 0,
  1508. .funcs = &gfx_v7_0_ip_funcs,
  1509. },
  1510. {
  1511. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1512. .major = 2,
  1513. .minor = 0,
  1514. .rev = 0,
  1515. .funcs = &cik_sdma_ip_funcs,
  1516. },
  1517. {
  1518. .type = AMD_IP_BLOCK_TYPE_UVD,
  1519. .major = 4,
  1520. .minor = 2,
  1521. .rev = 0,
  1522. .funcs = &uvd_v4_2_ip_funcs,
  1523. },
  1524. {
  1525. .type = AMD_IP_BLOCK_TYPE_VCE,
  1526. .major = 2,
  1527. .minor = 0,
  1528. .rev = 0,
  1529. .funcs = &vce_v2_0_ip_funcs,
  1530. },
  1531. };
  1532. static const struct amdgpu_ip_block_version hawaii_ip_blocks[] =
  1533. {
  1534. /* ORDER MATTERS! */
  1535. {
  1536. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1537. .major = 1,
  1538. .minor = 0,
  1539. .rev = 0,
  1540. .funcs = &cik_common_ip_funcs,
  1541. },
  1542. {
  1543. .type = AMD_IP_BLOCK_TYPE_GMC,
  1544. .major = 7,
  1545. .minor = 0,
  1546. .rev = 0,
  1547. .funcs = &gmc_v7_0_ip_funcs,
  1548. },
  1549. {
  1550. .type = AMD_IP_BLOCK_TYPE_IH,
  1551. .major = 2,
  1552. .minor = 0,
  1553. .rev = 0,
  1554. .funcs = &cik_ih_ip_funcs,
  1555. },
  1556. {
  1557. .type = AMD_IP_BLOCK_TYPE_SMC,
  1558. .major = 7,
  1559. .minor = 0,
  1560. .rev = 0,
  1561. .funcs = &amdgpu_pp_ip_funcs,
  1562. },
  1563. {
  1564. .type = AMD_IP_BLOCK_TYPE_DCE,
  1565. .major = 8,
  1566. .minor = 5,
  1567. .rev = 0,
  1568. .funcs = &dce_v8_0_ip_funcs,
  1569. },
  1570. {
  1571. .type = AMD_IP_BLOCK_TYPE_GFX,
  1572. .major = 7,
  1573. .minor = 3,
  1574. .rev = 0,
  1575. .funcs = &gfx_v7_0_ip_funcs,
  1576. },
  1577. {
  1578. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1579. .major = 2,
  1580. .minor = 0,
  1581. .rev = 0,
  1582. .funcs = &cik_sdma_ip_funcs,
  1583. },
  1584. {
  1585. .type = AMD_IP_BLOCK_TYPE_UVD,
  1586. .major = 4,
  1587. .minor = 2,
  1588. .rev = 0,
  1589. .funcs = &uvd_v4_2_ip_funcs,
  1590. },
  1591. {
  1592. .type = AMD_IP_BLOCK_TYPE_VCE,
  1593. .major = 2,
  1594. .minor = 0,
  1595. .rev = 0,
  1596. .funcs = &vce_v2_0_ip_funcs,
  1597. },
  1598. };
  1599. static const struct amdgpu_ip_block_version kabini_ip_blocks[] =
  1600. {
  1601. /* ORDER MATTERS! */
  1602. {
  1603. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1604. .major = 1,
  1605. .minor = 0,
  1606. .rev = 0,
  1607. .funcs = &cik_common_ip_funcs,
  1608. },
  1609. {
  1610. .type = AMD_IP_BLOCK_TYPE_GMC,
  1611. .major = 7,
  1612. .minor = 0,
  1613. .rev = 0,
  1614. .funcs = &gmc_v7_0_ip_funcs,
  1615. },
  1616. {
  1617. .type = AMD_IP_BLOCK_TYPE_IH,
  1618. .major = 2,
  1619. .minor = 0,
  1620. .rev = 0,
  1621. .funcs = &cik_ih_ip_funcs,
  1622. },
  1623. {
  1624. .type = AMD_IP_BLOCK_TYPE_SMC,
  1625. .major = 7,
  1626. .minor = 0,
  1627. .rev = 0,
  1628. .funcs = &amdgpu_pp_ip_funcs,
  1629. },
  1630. {
  1631. .type = AMD_IP_BLOCK_TYPE_DCE,
  1632. .major = 8,
  1633. .minor = 3,
  1634. .rev = 0,
  1635. .funcs = &dce_v8_0_ip_funcs,
  1636. },
  1637. {
  1638. .type = AMD_IP_BLOCK_TYPE_GFX,
  1639. .major = 7,
  1640. .minor = 2,
  1641. .rev = 0,
  1642. .funcs = &gfx_v7_0_ip_funcs,
  1643. },
  1644. {
  1645. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1646. .major = 2,
  1647. .minor = 0,
  1648. .rev = 0,
  1649. .funcs = &cik_sdma_ip_funcs,
  1650. },
  1651. {
  1652. .type = AMD_IP_BLOCK_TYPE_UVD,
  1653. .major = 4,
  1654. .minor = 2,
  1655. .rev = 0,
  1656. .funcs = &uvd_v4_2_ip_funcs,
  1657. },
  1658. {
  1659. .type = AMD_IP_BLOCK_TYPE_VCE,
  1660. .major = 2,
  1661. .minor = 0,
  1662. .rev = 0,
  1663. .funcs = &vce_v2_0_ip_funcs,
  1664. },
  1665. };
  1666. static const struct amdgpu_ip_block_version mullins_ip_blocks[] =
  1667. {
  1668. /* ORDER MATTERS! */
  1669. {
  1670. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1671. .major = 1,
  1672. .minor = 0,
  1673. .rev = 0,
  1674. .funcs = &cik_common_ip_funcs,
  1675. },
  1676. {
  1677. .type = AMD_IP_BLOCK_TYPE_GMC,
  1678. .major = 7,
  1679. .minor = 0,
  1680. .rev = 0,
  1681. .funcs = &gmc_v7_0_ip_funcs,
  1682. },
  1683. {
  1684. .type = AMD_IP_BLOCK_TYPE_IH,
  1685. .major = 2,
  1686. .minor = 0,
  1687. .rev = 0,
  1688. .funcs = &cik_ih_ip_funcs,
  1689. },
  1690. {
  1691. .type = AMD_IP_BLOCK_TYPE_SMC,
  1692. .major = 7,
  1693. .minor = 0,
  1694. .rev = 0,
  1695. .funcs = &amdgpu_pp_ip_funcs,
  1696. },
  1697. {
  1698. .type = AMD_IP_BLOCK_TYPE_DCE,
  1699. .major = 8,
  1700. .minor = 3,
  1701. .rev = 0,
  1702. .funcs = &dce_v8_0_ip_funcs,
  1703. },
  1704. {
  1705. .type = AMD_IP_BLOCK_TYPE_GFX,
  1706. .major = 7,
  1707. .minor = 2,
  1708. .rev = 0,
  1709. .funcs = &gfx_v7_0_ip_funcs,
  1710. },
  1711. {
  1712. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1713. .major = 2,
  1714. .minor = 0,
  1715. .rev = 0,
  1716. .funcs = &cik_sdma_ip_funcs,
  1717. },
  1718. {
  1719. .type = AMD_IP_BLOCK_TYPE_UVD,
  1720. .major = 4,
  1721. .minor = 2,
  1722. .rev = 0,
  1723. .funcs = &uvd_v4_2_ip_funcs,
  1724. },
  1725. {
  1726. .type = AMD_IP_BLOCK_TYPE_VCE,
  1727. .major = 2,
  1728. .minor = 0,
  1729. .rev = 0,
  1730. .funcs = &vce_v2_0_ip_funcs,
  1731. },
  1732. };
  1733. static const struct amdgpu_ip_block_version kaveri_ip_blocks[] =
  1734. {
  1735. /* ORDER MATTERS! */
  1736. {
  1737. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1738. .major = 1,
  1739. .minor = 0,
  1740. .rev = 0,
  1741. .funcs = &cik_common_ip_funcs,
  1742. },
  1743. {
  1744. .type = AMD_IP_BLOCK_TYPE_GMC,
  1745. .major = 7,
  1746. .minor = 0,
  1747. .rev = 0,
  1748. .funcs = &gmc_v7_0_ip_funcs,
  1749. },
  1750. {
  1751. .type = AMD_IP_BLOCK_TYPE_IH,
  1752. .major = 2,
  1753. .minor = 0,
  1754. .rev = 0,
  1755. .funcs = &cik_ih_ip_funcs,
  1756. },
  1757. {
  1758. .type = AMD_IP_BLOCK_TYPE_SMC,
  1759. .major = 7,
  1760. .minor = 0,
  1761. .rev = 0,
  1762. .funcs = &amdgpu_pp_ip_funcs,
  1763. },
  1764. {
  1765. .type = AMD_IP_BLOCK_TYPE_DCE,
  1766. .major = 8,
  1767. .minor = 1,
  1768. .rev = 0,
  1769. .funcs = &dce_v8_0_ip_funcs,
  1770. },
  1771. {
  1772. .type = AMD_IP_BLOCK_TYPE_GFX,
  1773. .major = 7,
  1774. .minor = 1,
  1775. .rev = 0,
  1776. .funcs = &gfx_v7_0_ip_funcs,
  1777. },
  1778. {
  1779. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1780. .major = 2,
  1781. .minor = 0,
  1782. .rev = 0,
  1783. .funcs = &cik_sdma_ip_funcs,
  1784. },
  1785. {
  1786. .type = AMD_IP_BLOCK_TYPE_UVD,
  1787. .major = 4,
  1788. .minor = 2,
  1789. .rev = 0,
  1790. .funcs = &uvd_v4_2_ip_funcs,
  1791. },
  1792. {
  1793. .type = AMD_IP_BLOCK_TYPE_VCE,
  1794. .major = 2,
  1795. .minor = 0,
  1796. .rev = 0,
  1797. .funcs = &vce_v2_0_ip_funcs,
  1798. },
  1799. };
  1800. int cik_set_ip_blocks(struct amdgpu_device *adev)
  1801. {
  1802. switch (adev->asic_type) {
  1803. case CHIP_BONAIRE:
  1804. adev->ip_blocks = bonaire_ip_blocks;
  1805. adev->num_ip_blocks = ARRAY_SIZE(bonaire_ip_blocks);
  1806. break;
  1807. case CHIP_HAWAII:
  1808. adev->ip_blocks = hawaii_ip_blocks;
  1809. adev->num_ip_blocks = ARRAY_SIZE(hawaii_ip_blocks);
  1810. break;
  1811. case CHIP_KAVERI:
  1812. adev->ip_blocks = kaveri_ip_blocks;
  1813. adev->num_ip_blocks = ARRAY_SIZE(kaveri_ip_blocks);
  1814. break;
  1815. case CHIP_KABINI:
  1816. adev->ip_blocks = kabini_ip_blocks;
  1817. adev->num_ip_blocks = ARRAY_SIZE(kabini_ip_blocks);
  1818. break;
  1819. case CHIP_MULLINS:
  1820. adev->ip_blocks = mullins_ip_blocks;
  1821. adev->num_ip_blocks = ARRAY_SIZE(mullins_ip_blocks);
  1822. break;
  1823. default:
  1824. /* FIXME: not supported yet */
  1825. return -EINVAL;
  1826. }
  1827. return 0;
  1828. }
  1829. static const struct amdgpu_asic_funcs cik_asic_funcs =
  1830. {
  1831. .read_disabled_bios = &cik_read_disabled_bios,
  1832. .read_bios_from_rom = &cik_read_bios_from_rom,
  1833. .read_register = &cik_read_register,
  1834. .reset = &cik_asic_reset,
  1835. .set_vga_state = &cik_vga_set_state,
  1836. .get_xclk = &cik_get_xclk,
  1837. .set_uvd_clocks = &cik_set_uvd_clocks,
  1838. .set_vce_clocks = &cik_set_vce_clocks,
  1839. .get_virtual_caps = &cik_get_virtual_caps,
  1840. };
  1841. static int cik_common_early_init(void *handle)
  1842. {
  1843. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1844. adev->smc_rreg = &cik_smc_rreg;
  1845. adev->smc_wreg = &cik_smc_wreg;
  1846. adev->pcie_rreg = &cik_pcie_rreg;
  1847. adev->pcie_wreg = &cik_pcie_wreg;
  1848. adev->uvd_ctx_rreg = &cik_uvd_ctx_rreg;
  1849. adev->uvd_ctx_wreg = &cik_uvd_ctx_wreg;
  1850. adev->didt_rreg = &cik_didt_rreg;
  1851. adev->didt_wreg = &cik_didt_wreg;
  1852. adev->asic_funcs = &cik_asic_funcs;
  1853. adev->rev_id = cik_get_rev_id(adev);
  1854. adev->external_rev_id = 0xFF;
  1855. switch (adev->asic_type) {
  1856. case CHIP_BONAIRE:
  1857. adev->cg_flags =
  1858. AMD_CG_SUPPORT_GFX_MGCG |
  1859. AMD_CG_SUPPORT_GFX_MGLS |
  1860. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1861. AMD_CG_SUPPORT_GFX_CGLS |
  1862. AMD_CG_SUPPORT_GFX_CGTS |
  1863. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1864. AMD_CG_SUPPORT_GFX_CP_LS |
  1865. AMD_CG_SUPPORT_MC_LS |
  1866. AMD_CG_SUPPORT_MC_MGCG |
  1867. AMD_CG_SUPPORT_SDMA_MGCG |
  1868. AMD_CG_SUPPORT_SDMA_LS |
  1869. AMD_CG_SUPPORT_BIF_LS |
  1870. AMD_CG_SUPPORT_VCE_MGCG |
  1871. AMD_CG_SUPPORT_UVD_MGCG |
  1872. AMD_CG_SUPPORT_HDP_LS |
  1873. AMD_CG_SUPPORT_HDP_MGCG;
  1874. adev->pg_flags = 0;
  1875. adev->external_rev_id = adev->rev_id + 0x14;
  1876. break;
  1877. case CHIP_HAWAII:
  1878. adev->cg_flags =
  1879. AMD_CG_SUPPORT_GFX_MGCG |
  1880. AMD_CG_SUPPORT_GFX_MGLS |
  1881. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1882. AMD_CG_SUPPORT_GFX_CGLS |
  1883. AMD_CG_SUPPORT_GFX_CGTS |
  1884. AMD_CG_SUPPORT_GFX_CP_LS |
  1885. AMD_CG_SUPPORT_MC_LS |
  1886. AMD_CG_SUPPORT_MC_MGCG |
  1887. AMD_CG_SUPPORT_SDMA_MGCG |
  1888. AMD_CG_SUPPORT_SDMA_LS |
  1889. AMD_CG_SUPPORT_BIF_LS |
  1890. AMD_CG_SUPPORT_VCE_MGCG |
  1891. AMD_CG_SUPPORT_UVD_MGCG |
  1892. AMD_CG_SUPPORT_HDP_LS |
  1893. AMD_CG_SUPPORT_HDP_MGCG;
  1894. adev->pg_flags = 0;
  1895. adev->external_rev_id = 0x28;
  1896. break;
  1897. case CHIP_KAVERI:
  1898. adev->cg_flags =
  1899. AMD_CG_SUPPORT_GFX_MGCG |
  1900. AMD_CG_SUPPORT_GFX_MGLS |
  1901. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1902. AMD_CG_SUPPORT_GFX_CGLS |
  1903. AMD_CG_SUPPORT_GFX_CGTS |
  1904. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1905. AMD_CG_SUPPORT_GFX_CP_LS |
  1906. AMD_CG_SUPPORT_SDMA_MGCG |
  1907. AMD_CG_SUPPORT_SDMA_LS |
  1908. AMD_CG_SUPPORT_BIF_LS |
  1909. AMD_CG_SUPPORT_VCE_MGCG |
  1910. AMD_CG_SUPPORT_UVD_MGCG |
  1911. AMD_CG_SUPPORT_HDP_LS |
  1912. AMD_CG_SUPPORT_HDP_MGCG;
  1913. adev->pg_flags =
  1914. /*AMD_PG_SUPPORT_GFX_PG |
  1915. AMD_PG_SUPPORT_GFX_SMG |
  1916. AMD_PG_SUPPORT_GFX_DMG |*/
  1917. AMD_PG_SUPPORT_UVD |
  1918. /*AMD_PG_SUPPORT_VCE |
  1919. AMD_PG_SUPPORT_CP |
  1920. AMD_PG_SUPPORT_GDS |
  1921. AMD_PG_SUPPORT_RLC_SMU_HS |
  1922. AMD_PG_SUPPORT_ACP |
  1923. AMD_PG_SUPPORT_SAMU |*/
  1924. 0;
  1925. if (adev->pdev->device == 0x1312 ||
  1926. adev->pdev->device == 0x1316 ||
  1927. adev->pdev->device == 0x1317)
  1928. adev->external_rev_id = 0x41;
  1929. else
  1930. adev->external_rev_id = 0x1;
  1931. break;
  1932. case CHIP_KABINI:
  1933. case CHIP_MULLINS:
  1934. adev->cg_flags =
  1935. AMD_CG_SUPPORT_GFX_MGCG |
  1936. AMD_CG_SUPPORT_GFX_MGLS |
  1937. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1938. AMD_CG_SUPPORT_GFX_CGLS |
  1939. AMD_CG_SUPPORT_GFX_CGTS |
  1940. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1941. AMD_CG_SUPPORT_GFX_CP_LS |
  1942. AMD_CG_SUPPORT_SDMA_MGCG |
  1943. AMD_CG_SUPPORT_SDMA_LS |
  1944. AMD_CG_SUPPORT_BIF_LS |
  1945. AMD_CG_SUPPORT_VCE_MGCG |
  1946. AMD_CG_SUPPORT_UVD_MGCG |
  1947. AMD_CG_SUPPORT_HDP_LS |
  1948. AMD_CG_SUPPORT_HDP_MGCG;
  1949. adev->pg_flags =
  1950. /*AMD_PG_SUPPORT_GFX_PG |
  1951. AMD_PG_SUPPORT_GFX_SMG | */
  1952. AMD_PG_SUPPORT_UVD |
  1953. /*AMD_PG_SUPPORT_VCE |
  1954. AMD_PG_SUPPORT_CP |
  1955. AMD_PG_SUPPORT_GDS |
  1956. AMD_PG_SUPPORT_RLC_SMU_HS |
  1957. AMD_PG_SUPPORT_SAMU |*/
  1958. 0;
  1959. if (adev->asic_type == CHIP_KABINI) {
  1960. if (adev->rev_id == 0)
  1961. adev->external_rev_id = 0x81;
  1962. else if (adev->rev_id == 1)
  1963. adev->external_rev_id = 0x82;
  1964. else if (adev->rev_id == 2)
  1965. adev->external_rev_id = 0x85;
  1966. } else
  1967. adev->external_rev_id = adev->rev_id + 0xa1;
  1968. break;
  1969. default:
  1970. /* FIXME: not supported yet */
  1971. return -EINVAL;
  1972. }
  1973. amdgpu_get_pcie_info(adev);
  1974. return 0;
  1975. }
  1976. static int cik_common_sw_init(void *handle)
  1977. {
  1978. return 0;
  1979. }
  1980. static int cik_common_sw_fini(void *handle)
  1981. {
  1982. return 0;
  1983. }
  1984. static int cik_common_hw_init(void *handle)
  1985. {
  1986. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1987. /* move the golden regs per IP block */
  1988. cik_init_golden_registers(adev);
  1989. /* enable pcie gen2/3 link */
  1990. cik_pcie_gen3_enable(adev);
  1991. /* enable aspm */
  1992. cik_program_aspm(adev);
  1993. return 0;
  1994. }
  1995. static int cik_common_hw_fini(void *handle)
  1996. {
  1997. return 0;
  1998. }
  1999. static int cik_common_suspend(void *handle)
  2000. {
  2001. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2002. amdgpu_amdkfd_suspend(adev);
  2003. return cik_common_hw_fini(adev);
  2004. }
  2005. static int cik_common_resume(void *handle)
  2006. {
  2007. int r;
  2008. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2009. r = cik_common_hw_init(adev);
  2010. if (r)
  2011. return r;
  2012. return amdgpu_amdkfd_resume(adev);
  2013. }
  2014. static bool cik_common_is_idle(void *handle)
  2015. {
  2016. return true;
  2017. }
  2018. static int cik_common_wait_for_idle(void *handle)
  2019. {
  2020. return 0;
  2021. }
  2022. static int cik_common_soft_reset(void *handle)
  2023. {
  2024. /* XXX hard reset?? */
  2025. return 0;
  2026. }
  2027. static int cik_common_set_clockgating_state(void *handle,
  2028. enum amd_clockgating_state state)
  2029. {
  2030. return 0;
  2031. }
  2032. static int cik_common_set_powergating_state(void *handle,
  2033. enum amd_powergating_state state)
  2034. {
  2035. return 0;
  2036. }
  2037. const struct amd_ip_funcs cik_common_ip_funcs = {
  2038. .name = "cik_common",
  2039. .early_init = cik_common_early_init,
  2040. .late_init = NULL,
  2041. .sw_init = cik_common_sw_init,
  2042. .sw_fini = cik_common_sw_fini,
  2043. .hw_init = cik_common_hw_init,
  2044. .hw_fini = cik_common_hw_fini,
  2045. .suspend = cik_common_suspend,
  2046. .resume = cik_common_resume,
  2047. .is_idle = cik_common_is_idle,
  2048. .wait_for_idle = cik_common_wait_for_idle,
  2049. .soft_reset = cik_common_soft_reset,
  2050. .set_clockgating_state = cik_common_set_clockgating_state,
  2051. .set_powergating_state = cik_common_set_powergating_state,
  2052. };