gadget.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/list.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/usb/ch9.h>
  29. #include <linux/usb/gadget.h>
  30. #include "debug.h"
  31. #include "core.h"
  32. #include "gadget.h"
  33. #include "io.h"
  34. /**
  35. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  36. * @dwc: pointer to our context structure
  37. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  38. *
  39. * Caller should take care of locking. This function will
  40. * return 0 on success or -EINVAL if wrong Test Selector
  41. * is passed
  42. */
  43. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  44. {
  45. u32 reg;
  46. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  47. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  48. switch (mode) {
  49. case TEST_J:
  50. case TEST_K:
  51. case TEST_SE0_NAK:
  52. case TEST_PACKET:
  53. case TEST_FORCE_EN:
  54. reg |= mode << 1;
  55. break;
  56. default:
  57. return -EINVAL;
  58. }
  59. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  60. return 0;
  61. }
  62. /**
  63. * dwc3_gadget_get_link_state - Gets current state of USB Link
  64. * @dwc: pointer to our context structure
  65. *
  66. * Caller should take care of locking. This function will
  67. * return the link state on success (>= 0) or -ETIMEDOUT.
  68. */
  69. int dwc3_gadget_get_link_state(struct dwc3 *dwc)
  70. {
  71. u32 reg;
  72. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  73. return DWC3_DSTS_USBLNKST(reg);
  74. }
  75. /**
  76. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  77. * @dwc: pointer to our context structure
  78. * @state: the state to put link into
  79. *
  80. * Caller should take care of locking. This function will
  81. * return 0 on success or -ETIMEDOUT.
  82. */
  83. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  84. {
  85. int retries = 10000;
  86. u32 reg;
  87. /*
  88. * Wait until device controller is ready. Only applies to 1.94a and
  89. * later RTL.
  90. */
  91. if (dwc->revision >= DWC3_REVISION_194A) {
  92. while (--retries) {
  93. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  94. if (reg & DWC3_DSTS_DCNRD)
  95. udelay(5);
  96. else
  97. break;
  98. }
  99. if (retries <= 0)
  100. return -ETIMEDOUT;
  101. }
  102. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  103. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  104. /* set requested state */
  105. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  106. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  107. /*
  108. * The following code is racy when called from dwc3_gadget_wakeup,
  109. * and is not needed, at least on newer versions
  110. */
  111. if (dwc->revision >= DWC3_REVISION_194A)
  112. return 0;
  113. /* wait for a change in DSTS */
  114. retries = 10000;
  115. while (--retries) {
  116. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  117. if (DWC3_DSTS_USBLNKST(reg) == state)
  118. return 0;
  119. udelay(5);
  120. }
  121. dev_vdbg(dwc->dev, "link state change request timed out\n");
  122. return -ETIMEDOUT;
  123. }
  124. /**
  125. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  126. * @dwc: pointer to our context structure
  127. *
  128. * This function will a best effort FIFO allocation in order
  129. * to improve FIFO usage and throughput, while still allowing
  130. * us to enable as many endpoints as possible.
  131. *
  132. * Keep in mind that this operation will be highly dependent
  133. * on the configured size for RAM1 - which contains TxFifo -,
  134. * the amount of endpoints enabled on coreConsultant tool, and
  135. * the width of the Master Bus.
  136. *
  137. * In the ideal world, we would always be able to satisfy the
  138. * following equation:
  139. *
  140. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  141. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  142. *
  143. * Unfortunately, due to many variables that's not always the case.
  144. */
  145. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  146. {
  147. int last_fifo_depth = 0;
  148. int ram1_depth;
  149. int fifo_size;
  150. int mdwidth;
  151. int num;
  152. if (!dwc->needs_fifo_resize)
  153. return 0;
  154. ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
  155. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  156. /* MDWIDTH is represented in bits, we need it in bytes */
  157. mdwidth >>= 3;
  158. /*
  159. * FIXME For now we will only allocate 1 wMaxPacketSize space
  160. * for each enabled endpoint, later patches will come to
  161. * improve this algorithm so that we better use the internal
  162. * FIFO space
  163. */
  164. for (num = 0; num < dwc->num_in_eps; num++) {
  165. /* bit0 indicates direction; 1 means IN ep */
  166. struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
  167. int mult = 1;
  168. int tmp;
  169. if (!(dep->flags & DWC3_EP_ENABLED))
  170. continue;
  171. if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
  172. || usb_endpoint_xfer_isoc(dep->endpoint.desc))
  173. mult = 3;
  174. /*
  175. * REVISIT: the following assumes we will always have enough
  176. * space available on the FIFO RAM for all possible use cases.
  177. * Make sure that's true somehow and change FIFO allocation
  178. * accordingly.
  179. *
  180. * If we have Bulk or Isochronous endpoints, we want
  181. * them to be able to be very, very fast. So we're giving
  182. * those endpoints a fifo_size which is enough for 3 full
  183. * packets
  184. */
  185. tmp = mult * (dep->endpoint.maxpacket + mdwidth);
  186. tmp += mdwidth;
  187. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  188. fifo_size |= (last_fifo_depth << 16);
  189. dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
  190. dep->name, last_fifo_depth, fifo_size & 0xffff);
  191. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
  192. last_fifo_depth += (fifo_size & 0xffff);
  193. }
  194. return 0;
  195. }
  196. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  197. int status)
  198. {
  199. struct dwc3 *dwc = dep->dwc;
  200. int i;
  201. if (req->queued) {
  202. i = 0;
  203. do {
  204. dep->busy_slot++;
  205. /*
  206. * Skip LINK TRB. We can't use req->trb and check for
  207. * DWC3_TRBCTL_LINK_TRB because it points the TRB we
  208. * just completed (not the LINK TRB).
  209. */
  210. if (((dep->busy_slot & DWC3_TRB_MASK) ==
  211. DWC3_TRB_NUM- 1) &&
  212. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  213. dep->busy_slot++;
  214. } while(++i < req->request.num_mapped_sgs);
  215. req->queued = false;
  216. }
  217. list_del(&req->list);
  218. req->trb = NULL;
  219. if (req->request.status == -EINPROGRESS)
  220. req->request.status = status;
  221. if (dwc->ep0_bounced && dep->number == 0)
  222. dwc->ep0_bounced = false;
  223. else
  224. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  225. req->direction);
  226. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  227. req, dep->name, req->request.actual,
  228. req->request.length, status);
  229. trace_dwc3_gadget_giveback(req);
  230. spin_unlock(&dwc->lock);
  231. usb_gadget_giveback_request(&dep->endpoint, &req->request);
  232. spin_lock(&dwc->lock);
  233. }
  234. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
  235. {
  236. u32 timeout = 500;
  237. u32 reg;
  238. trace_dwc3_gadget_generic_cmd(cmd, param);
  239. dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
  240. dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
  241. do {
  242. reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
  243. if (!(reg & DWC3_DGCMD_CMDACT)) {
  244. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  245. DWC3_DGCMD_STATUS(reg));
  246. return 0;
  247. }
  248. /*
  249. * We can't sleep here, because it's also called from
  250. * interrupt context.
  251. */
  252. timeout--;
  253. if (!timeout)
  254. return -ETIMEDOUT;
  255. udelay(1);
  256. } while (1);
  257. }
  258. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  259. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  260. {
  261. struct dwc3_ep *dep = dwc->eps[ep];
  262. u32 timeout = 500;
  263. u32 reg;
  264. trace_dwc3_gadget_ep_cmd(dep, cmd, params);
  265. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  266. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  267. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  268. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  269. do {
  270. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  271. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  272. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  273. DWC3_DEPCMD_STATUS(reg));
  274. return 0;
  275. }
  276. /*
  277. * We can't sleep here, because it is also called from
  278. * interrupt context.
  279. */
  280. timeout--;
  281. if (!timeout)
  282. return -ETIMEDOUT;
  283. udelay(1);
  284. } while (1);
  285. }
  286. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  287. struct dwc3_trb *trb)
  288. {
  289. u32 offset = (char *) trb - (char *) dep->trb_pool;
  290. return dep->trb_pool_dma + offset;
  291. }
  292. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  293. {
  294. struct dwc3 *dwc = dep->dwc;
  295. if (dep->trb_pool)
  296. return 0;
  297. if (dep->number == 0 || dep->number == 1)
  298. return 0;
  299. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  300. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  301. &dep->trb_pool_dma, GFP_KERNEL);
  302. if (!dep->trb_pool) {
  303. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  304. dep->name);
  305. return -ENOMEM;
  306. }
  307. return 0;
  308. }
  309. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  310. {
  311. struct dwc3 *dwc = dep->dwc;
  312. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  313. dep->trb_pool, dep->trb_pool_dma);
  314. dep->trb_pool = NULL;
  315. dep->trb_pool_dma = 0;
  316. }
  317. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  318. {
  319. struct dwc3_gadget_ep_cmd_params params;
  320. u32 cmd;
  321. memset(&params, 0x00, sizeof(params));
  322. if (dep->number != 1) {
  323. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  324. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  325. if (dep->number > 1) {
  326. if (dwc->start_config_issued)
  327. return 0;
  328. dwc->start_config_issued = true;
  329. cmd |= DWC3_DEPCMD_PARAM(2);
  330. }
  331. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  332. }
  333. return 0;
  334. }
  335. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  336. const struct usb_endpoint_descriptor *desc,
  337. const struct usb_ss_ep_comp_descriptor *comp_desc,
  338. bool ignore, bool restore)
  339. {
  340. struct dwc3_gadget_ep_cmd_params params;
  341. memset(&params, 0x00, sizeof(params));
  342. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  343. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
  344. /* Burst size is only needed in SuperSpeed mode */
  345. if (dwc->gadget.speed == USB_SPEED_SUPER) {
  346. u32 burst = dep->endpoint.maxburst - 1;
  347. params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
  348. }
  349. if (ignore)
  350. params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
  351. if (restore) {
  352. params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
  353. params.param2 |= dep->saved_state;
  354. }
  355. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  356. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  357. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  358. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  359. | DWC3_DEPCFG_STREAM_EVENT_EN;
  360. dep->stream_capable = true;
  361. }
  362. if (!usb_endpoint_xfer_control(desc))
  363. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  364. /*
  365. * We are doing 1:1 mapping for endpoints, meaning
  366. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  367. * so on. We consider the direction bit as part of the physical
  368. * endpoint number. So USB endpoint 0x81 is 0x03.
  369. */
  370. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  371. /*
  372. * We must use the lower 16 TX FIFOs even though
  373. * HW might have more
  374. */
  375. if (dep->direction)
  376. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  377. if (desc->bInterval) {
  378. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  379. dep->interval = 1 << (desc->bInterval - 1);
  380. }
  381. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  382. DWC3_DEPCMD_SETEPCONFIG, &params);
  383. }
  384. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  385. {
  386. struct dwc3_gadget_ep_cmd_params params;
  387. memset(&params, 0x00, sizeof(params));
  388. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  389. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  390. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  391. }
  392. /**
  393. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  394. * @dep: endpoint to be initialized
  395. * @desc: USB Endpoint Descriptor
  396. *
  397. * Caller should take care of locking
  398. */
  399. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  400. const struct usb_endpoint_descriptor *desc,
  401. const struct usb_ss_ep_comp_descriptor *comp_desc,
  402. bool ignore, bool restore)
  403. {
  404. struct dwc3 *dwc = dep->dwc;
  405. u32 reg;
  406. int ret;
  407. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  408. if (!(dep->flags & DWC3_EP_ENABLED)) {
  409. ret = dwc3_gadget_start_config(dwc, dep);
  410. if (ret)
  411. return ret;
  412. }
  413. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
  414. restore);
  415. if (ret)
  416. return ret;
  417. if (!(dep->flags & DWC3_EP_ENABLED)) {
  418. struct dwc3_trb *trb_st_hw;
  419. struct dwc3_trb *trb_link;
  420. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  421. if (ret)
  422. return ret;
  423. dep->endpoint.desc = desc;
  424. dep->comp_desc = comp_desc;
  425. dep->type = usb_endpoint_type(desc);
  426. dep->flags |= DWC3_EP_ENABLED;
  427. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  428. reg |= DWC3_DALEPENA_EP(dep->number);
  429. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  430. if (!usb_endpoint_xfer_isoc(desc))
  431. return 0;
  432. /* Link TRB for ISOC. The HWO bit is never reset */
  433. trb_st_hw = &dep->trb_pool[0];
  434. trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
  435. memset(trb_link, 0, sizeof(*trb_link));
  436. trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  437. trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  438. trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
  439. trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
  440. }
  441. return 0;
  442. }
  443. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
  444. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  445. {
  446. struct dwc3_request *req;
  447. if (!list_empty(&dep->req_queued)) {
  448. dwc3_stop_active_transfer(dwc, dep->number, true);
  449. /* - giveback all requests to gadget driver */
  450. while (!list_empty(&dep->req_queued)) {
  451. req = next_request(&dep->req_queued);
  452. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  453. }
  454. }
  455. while (!list_empty(&dep->request_list)) {
  456. req = next_request(&dep->request_list);
  457. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  458. }
  459. }
  460. /**
  461. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  462. * @dep: the endpoint to disable
  463. *
  464. * This function also removes requests which are currently processed ny the
  465. * hardware and those which are not yet scheduled.
  466. * Caller should take care of locking.
  467. */
  468. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  469. {
  470. struct dwc3 *dwc = dep->dwc;
  471. u32 reg;
  472. dwc3_remove_requests(dwc, dep);
  473. /* make sure HW endpoint isn't stalled */
  474. if (dep->flags & DWC3_EP_STALL)
  475. __dwc3_gadget_ep_set_halt(dep, 0, false);
  476. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  477. reg &= ~DWC3_DALEPENA_EP(dep->number);
  478. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  479. dep->stream_capable = false;
  480. dep->endpoint.desc = NULL;
  481. dep->comp_desc = NULL;
  482. dep->type = 0;
  483. dep->flags = 0;
  484. return 0;
  485. }
  486. /* -------------------------------------------------------------------------- */
  487. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  488. const struct usb_endpoint_descriptor *desc)
  489. {
  490. return -EINVAL;
  491. }
  492. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  493. {
  494. return -EINVAL;
  495. }
  496. /* -------------------------------------------------------------------------- */
  497. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  498. const struct usb_endpoint_descriptor *desc)
  499. {
  500. struct dwc3_ep *dep;
  501. struct dwc3 *dwc;
  502. unsigned long flags;
  503. int ret;
  504. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  505. pr_debug("dwc3: invalid parameters\n");
  506. return -EINVAL;
  507. }
  508. if (!desc->wMaxPacketSize) {
  509. pr_debug("dwc3: missing wMaxPacketSize\n");
  510. return -EINVAL;
  511. }
  512. dep = to_dwc3_ep(ep);
  513. dwc = dep->dwc;
  514. if (dep->flags & DWC3_EP_ENABLED) {
  515. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  516. dep->name);
  517. return 0;
  518. }
  519. switch (usb_endpoint_type(desc)) {
  520. case USB_ENDPOINT_XFER_CONTROL:
  521. strlcat(dep->name, "-control", sizeof(dep->name));
  522. break;
  523. case USB_ENDPOINT_XFER_ISOC:
  524. strlcat(dep->name, "-isoc", sizeof(dep->name));
  525. break;
  526. case USB_ENDPOINT_XFER_BULK:
  527. strlcat(dep->name, "-bulk", sizeof(dep->name));
  528. break;
  529. case USB_ENDPOINT_XFER_INT:
  530. strlcat(dep->name, "-int", sizeof(dep->name));
  531. break;
  532. default:
  533. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  534. }
  535. spin_lock_irqsave(&dwc->lock, flags);
  536. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
  537. spin_unlock_irqrestore(&dwc->lock, flags);
  538. return ret;
  539. }
  540. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  541. {
  542. struct dwc3_ep *dep;
  543. struct dwc3 *dwc;
  544. unsigned long flags;
  545. int ret;
  546. if (!ep) {
  547. pr_debug("dwc3: invalid parameters\n");
  548. return -EINVAL;
  549. }
  550. dep = to_dwc3_ep(ep);
  551. dwc = dep->dwc;
  552. if (!(dep->flags & DWC3_EP_ENABLED)) {
  553. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  554. dep->name);
  555. return 0;
  556. }
  557. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  558. dep->number >> 1,
  559. (dep->number & 1) ? "in" : "out");
  560. spin_lock_irqsave(&dwc->lock, flags);
  561. ret = __dwc3_gadget_ep_disable(dep);
  562. spin_unlock_irqrestore(&dwc->lock, flags);
  563. return ret;
  564. }
  565. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  566. gfp_t gfp_flags)
  567. {
  568. struct dwc3_request *req;
  569. struct dwc3_ep *dep = to_dwc3_ep(ep);
  570. req = kzalloc(sizeof(*req), gfp_flags);
  571. if (!req)
  572. return NULL;
  573. req->epnum = dep->number;
  574. req->dep = dep;
  575. trace_dwc3_alloc_request(req);
  576. return &req->request;
  577. }
  578. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  579. struct usb_request *request)
  580. {
  581. struct dwc3_request *req = to_dwc3_request(request);
  582. trace_dwc3_free_request(req);
  583. kfree(req);
  584. }
  585. /**
  586. * dwc3_prepare_one_trb - setup one TRB from one request
  587. * @dep: endpoint for which this request is prepared
  588. * @req: dwc3_request pointer
  589. */
  590. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  591. struct dwc3_request *req, dma_addr_t dma,
  592. unsigned length, unsigned last, unsigned chain, unsigned node)
  593. {
  594. struct dwc3 *dwc = dep->dwc;
  595. struct dwc3_trb *trb;
  596. dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
  597. dep->name, req, (unsigned long long) dma,
  598. length, last ? " last" : "",
  599. chain ? " chain" : "");
  600. trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  601. if (!req->trb) {
  602. dwc3_gadget_move_request_queued(req);
  603. req->trb = trb;
  604. req->trb_dma = dwc3_trb_dma_offset(dep, trb);
  605. req->start_slot = dep->free_slot & DWC3_TRB_MASK;
  606. }
  607. dep->free_slot++;
  608. /* Skip the LINK-TRB on ISOC */
  609. if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  610. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  611. dep->free_slot++;
  612. trb->size = DWC3_TRB_SIZE_LENGTH(length);
  613. trb->bpl = lower_32_bits(dma);
  614. trb->bph = upper_32_bits(dma);
  615. switch (usb_endpoint_type(dep->endpoint.desc)) {
  616. case USB_ENDPOINT_XFER_CONTROL:
  617. trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
  618. break;
  619. case USB_ENDPOINT_XFER_ISOC:
  620. if (!node)
  621. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  622. else
  623. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
  624. break;
  625. case USB_ENDPOINT_XFER_BULK:
  626. case USB_ENDPOINT_XFER_INT:
  627. trb->ctrl = DWC3_TRBCTL_NORMAL;
  628. break;
  629. default:
  630. /*
  631. * This is only possible with faulty memory because we
  632. * checked it already :)
  633. */
  634. BUG();
  635. }
  636. if (!req->request.no_interrupt && !chain)
  637. trb->ctrl |= DWC3_TRB_CTRL_IOC;
  638. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  639. trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
  640. trb->ctrl |= DWC3_TRB_CTRL_CSP;
  641. } else if (last) {
  642. trb->ctrl |= DWC3_TRB_CTRL_LST;
  643. }
  644. if (chain)
  645. trb->ctrl |= DWC3_TRB_CTRL_CHN;
  646. if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
  647. trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
  648. trb->ctrl |= DWC3_TRB_CTRL_HWO;
  649. trace_dwc3_prepare_trb(dep, trb);
  650. }
  651. /*
  652. * dwc3_prepare_trbs - setup TRBs from requests
  653. * @dep: endpoint for which requests are being prepared
  654. * @starting: true if the endpoint is idle and no requests are queued.
  655. *
  656. * The function goes through the requests list and sets up TRBs for the
  657. * transfers. The function returns once there are no more TRBs available or
  658. * it runs out of requests.
  659. */
  660. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  661. {
  662. struct dwc3_request *req, *n;
  663. u32 trbs_left;
  664. u32 max;
  665. unsigned int last_one = 0;
  666. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  667. /* the first request must not be queued */
  668. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  669. /* Can't wrap around on a non-isoc EP since there's no link TRB */
  670. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  671. max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
  672. if (trbs_left > max)
  673. trbs_left = max;
  674. }
  675. /*
  676. * If busy & slot are equal than it is either full or empty. If we are
  677. * starting to process requests then we are empty. Otherwise we are
  678. * full and don't do anything
  679. */
  680. if (!trbs_left) {
  681. if (!starting)
  682. return;
  683. trbs_left = DWC3_TRB_NUM;
  684. /*
  685. * In case we start from scratch, we queue the ISOC requests
  686. * starting from slot 1. This is done because we use ring
  687. * buffer and have no LST bit to stop us. Instead, we place
  688. * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
  689. * after the first request so we start at slot 1 and have
  690. * 7 requests proceed before we hit the first IOC.
  691. * Other transfer types don't use the ring buffer and are
  692. * processed from the first TRB until the last one. Since we
  693. * don't wrap around we have to start at the beginning.
  694. */
  695. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  696. dep->busy_slot = 1;
  697. dep->free_slot = 1;
  698. } else {
  699. dep->busy_slot = 0;
  700. dep->free_slot = 0;
  701. }
  702. }
  703. /* The last TRB is a link TRB, not used for xfer */
  704. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
  705. return;
  706. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  707. unsigned length;
  708. dma_addr_t dma;
  709. last_one = false;
  710. if (req->request.num_mapped_sgs > 0) {
  711. struct usb_request *request = &req->request;
  712. struct scatterlist *sg = request->sg;
  713. struct scatterlist *s;
  714. int i;
  715. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  716. unsigned chain = true;
  717. length = sg_dma_len(s);
  718. dma = sg_dma_address(s);
  719. if (i == (request->num_mapped_sgs - 1) ||
  720. sg_is_last(s)) {
  721. if (list_is_last(&req->list,
  722. &dep->request_list))
  723. last_one = true;
  724. chain = false;
  725. }
  726. trbs_left--;
  727. if (!trbs_left)
  728. last_one = true;
  729. if (last_one)
  730. chain = false;
  731. dwc3_prepare_one_trb(dep, req, dma, length,
  732. last_one, chain, i);
  733. if (last_one)
  734. break;
  735. }
  736. } else {
  737. dma = req->request.dma;
  738. length = req->request.length;
  739. trbs_left--;
  740. if (!trbs_left)
  741. last_one = 1;
  742. /* Is this the last request? */
  743. if (list_is_last(&req->list, &dep->request_list))
  744. last_one = 1;
  745. dwc3_prepare_one_trb(dep, req, dma, length,
  746. last_one, false, 0);
  747. if (last_one)
  748. break;
  749. }
  750. }
  751. }
  752. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  753. int start_new)
  754. {
  755. struct dwc3_gadget_ep_cmd_params params;
  756. struct dwc3_request *req;
  757. struct dwc3 *dwc = dep->dwc;
  758. int ret;
  759. u32 cmd;
  760. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  761. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  762. return -EBUSY;
  763. }
  764. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  765. /*
  766. * If we are getting here after a short-out-packet we don't enqueue any
  767. * new requests as we try to set the IOC bit only on the last request.
  768. */
  769. if (start_new) {
  770. if (list_empty(&dep->req_queued))
  771. dwc3_prepare_trbs(dep, start_new);
  772. /* req points to the first request which will be sent */
  773. req = next_request(&dep->req_queued);
  774. } else {
  775. dwc3_prepare_trbs(dep, start_new);
  776. /*
  777. * req points to the first request where HWO changed from 0 to 1
  778. */
  779. req = next_request(&dep->req_queued);
  780. }
  781. if (!req) {
  782. dep->flags |= DWC3_EP_PENDING_REQUEST;
  783. return 0;
  784. }
  785. memset(&params, 0, sizeof(params));
  786. if (start_new) {
  787. params.param0 = upper_32_bits(req->trb_dma);
  788. params.param1 = lower_32_bits(req->trb_dma);
  789. cmd = DWC3_DEPCMD_STARTTRANSFER;
  790. } else {
  791. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  792. }
  793. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  794. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  795. if (ret < 0) {
  796. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  797. /*
  798. * FIXME we need to iterate over the list of requests
  799. * here and stop, unmap, free and del each of the linked
  800. * requests instead of what we do now.
  801. */
  802. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  803. req->direction);
  804. list_del(&req->list);
  805. return ret;
  806. }
  807. dep->flags |= DWC3_EP_BUSY;
  808. if (start_new) {
  809. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  810. dep->number);
  811. WARN_ON_ONCE(!dep->resource_index);
  812. }
  813. return 0;
  814. }
  815. static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
  816. struct dwc3_ep *dep, u32 cur_uf)
  817. {
  818. u32 uf;
  819. if (list_empty(&dep->request_list)) {
  820. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  821. dep->name);
  822. dep->flags |= DWC3_EP_PENDING_REQUEST;
  823. return;
  824. }
  825. /* 4 micro frames in the future */
  826. uf = cur_uf + dep->interval * 4;
  827. __dwc3_gadget_kick_transfer(dep, uf, 1);
  828. }
  829. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  830. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  831. {
  832. u32 cur_uf, mask;
  833. mask = ~(dep->interval - 1);
  834. cur_uf = event->parameters & mask;
  835. __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
  836. }
  837. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  838. {
  839. struct dwc3 *dwc = dep->dwc;
  840. int ret;
  841. req->request.actual = 0;
  842. req->request.status = -EINPROGRESS;
  843. req->direction = dep->direction;
  844. req->epnum = dep->number;
  845. /*
  846. * We only add to our list of requests now and
  847. * start consuming the list once we get XferNotReady
  848. * IRQ.
  849. *
  850. * That way, we avoid doing anything that we don't need
  851. * to do now and defer it until the point we receive a
  852. * particular token from the Host side.
  853. *
  854. * This will also avoid Host cancelling URBs due to too
  855. * many NAKs.
  856. */
  857. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  858. dep->direction);
  859. if (ret)
  860. return ret;
  861. list_add_tail(&req->list, &dep->request_list);
  862. /*
  863. * There are a few special cases:
  864. *
  865. * 1. XferNotReady with empty list of requests. We need to kick the
  866. * transfer here in that situation, otherwise we will be NAKing
  867. * forever. If we get XferNotReady before gadget driver has a
  868. * chance to queue a request, we will ACK the IRQ but won't be
  869. * able to receive the data until the next request is queued.
  870. * The following code is handling exactly that.
  871. *
  872. */
  873. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  874. /*
  875. * If xfernotready is already elapsed and it is a case
  876. * of isoc transfer, then issue END TRANSFER, so that
  877. * you can receive xfernotready again and can have
  878. * notion of current microframe.
  879. */
  880. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  881. if (list_empty(&dep->req_queued)) {
  882. dwc3_stop_active_transfer(dwc, dep->number, true);
  883. dep->flags = DWC3_EP_ENABLED;
  884. }
  885. return 0;
  886. }
  887. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  888. if (ret && ret != -EBUSY)
  889. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  890. dep->name);
  891. return ret;
  892. }
  893. /*
  894. * 2. XferInProgress on Isoc EP with an active transfer. We need to
  895. * kick the transfer here after queuing a request, otherwise the
  896. * core may not see the modified TRB(s).
  897. */
  898. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  899. (dep->flags & DWC3_EP_BUSY) &&
  900. !(dep->flags & DWC3_EP_MISSED_ISOC)) {
  901. WARN_ON_ONCE(!dep->resource_index);
  902. ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
  903. false);
  904. if (ret && ret != -EBUSY)
  905. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  906. dep->name);
  907. return ret;
  908. }
  909. /*
  910. * 4. Stream Capable Bulk Endpoints. We need to start the transfer
  911. * right away, otherwise host will not know we have streams to be
  912. * handled.
  913. */
  914. if (dep->stream_capable) {
  915. int ret;
  916. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  917. if (ret && ret != -EBUSY) {
  918. struct dwc3 *dwc = dep->dwc;
  919. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  920. dep->name);
  921. }
  922. }
  923. return 0;
  924. }
  925. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  926. gfp_t gfp_flags)
  927. {
  928. struct dwc3_request *req = to_dwc3_request(request);
  929. struct dwc3_ep *dep = to_dwc3_ep(ep);
  930. struct dwc3 *dwc = dep->dwc;
  931. unsigned long flags;
  932. int ret;
  933. spin_lock_irqsave(&dwc->lock, flags);
  934. if (!dep->endpoint.desc) {
  935. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  936. request, ep->name);
  937. ret = -ESHUTDOWN;
  938. goto out;
  939. }
  940. if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
  941. request, req->dep->name)) {
  942. ret = -EINVAL;
  943. goto out;
  944. }
  945. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  946. request, ep->name, request->length);
  947. trace_dwc3_ep_queue(req);
  948. ret = __dwc3_gadget_ep_queue(dep, req);
  949. out:
  950. spin_unlock_irqrestore(&dwc->lock, flags);
  951. return ret;
  952. }
  953. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  954. struct usb_request *request)
  955. {
  956. struct dwc3_request *req = to_dwc3_request(request);
  957. struct dwc3_request *r = NULL;
  958. struct dwc3_ep *dep = to_dwc3_ep(ep);
  959. struct dwc3 *dwc = dep->dwc;
  960. unsigned long flags;
  961. int ret = 0;
  962. trace_dwc3_ep_dequeue(req);
  963. spin_lock_irqsave(&dwc->lock, flags);
  964. list_for_each_entry(r, &dep->request_list, list) {
  965. if (r == req)
  966. break;
  967. }
  968. if (r != req) {
  969. list_for_each_entry(r, &dep->req_queued, list) {
  970. if (r == req)
  971. break;
  972. }
  973. if (r == req) {
  974. /* wait until it is processed */
  975. dwc3_stop_active_transfer(dwc, dep->number, true);
  976. goto out1;
  977. }
  978. dev_err(dwc->dev, "request %p was not queued to %s\n",
  979. request, ep->name);
  980. ret = -EINVAL;
  981. goto out0;
  982. }
  983. out1:
  984. /* giveback the request */
  985. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  986. out0:
  987. spin_unlock_irqrestore(&dwc->lock, flags);
  988. return ret;
  989. }
  990. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
  991. {
  992. struct dwc3_gadget_ep_cmd_params params;
  993. struct dwc3 *dwc = dep->dwc;
  994. int ret;
  995. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  996. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  997. return -EINVAL;
  998. }
  999. memset(&params, 0x00, sizeof(params));
  1000. if (value) {
  1001. if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
  1002. (!list_empty(&dep->req_queued) ||
  1003. !list_empty(&dep->request_list)))) {
  1004. dev_dbg(dwc->dev, "%s: pending request, cannot halt\n",
  1005. dep->name);
  1006. return -EAGAIN;
  1007. }
  1008. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1009. DWC3_DEPCMD_SETSTALL, &params);
  1010. if (ret)
  1011. dev_err(dwc->dev, "failed to set STALL on %s\n",
  1012. dep->name);
  1013. else
  1014. dep->flags |= DWC3_EP_STALL;
  1015. } else {
  1016. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1017. DWC3_DEPCMD_CLEARSTALL, &params);
  1018. if (ret)
  1019. dev_err(dwc->dev, "failed to clear STALL on %s\n",
  1020. dep->name);
  1021. else
  1022. dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
  1023. }
  1024. return ret;
  1025. }
  1026. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  1027. {
  1028. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1029. struct dwc3 *dwc = dep->dwc;
  1030. unsigned long flags;
  1031. int ret;
  1032. spin_lock_irqsave(&dwc->lock, flags);
  1033. ret = __dwc3_gadget_ep_set_halt(dep, value, false);
  1034. spin_unlock_irqrestore(&dwc->lock, flags);
  1035. return ret;
  1036. }
  1037. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  1038. {
  1039. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1040. struct dwc3 *dwc = dep->dwc;
  1041. unsigned long flags;
  1042. int ret;
  1043. spin_lock_irqsave(&dwc->lock, flags);
  1044. dep->flags |= DWC3_EP_WEDGE;
  1045. if (dep->number == 0 || dep->number == 1)
  1046. ret = __dwc3_gadget_ep0_set_halt(ep, 1);
  1047. else
  1048. ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
  1049. spin_unlock_irqrestore(&dwc->lock, flags);
  1050. return ret;
  1051. }
  1052. /* -------------------------------------------------------------------------- */
  1053. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  1054. .bLength = USB_DT_ENDPOINT_SIZE,
  1055. .bDescriptorType = USB_DT_ENDPOINT,
  1056. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  1057. };
  1058. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  1059. .enable = dwc3_gadget_ep0_enable,
  1060. .disable = dwc3_gadget_ep0_disable,
  1061. .alloc_request = dwc3_gadget_ep_alloc_request,
  1062. .free_request = dwc3_gadget_ep_free_request,
  1063. .queue = dwc3_gadget_ep0_queue,
  1064. .dequeue = dwc3_gadget_ep_dequeue,
  1065. .set_halt = dwc3_gadget_ep0_set_halt,
  1066. .set_wedge = dwc3_gadget_ep_set_wedge,
  1067. };
  1068. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  1069. .enable = dwc3_gadget_ep_enable,
  1070. .disable = dwc3_gadget_ep_disable,
  1071. .alloc_request = dwc3_gadget_ep_alloc_request,
  1072. .free_request = dwc3_gadget_ep_free_request,
  1073. .queue = dwc3_gadget_ep_queue,
  1074. .dequeue = dwc3_gadget_ep_dequeue,
  1075. .set_halt = dwc3_gadget_ep_set_halt,
  1076. .set_wedge = dwc3_gadget_ep_set_wedge,
  1077. };
  1078. /* -------------------------------------------------------------------------- */
  1079. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  1080. {
  1081. struct dwc3 *dwc = gadget_to_dwc(g);
  1082. u32 reg;
  1083. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1084. return DWC3_DSTS_SOFFN(reg);
  1085. }
  1086. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  1087. {
  1088. struct dwc3 *dwc = gadget_to_dwc(g);
  1089. unsigned long timeout;
  1090. unsigned long flags;
  1091. u32 reg;
  1092. int ret = 0;
  1093. u8 link_state;
  1094. u8 speed;
  1095. spin_lock_irqsave(&dwc->lock, flags);
  1096. /*
  1097. * According to the Databook Remote wakeup request should
  1098. * be issued only when the device is in early suspend state.
  1099. *
  1100. * We can check that via USB Link State bits in DSTS register.
  1101. */
  1102. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1103. speed = reg & DWC3_DSTS_CONNECTSPD;
  1104. if (speed == DWC3_DSTS_SUPERSPEED) {
  1105. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  1106. ret = -EINVAL;
  1107. goto out;
  1108. }
  1109. link_state = DWC3_DSTS_USBLNKST(reg);
  1110. switch (link_state) {
  1111. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1112. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1113. break;
  1114. default:
  1115. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  1116. link_state);
  1117. ret = -EINVAL;
  1118. goto out;
  1119. }
  1120. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1121. if (ret < 0) {
  1122. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1123. goto out;
  1124. }
  1125. /* Recent versions do this automatically */
  1126. if (dwc->revision < DWC3_REVISION_194A) {
  1127. /* write zeroes to Link Change Request */
  1128. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1129. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1130. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1131. }
  1132. /* poll until Link State changes to ON */
  1133. timeout = jiffies + msecs_to_jiffies(100);
  1134. while (!time_after(jiffies, timeout)) {
  1135. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1136. /* in HS, means ON */
  1137. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1138. break;
  1139. }
  1140. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1141. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1142. ret = -EINVAL;
  1143. }
  1144. out:
  1145. spin_unlock_irqrestore(&dwc->lock, flags);
  1146. return ret;
  1147. }
  1148. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1149. int is_selfpowered)
  1150. {
  1151. struct dwc3 *dwc = gadget_to_dwc(g);
  1152. unsigned long flags;
  1153. spin_lock_irqsave(&dwc->lock, flags);
  1154. dwc->is_selfpowered = !!is_selfpowered;
  1155. spin_unlock_irqrestore(&dwc->lock, flags);
  1156. return 0;
  1157. }
  1158. static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
  1159. {
  1160. u32 reg;
  1161. u32 timeout = 500;
  1162. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1163. if (is_on) {
  1164. if (dwc->revision <= DWC3_REVISION_187A) {
  1165. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1166. reg |= DWC3_DCTL_TRGTULST_RX_DET;
  1167. }
  1168. if (dwc->revision >= DWC3_REVISION_194A)
  1169. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1170. reg |= DWC3_DCTL_RUN_STOP;
  1171. if (dwc->has_hibernation)
  1172. reg |= DWC3_DCTL_KEEP_CONNECT;
  1173. dwc->pullups_connected = true;
  1174. } else {
  1175. reg &= ~DWC3_DCTL_RUN_STOP;
  1176. if (dwc->has_hibernation && !suspend)
  1177. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1178. dwc->pullups_connected = false;
  1179. }
  1180. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1181. do {
  1182. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1183. if (is_on) {
  1184. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1185. break;
  1186. } else {
  1187. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1188. break;
  1189. }
  1190. timeout--;
  1191. if (!timeout)
  1192. return -ETIMEDOUT;
  1193. udelay(1);
  1194. } while (1);
  1195. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  1196. dwc->gadget_driver
  1197. ? dwc->gadget_driver->function : "no-function",
  1198. is_on ? "connect" : "disconnect");
  1199. return 0;
  1200. }
  1201. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1202. {
  1203. struct dwc3 *dwc = gadget_to_dwc(g);
  1204. unsigned long flags;
  1205. int ret;
  1206. is_on = !!is_on;
  1207. spin_lock_irqsave(&dwc->lock, flags);
  1208. ret = dwc3_gadget_run_stop(dwc, is_on, false);
  1209. spin_unlock_irqrestore(&dwc->lock, flags);
  1210. return ret;
  1211. }
  1212. static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
  1213. {
  1214. u32 reg;
  1215. /* Enable all but Start and End of Frame IRQs */
  1216. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1217. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1218. DWC3_DEVTEN_CMDCMPLTEN |
  1219. DWC3_DEVTEN_ERRTICERREN |
  1220. DWC3_DEVTEN_WKUPEVTEN |
  1221. DWC3_DEVTEN_ULSTCNGEN |
  1222. DWC3_DEVTEN_CONNECTDONEEN |
  1223. DWC3_DEVTEN_USBRSTEN |
  1224. DWC3_DEVTEN_DISCONNEVTEN);
  1225. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1226. }
  1227. static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
  1228. {
  1229. /* mask all interrupts */
  1230. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1231. }
  1232. static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
  1233. static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
  1234. static int dwc3_gadget_start(struct usb_gadget *g,
  1235. struct usb_gadget_driver *driver)
  1236. {
  1237. struct dwc3 *dwc = gadget_to_dwc(g);
  1238. struct dwc3_ep *dep;
  1239. unsigned long flags;
  1240. int ret = 0;
  1241. int irq;
  1242. u32 reg;
  1243. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1244. ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
  1245. IRQF_SHARED, "dwc3", dwc);
  1246. if (ret) {
  1247. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1248. irq, ret);
  1249. goto err0;
  1250. }
  1251. spin_lock_irqsave(&dwc->lock, flags);
  1252. if (dwc->gadget_driver) {
  1253. dev_err(dwc->dev, "%s is already bound to %s\n",
  1254. dwc->gadget.name,
  1255. dwc->gadget_driver->driver.name);
  1256. ret = -EBUSY;
  1257. goto err1;
  1258. }
  1259. dwc->gadget_driver = driver;
  1260. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1261. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1262. /**
  1263. * WORKAROUND: DWC3 revision < 2.20a have an issue
  1264. * which would cause metastability state on Run/Stop
  1265. * bit if we try to force the IP to USB2-only mode.
  1266. *
  1267. * Because of that, we cannot configure the IP to any
  1268. * speed other than the SuperSpeed
  1269. *
  1270. * Refers to:
  1271. *
  1272. * STAR#9000525659: Clock Domain Crossing on DCTL in
  1273. * USB 2.0 Mode
  1274. */
  1275. if (dwc->revision < DWC3_REVISION_220A) {
  1276. reg |= DWC3_DCFG_SUPERSPEED;
  1277. } else {
  1278. switch (dwc->maximum_speed) {
  1279. case USB_SPEED_LOW:
  1280. reg |= DWC3_DSTS_LOWSPEED;
  1281. break;
  1282. case USB_SPEED_FULL:
  1283. reg |= DWC3_DSTS_FULLSPEED1;
  1284. break;
  1285. case USB_SPEED_HIGH:
  1286. reg |= DWC3_DSTS_HIGHSPEED;
  1287. break;
  1288. case USB_SPEED_SUPER: /* FALLTHROUGH */
  1289. case USB_SPEED_UNKNOWN: /* FALTHROUGH */
  1290. default:
  1291. reg |= DWC3_DSTS_SUPERSPEED;
  1292. }
  1293. }
  1294. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1295. dwc->start_config_issued = false;
  1296. /* Start with SuperSpeed Default */
  1297. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1298. dep = dwc->eps[0];
  1299. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1300. false);
  1301. if (ret) {
  1302. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1303. goto err2;
  1304. }
  1305. dep = dwc->eps[1];
  1306. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1307. false);
  1308. if (ret) {
  1309. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1310. goto err3;
  1311. }
  1312. /* begin to receive SETUP packets */
  1313. dwc->ep0state = EP0_SETUP_PHASE;
  1314. dwc3_ep0_out_start(dwc);
  1315. dwc3_gadget_enable_irq(dwc);
  1316. spin_unlock_irqrestore(&dwc->lock, flags);
  1317. return 0;
  1318. err3:
  1319. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1320. err2:
  1321. dwc->gadget_driver = NULL;
  1322. err1:
  1323. spin_unlock_irqrestore(&dwc->lock, flags);
  1324. free_irq(irq, dwc);
  1325. err0:
  1326. return ret;
  1327. }
  1328. static int dwc3_gadget_stop(struct usb_gadget *g)
  1329. {
  1330. struct dwc3 *dwc = gadget_to_dwc(g);
  1331. unsigned long flags;
  1332. int irq;
  1333. spin_lock_irqsave(&dwc->lock, flags);
  1334. dwc3_gadget_disable_irq(dwc);
  1335. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1336. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1337. dwc->gadget_driver = NULL;
  1338. spin_unlock_irqrestore(&dwc->lock, flags);
  1339. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1340. free_irq(irq, dwc);
  1341. return 0;
  1342. }
  1343. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1344. .get_frame = dwc3_gadget_get_frame,
  1345. .wakeup = dwc3_gadget_wakeup,
  1346. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1347. .pullup = dwc3_gadget_pullup,
  1348. .udc_start = dwc3_gadget_start,
  1349. .udc_stop = dwc3_gadget_stop,
  1350. };
  1351. /* -------------------------------------------------------------------------- */
  1352. static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
  1353. u8 num, u32 direction)
  1354. {
  1355. struct dwc3_ep *dep;
  1356. u8 i;
  1357. for (i = 0; i < num; i++) {
  1358. u8 epnum = (i << 1) | (!!direction);
  1359. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1360. if (!dep)
  1361. return -ENOMEM;
  1362. dep->dwc = dwc;
  1363. dep->number = epnum;
  1364. dep->direction = !!direction;
  1365. dwc->eps[epnum] = dep;
  1366. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1367. (epnum & 1) ? "in" : "out");
  1368. dep->endpoint.name = dep->name;
  1369. dev_vdbg(dwc->dev, "initializing %s\n", dep->name);
  1370. if (epnum == 0 || epnum == 1) {
  1371. usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
  1372. dep->endpoint.maxburst = 1;
  1373. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1374. if (!epnum)
  1375. dwc->gadget.ep0 = &dep->endpoint;
  1376. } else {
  1377. int ret;
  1378. usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
  1379. dep->endpoint.max_streams = 15;
  1380. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1381. list_add_tail(&dep->endpoint.ep_list,
  1382. &dwc->gadget.ep_list);
  1383. ret = dwc3_alloc_trb_pool(dep);
  1384. if (ret)
  1385. return ret;
  1386. }
  1387. INIT_LIST_HEAD(&dep->request_list);
  1388. INIT_LIST_HEAD(&dep->req_queued);
  1389. }
  1390. return 0;
  1391. }
  1392. static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1393. {
  1394. int ret;
  1395. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1396. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
  1397. if (ret < 0) {
  1398. dev_vdbg(dwc->dev, "failed to allocate OUT endpoints\n");
  1399. return ret;
  1400. }
  1401. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
  1402. if (ret < 0) {
  1403. dev_vdbg(dwc->dev, "failed to allocate IN endpoints\n");
  1404. return ret;
  1405. }
  1406. return 0;
  1407. }
  1408. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1409. {
  1410. struct dwc3_ep *dep;
  1411. u8 epnum;
  1412. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1413. dep = dwc->eps[epnum];
  1414. if (!dep)
  1415. continue;
  1416. /*
  1417. * Physical endpoints 0 and 1 are special; they form the
  1418. * bi-directional USB endpoint 0.
  1419. *
  1420. * For those two physical endpoints, we don't allocate a TRB
  1421. * pool nor do we add them the endpoints list. Due to that, we
  1422. * shouldn't do these two operations otherwise we would end up
  1423. * with all sorts of bugs when removing dwc3.ko.
  1424. */
  1425. if (epnum != 0 && epnum != 1) {
  1426. dwc3_free_trb_pool(dep);
  1427. list_del(&dep->endpoint.ep_list);
  1428. }
  1429. kfree(dep);
  1430. }
  1431. }
  1432. /* -------------------------------------------------------------------------- */
  1433. static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1434. struct dwc3_request *req, struct dwc3_trb *trb,
  1435. const struct dwc3_event_depevt *event, int status)
  1436. {
  1437. unsigned int count;
  1438. unsigned int s_pkt = 0;
  1439. unsigned int trb_status;
  1440. trace_dwc3_complete_trb(dep, trb);
  1441. if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
  1442. /*
  1443. * We continue despite the error. There is not much we
  1444. * can do. If we don't clean it up we loop forever. If
  1445. * we skip the TRB then it gets overwritten after a
  1446. * while since we use them in a ring buffer. A BUG()
  1447. * would help. Lets hope that if this occurs, someone
  1448. * fixes the root cause instead of looking away :)
  1449. */
  1450. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1451. dep->name, trb);
  1452. count = trb->size & DWC3_TRB_SIZE_MASK;
  1453. if (dep->direction) {
  1454. if (count) {
  1455. trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
  1456. if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
  1457. dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
  1458. dep->name);
  1459. /*
  1460. * If missed isoc occurred and there is
  1461. * no request queued then issue END
  1462. * TRANSFER, so that core generates
  1463. * next xfernotready and we will issue
  1464. * a fresh START TRANSFER.
  1465. * If there are still queued request
  1466. * then wait, do not issue either END
  1467. * or UPDATE TRANSFER, just attach next
  1468. * request in request_list during
  1469. * giveback.If any future queued request
  1470. * is successfully transferred then we
  1471. * will issue UPDATE TRANSFER for all
  1472. * request in the request_list.
  1473. */
  1474. dep->flags |= DWC3_EP_MISSED_ISOC;
  1475. } else {
  1476. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1477. dep->name);
  1478. status = -ECONNRESET;
  1479. }
  1480. } else {
  1481. dep->flags &= ~DWC3_EP_MISSED_ISOC;
  1482. }
  1483. } else {
  1484. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1485. s_pkt = 1;
  1486. }
  1487. /*
  1488. * We assume here we will always receive the entire data block
  1489. * which we should receive. Meaning, if we program RX to
  1490. * receive 4K but we receive only 2K, we assume that's all we
  1491. * should receive and we simply bounce the request back to the
  1492. * gadget driver for further processing.
  1493. */
  1494. req->request.actual += req->request.length - count;
  1495. if (s_pkt)
  1496. return 1;
  1497. if ((event->status & DEPEVT_STATUS_LST) &&
  1498. (trb->ctrl & (DWC3_TRB_CTRL_LST |
  1499. DWC3_TRB_CTRL_HWO)))
  1500. return 1;
  1501. if ((event->status & DEPEVT_STATUS_IOC) &&
  1502. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1503. return 1;
  1504. return 0;
  1505. }
  1506. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1507. const struct dwc3_event_depevt *event, int status)
  1508. {
  1509. struct dwc3_request *req;
  1510. struct dwc3_trb *trb;
  1511. unsigned int slot;
  1512. unsigned int i;
  1513. int ret;
  1514. do {
  1515. req = next_request(&dep->req_queued);
  1516. if (!req) {
  1517. WARN_ON_ONCE(1);
  1518. return 1;
  1519. }
  1520. i = 0;
  1521. do {
  1522. slot = req->start_slot + i;
  1523. if ((slot == DWC3_TRB_NUM - 1) &&
  1524. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  1525. slot++;
  1526. slot %= DWC3_TRB_NUM;
  1527. trb = &dep->trb_pool[slot];
  1528. ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
  1529. event, status);
  1530. if (ret)
  1531. break;
  1532. }while (++i < req->request.num_mapped_sgs);
  1533. dwc3_gadget_giveback(dep, req, status);
  1534. if (ret)
  1535. break;
  1536. } while (1);
  1537. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  1538. list_empty(&dep->req_queued)) {
  1539. if (list_empty(&dep->request_list)) {
  1540. /*
  1541. * If there is no entry in request list then do
  1542. * not issue END TRANSFER now. Just set PENDING
  1543. * flag, so that END TRANSFER is issued when an
  1544. * entry is added into request list.
  1545. */
  1546. dep->flags = DWC3_EP_PENDING_REQUEST;
  1547. } else {
  1548. dwc3_stop_active_transfer(dwc, dep->number, true);
  1549. dep->flags = DWC3_EP_ENABLED;
  1550. }
  1551. return 1;
  1552. }
  1553. return 1;
  1554. }
  1555. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1556. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1557. {
  1558. unsigned status = 0;
  1559. int clean_busy;
  1560. if (event->status & DEPEVT_STATUS_BUSERR)
  1561. status = -ECONNRESET;
  1562. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1563. if (clean_busy)
  1564. dep->flags &= ~DWC3_EP_BUSY;
  1565. /*
  1566. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1567. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1568. */
  1569. if (dwc->revision < DWC3_REVISION_183A) {
  1570. u32 reg;
  1571. int i;
  1572. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1573. dep = dwc->eps[i];
  1574. if (!(dep->flags & DWC3_EP_ENABLED))
  1575. continue;
  1576. if (!list_empty(&dep->req_queued))
  1577. return;
  1578. }
  1579. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1580. reg |= dwc->u1u2;
  1581. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1582. dwc->u1u2 = 0;
  1583. }
  1584. }
  1585. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1586. const struct dwc3_event_depevt *event)
  1587. {
  1588. struct dwc3_ep *dep;
  1589. u8 epnum = event->endpoint_number;
  1590. dep = dwc->eps[epnum];
  1591. if (!(dep->flags & DWC3_EP_ENABLED))
  1592. return;
  1593. if (epnum == 0 || epnum == 1) {
  1594. dwc3_ep0_interrupt(dwc, event);
  1595. return;
  1596. }
  1597. switch (event->endpoint_event) {
  1598. case DWC3_DEPEVT_XFERCOMPLETE:
  1599. dep->resource_index = 0;
  1600. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1601. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1602. dep->name);
  1603. return;
  1604. }
  1605. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1606. break;
  1607. case DWC3_DEPEVT_XFERINPROGRESS:
  1608. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1609. break;
  1610. case DWC3_DEPEVT_XFERNOTREADY:
  1611. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1612. dwc3_gadget_start_isoc(dwc, dep, event);
  1613. } else {
  1614. int ret;
  1615. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1616. dep->name, event->status &
  1617. DEPEVT_STATUS_TRANSFER_ACTIVE
  1618. ? "Transfer Active"
  1619. : "Transfer Not Active");
  1620. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1621. if (!ret || ret == -EBUSY)
  1622. return;
  1623. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1624. dep->name);
  1625. }
  1626. break;
  1627. case DWC3_DEPEVT_STREAMEVT:
  1628. if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
  1629. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1630. dep->name);
  1631. return;
  1632. }
  1633. switch (event->status) {
  1634. case DEPEVT_STREAMEVT_FOUND:
  1635. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1636. event->parameters);
  1637. break;
  1638. case DEPEVT_STREAMEVT_NOTFOUND:
  1639. /* FALLTHROUGH */
  1640. default:
  1641. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1642. }
  1643. break;
  1644. case DWC3_DEPEVT_RXTXFIFOEVT:
  1645. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1646. break;
  1647. case DWC3_DEPEVT_EPCMDCMPLT:
  1648. dev_vdbg(dwc->dev, "Endpoint Command Complete\n");
  1649. break;
  1650. }
  1651. }
  1652. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1653. {
  1654. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1655. spin_unlock(&dwc->lock);
  1656. dwc->gadget_driver->disconnect(&dwc->gadget);
  1657. spin_lock(&dwc->lock);
  1658. }
  1659. }
  1660. static void dwc3_suspend_gadget(struct dwc3 *dwc)
  1661. {
  1662. if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
  1663. spin_unlock(&dwc->lock);
  1664. dwc->gadget_driver->suspend(&dwc->gadget);
  1665. spin_lock(&dwc->lock);
  1666. }
  1667. }
  1668. static void dwc3_resume_gadget(struct dwc3 *dwc)
  1669. {
  1670. if (dwc->gadget_driver && dwc->gadget_driver->resume) {
  1671. spin_unlock(&dwc->lock);
  1672. dwc->gadget_driver->resume(&dwc->gadget);
  1673. }
  1674. }
  1675. static void dwc3_reset_gadget(struct dwc3 *dwc)
  1676. {
  1677. if (!dwc->gadget_driver)
  1678. return;
  1679. if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
  1680. spin_unlock(&dwc->lock);
  1681. usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
  1682. spin_lock(&dwc->lock);
  1683. }
  1684. }
  1685. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
  1686. {
  1687. struct dwc3_ep *dep;
  1688. struct dwc3_gadget_ep_cmd_params params;
  1689. u32 cmd;
  1690. int ret;
  1691. dep = dwc->eps[epnum];
  1692. if (!dep->resource_index)
  1693. return;
  1694. /*
  1695. * NOTICE: We are violating what the Databook says about the
  1696. * EndTransfer command. Ideally we would _always_ wait for the
  1697. * EndTransfer Command Completion IRQ, but that's causing too
  1698. * much trouble synchronizing between us and gadget driver.
  1699. *
  1700. * We have discussed this with the IP Provider and it was
  1701. * suggested to giveback all requests here, but give HW some
  1702. * extra time to synchronize with the interconnect. We're using
  1703. * an arbitraty 100us delay for that.
  1704. *
  1705. * Note also that a similar handling was tested by Synopsys
  1706. * (thanks a lot Paul) and nothing bad has come out of it.
  1707. * In short, what we're doing is:
  1708. *
  1709. * - Issue EndTransfer WITH CMDIOC bit set
  1710. * - Wait 100us
  1711. */
  1712. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1713. cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
  1714. cmd |= DWC3_DEPCMD_CMDIOC;
  1715. cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
  1716. memset(&params, 0, sizeof(params));
  1717. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1718. WARN_ON_ONCE(ret);
  1719. dep->resource_index = 0;
  1720. dep->flags &= ~DWC3_EP_BUSY;
  1721. udelay(100);
  1722. }
  1723. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1724. {
  1725. u32 epnum;
  1726. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1727. struct dwc3_ep *dep;
  1728. dep = dwc->eps[epnum];
  1729. if (!dep)
  1730. continue;
  1731. if (!(dep->flags & DWC3_EP_ENABLED))
  1732. continue;
  1733. dwc3_remove_requests(dwc, dep);
  1734. }
  1735. }
  1736. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1737. {
  1738. u32 epnum;
  1739. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1740. struct dwc3_ep *dep;
  1741. struct dwc3_gadget_ep_cmd_params params;
  1742. int ret;
  1743. dep = dwc->eps[epnum];
  1744. if (!dep)
  1745. continue;
  1746. if (!(dep->flags & DWC3_EP_STALL))
  1747. continue;
  1748. dep->flags &= ~DWC3_EP_STALL;
  1749. memset(&params, 0, sizeof(params));
  1750. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1751. DWC3_DEPCMD_CLEARSTALL, &params);
  1752. WARN_ON_ONCE(ret);
  1753. }
  1754. }
  1755. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1756. {
  1757. int reg;
  1758. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1759. reg &= ~DWC3_DCTL_INITU1ENA;
  1760. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1761. reg &= ~DWC3_DCTL_INITU2ENA;
  1762. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1763. dwc3_disconnect_gadget(dwc);
  1764. dwc->start_config_issued = false;
  1765. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1766. dwc->setup_packet_pending = false;
  1767. usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
  1768. }
  1769. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1770. {
  1771. u32 reg;
  1772. /*
  1773. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1774. * would cause a missing Disconnect Event if there's a
  1775. * pending Setup Packet in the FIFO.
  1776. *
  1777. * There's no suggested workaround on the official Bug
  1778. * report, which states that "unless the driver/application
  1779. * is doing any special handling of a disconnect event,
  1780. * there is no functional issue".
  1781. *
  1782. * Unfortunately, it turns out that we _do_ some special
  1783. * handling of a disconnect event, namely complete all
  1784. * pending transfers, notify gadget driver of the
  1785. * disconnection, and so on.
  1786. *
  1787. * Our suggested workaround is to follow the Disconnect
  1788. * Event steps here, instead, based on a setup_packet_pending
  1789. * flag. Such flag gets set whenever we have a XferNotReady
  1790. * event on EP0 and gets cleared on XferComplete for the
  1791. * same endpoint.
  1792. *
  1793. * Refers to:
  1794. *
  1795. * STAR#9000466709: RTL: Device : Disconnect event not
  1796. * generated if setup packet pending in FIFO
  1797. */
  1798. if (dwc->revision < DWC3_REVISION_188A) {
  1799. if (dwc->setup_packet_pending)
  1800. dwc3_gadget_disconnect_interrupt(dwc);
  1801. }
  1802. dwc3_reset_gadget(dwc);
  1803. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1804. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1805. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1806. dwc->test_mode = false;
  1807. dwc3_stop_active_transfers(dwc);
  1808. dwc3_clear_stall_all_ep(dwc);
  1809. dwc->start_config_issued = false;
  1810. /* Reset device address to zero */
  1811. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1812. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1813. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1814. }
  1815. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1816. {
  1817. u32 reg;
  1818. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1819. /*
  1820. * We change the clock only at SS but I dunno why I would want to do
  1821. * this. Maybe it becomes part of the power saving plan.
  1822. */
  1823. if (speed != DWC3_DSTS_SUPERSPEED)
  1824. return;
  1825. /*
  1826. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1827. * each time on Connect Done.
  1828. */
  1829. if (!usb30_clock)
  1830. return;
  1831. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1832. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1833. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1834. }
  1835. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1836. {
  1837. struct dwc3_ep *dep;
  1838. int ret;
  1839. u32 reg;
  1840. u8 speed;
  1841. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1842. speed = reg & DWC3_DSTS_CONNECTSPD;
  1843. dwc->speed = speed;
  1844. dwc3_update_ram_clk_sel(dwc, speed);
  1845. switch (speed) {
  1846. case DWC3_DCFG_SUPERSPEED:
  1847. /*
  1848. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1849. * would cause a missing USB3 Reset event.
  1850. *
  1851. * In such situations, we should force a USB3 Reset
  1852. * event by calling our dwc3_gadget_reset_interrupt()
  1853. * routine.
  1854. *
  1855. * Refers to:
  1856. *
  1857. * STAR#9000483510: RTL: SS : USB3 reset event may
  1858. * not be generated always when the link enters poll
  1859. */
  1860. if (dwc->revision < DWC3_REVISION_190A)
  1861. dwc3_gadget_reset_interrupt(dwc);
  1862. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1863. dwc->gadget.ep0->maxpacket = 512;
  1864. dwc->gadget.speed = USB_SPEED_SUPER;
  1865. break;
  1866. case DWC3_DCFG_HIGHSPEED:
  1867. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1868. dwc->gadget.ep0->maxpacket = 64;
  1869. dwc->gadget.speed = USB_SPEED_HIGH;
  1870. break;
  1871. case DWC3_DCFG_FULLSPEED2:
  1872. case DWC3_DCFG_FULLSPEED1:
  1873. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1874. dwc->gadget.ep0->maxpacket = 64;
  1875. dwc->gadget.speed = USB_SPEED_FULL;
  1876. break;
  1877. case DWC3_DCFG_LOWSPEED:
  1878. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1879. dwc->gadget.ep0->maxpacket = 8;
  1880. dwc->gadget.speed = USB_SPEED_LOW;
  1881. break;
  1882. }
  1883. /* Enable USB2 LPM Capability */
  1884. if ((dwc->revision > DWC3_REVISION_194A)
  1885. && (speed != DWC3_DCFG_SUPERSPEED)) {
  1886. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1887. reg |= DWC3_DCFG_LPM_CAP;
  1888. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1889. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1890. reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
  1891. reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
  1892. /*
  1893. * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
  1894. * DCFG.LPMCap is set, core responses with an ACK and the
  1895. * BESL value in the LPM token is less than or equal to LPM
  1896. * NYET threshold.
  1897. */
  1898. WARN_ONCE(dwc->revision < DWC3_REVISION_240A
  1899. && dwc->has_lpm_erratum,
  1900. "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
  1901. if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
  1902. reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
  1903. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1904. } else {
  1905. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1906. reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
  1907. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1908. }
  1909. dep = dwc->eps[0];
  1910. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  1911. false);
  1912. if (ret) {
  1913. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1914. return;
  1915. }
  1916. dep = dwc->eps[1];
  1917. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  1918. false);
  1919. if (ret) {
  1920. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1921. return;
  1922. }
  1923. /*
  1924. * Configure PHY via GUSB3PIPECTLn if required.
  1925. *
  1926. * Update GTXFIFOSIZn
  1927. *
  1928. * In both cases reset values should be sufficient.
  1929. */
  1930. }
  1931. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1932. {
  1933. /*
  1934. * TODO take core out of low power mode when that's
  1935. * implemented.
  1936. */
  1937. dwc->gadget_driver->resume(&dwc->gadget);
  1938. }
  1939. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1940. unsigned int evtinfo)
  1941. {
  1942. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1943. unsigned int pwropt;
  1944. /*
  1945. * WORKAROUND: DWC3 < 2.50a have an issue when configured without
  1946. * Hibernation mode enabled which would show up when device detects
  1947. * host-initiated U3 exit.
  1948. *
  1949. * In that case, device will generate a Link State Change Interrupt
  1950. * from U3 to RESUME which is only necessary if Hibernation is
  1951. * configured in.
  1952. *
  1953. * There are no functional changes due to such spurious event and we
  1954. * just need to ignore it.
  1955. *
  1956. * Refers to:
  1957. *
  1958. * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
  1959. * operational mode
  1960. */
  1961. pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
  1962. if ((dwc->revision < DWC3_REVISION_250A) &&
  1963. (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
  1964. if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
  1965. (next == DWC3_LINK_STATE_RESUME)) {
  1966. dev_vdbg(dwc->dev, "ignoring transition U3 -> Resume\n");
  1967. return;
  1968. }
  1969. }
  1970. /*
  1971. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1972. * on the link partner, the USB session might do multiple entry/exit
  1973. * of low power states before a transfer takes place.
  1974. *
  1975. * Due to this problem, we might experience lower throughput. The
  1976. * suggested workaround is to disable DCTL[12:9] bits if we're
  1977. * transitioning from U1/U2 to U0 and enable those bits again
  1978. * after a transfer completes and there are no pending transfers
  1979. * on any of the enabled endpoints.
  1980. *
  1981. * This is the first half of that workaround.
  1982. *
  1983. * Refers to:
  1984. *
  1985. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1986. * core send LGO_Ux entering U0
  1987. */
  1988. if (dwc->revision < DWC3_REVISION_183A) {
  1989. if (next == DWC3_LINK_STATE_U0) {
  1990. u32 u1u2;
  1991. u32 reg;
  1992. switch (dwc->link_state) {
  1993. case DWC3_LINK_STATE_U1:
  1994. case DWC3_LINK_STATE_U2:
  1995. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1996. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  1997. | DWC3_DCTL_ACCEPTU2ENA
  1998. | DWC3_DCTL_INITU1ENA
  1999. | DWC3_DCTL_ACCEPTU1ENA);
  2000. if (!dwc->u1u2)
  2001. dwc->u1u2 = reg & u1u2;
  2002. reg &= ~u1u2;
  2003. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  2004. break;
  2005. default:
  2006. /* do nothing */
  2007. break;
  2008. }
  2009. }
  2010. }
  2011. switch (next) {
  2012. case DWC3_LINK_STATE_U1:
  2013. if (dwc->speed == USB_SPEED_SUPER)
  2014. dwc3_suspend_gadget(dwc);
  2015. break;
  2016. case DWC3_LINK_STATE_U2:
  2017. case DWC3_LINK_STATE_U3:
  2018. dwc3_suspend_gadget(dwc);
  2019. break;
  2020. case DWC3_LINK_STATE_RESUME:
  2021. dwc3_resume_gadget(dwc);
  2022. break;
  2023. default:
  2024. /* do nothing */
  2025. break;
  2026. }
  2027. dwc->link_state = next;
  2028. }
  2029. static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
  2030. unsigned int evtinfo)
  2031. {
  2032. unsigned int is_ss = evtinfo & BIT(4);
  2033. /**
  2034. * WORKAROUND: DWC3 revison 2.20a with hibernation support
  2035. * have a known issue which can cause USB CV TD.9.23 to fail
  2036. * randomly.
  2037. *
  2038. * Because of this issue, core could generate bogus hibernation
  2039. * events which SW needs to ignore.
  2040. *
  2041. * Refers to:
  2042. *
  2043. * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
  2044. * Device Fallback from SuperSpeed
  2045. */
  2046. if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
  2047. return;
  2048. /* enter hibernation here */
  2049. }
  2050. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  2051. const struct dwc3_event_devt *event)
  2052. {
  2053. switch (event->type) {
  2054. case DWC3_DEVICE_EVENT_DISCONNECT:
  2055. dwc3_gadget_disconnect_interrupt(dwc);
  2056. break;
  2057. case DWC3_DEVICE_EVENT_RESET:
  2058. dwc3_gadget_reset_interrupt(dwc);
  2059. break;
  2060. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  2061. dwc3_gadget_conndone_interrupt(dwc);
  2062. break;
  2063. case DWC3_DEVICE_EVENT_WAKEUP:
  2064. dwc3_gadget_wakeup_interrupt(dwc);
  2065. break;
  2066. case DWC3_DEVICE_EVENT_HIBER_REQ:
  2067. if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
  2068. "unexpected hibernation event\n"))
  2069. break;
  2070. dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
  2071. break;
  2072. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  2073. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  2074. break;
  2075. case DWC3_DEVICE_EVENT_EOPF:
  2076. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  2077. break;
  2078. case DWC3_DEVICE_EVENT_SOF:
  2079. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  2080. break;
  2081. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  2082. dev_vdbg(dwc->dev, "Erratic Error\n");
  2083. break;
  2084. case DWC3_DEVICE_EVENT_CMD_CMPL:
  2085. dev_vdbg(dwc->dev, "Command Complete\n");
  2086. break;
  2087. case DWC3_DEVICE_EVENT_OVERFLOW:
  2088. dev_vdbg(dwc->dev, "Overflow\n");
  2089. break;
  2090. default:
  2091. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  2092. }
  2093. }
  2094. static void dwc3_process_event_entry(struct dwc3 *dwc,
  2095. const union dwc3_event *event)
  2096. {
  2097. trace_dwc3_event(event->raw);
  2098. /* Endpoint IRQ, handle it and return early */
  2099. if (event->type.is_devspec == 0) {
  2100. /* depevt */
  2101. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  2102. }
  2103. switch (event->type.type) {
  2104. case DWC3_EVENT_TYPE_DEV:
  2105. dwc3_gadget_interrupt(dwc, &event->devt);
  2106. break;
  2107. /* REVISIT what to do with Carkit and I2C events ? */
  2108. default:
  2109. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  2110. }
  2111. }
  2112. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  2113. {
  2114. struct dwc3_event_buffer *evt;
  2115. irqreturn_t ret = IRQ_NONE;
  2116. int left;
  2117. u32 reg;
  2118. evt = dwc->ev_buffs[buf];
  2119. left = evt->count;
  2120. if (!(evt->flags & DWC3_EVENT_PENDING))
  2121. return IRQ_NONE;
  2122. while (left > 0) {
  2123. union dwc3_event event;
  2124. event.raw = *(u32 *) (evt->buf + evt->lpos);
  2125. dwc3_process_event_entry(dwc, &event);
  2126. /*
  2127. * FIXME we wrap around correctly to the next entry as
  2128. * almost all entries are 4 bytes in size. There is one
  2129. * entry which has 12 bytes which is a regular entry
  2130. * followed by 8 bytes data. ATM I don't know how
  2131. * things are organized if we get next to the a
  2132. * boundary so I worry about that once we try to handle
  2133. * that.
  2134. */
  2135. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  2136. left -= 4;
  2137. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  2138. }
  2139. evt->count = 0;
  2140. evt->flags &= ~DWC3_EVENT_PENDING;
  2141. ret = IRQ_HANDLED;
  2142. /* Unmask interrupt */
  2143. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2144. reg &= ~DWC3_GEVNTSIZ_INTMASK;
  2145. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2146. return ret;
  2147. }
  2148. static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
  2149. {
  2150. struct dwc3 *dwc = _dwc;
  2151. unsigned long flags;
  2152. irqreturn_t ret = IRQ_NONE;
  2153. int i;
  2154. spin_lock_irqsave(&dwc->lock, flags);
  2155. for (i = 0; i < dwc->num_event_buffers; i++)
  2156. ret |= dwc3_process_event_buf(dwc, i);
  2157. spin_unlock_irqrestore(&dwc->lock, flags);
  2158. return ret;
  2159. }
  2160. static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
  2161. {
  2162. struct dwc3_event_buffer *evt;
  2163. u32 count;
  2164. u32 reg;
  2165. evt = dwc->ev_buffs[buf];
  2166. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  2167. count &= DWC3_GEVNTCOUNT_MASK;
  2168. if (!count)
  2169. return IRQ_NONE;
  2170. evt->count = count;
  2171. evt->flags |= DWC3_EVENT_PENDING;
  2172. /* Mask interrupt */
  2173. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2174. reg |= DWC3_GEVNTSIZ_INTMASK;
  2175. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2176. return IRQ_WAKE_THREAD;
  2177. }
  2178. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  2179. {
  2180. struct dwc3 *dwc = _dwc;
  2181. int i;
  2182. irqreturn_t ret = IRQ_NONE;
  2183. spin_lock(&dwc->lock);
  2184. for (i = 0; i < dwc->num_event_buffers; i++) {
  2185. irqreturn_t status;
  2186. status = dwc3_check_event_buf(dwc, i);
  2187. if (status == IRQ_WAKE_THREAD)
  2188. ret = status;
  2189. }
  2190. spin_unlock(&dwc->lock);
  2191. return ret;
  2192. }
  2193. /**
  2194. * dwc3_gadget_init - Initializes gadget related registers
  2195. * @dwc: pointer to our controller context structure
  2196. *
  2197. * Returns 0 on success otherwise negative errno.
  2198. */
  2199. int dwc3_gadget_init(struct dwc3 *dwc)
  2200. {
  2201. int ret;
  2202. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2203. &dwc->ctrl_req_addr, GFP_KERNEL);
  2204. if (!dwc->ctrl_req) {
  2205. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  2206. ret = -ENOMEM;
  2207. goto err0;
  2208. }
  2209. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2210. &dwc->ep0_trb_addr, GFP_KERNEL);
  2211. if (!dwc->ep0_trb) {
  2212. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  2213. ret = -ENOMEM;
  2214. goto err1;
  2215. }
  2216. dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
  2217. if (!dwc->setup_buf) {
  2218. ret = -ENOMEM;
  2219. goto err2;
  2220. }
  2221. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  2222. DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
  2223. GFP_KERNEL);
  2224. if (!dwc->ep0_bounce) {
  2225. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  2226. ret = -ENOMEM;
  2227. goto err3;
  2228. }
  2229. dwc->gadget.ops = &dwc3_gadget_ops;
  2230. dwc->gadget.max_speed = USB_SPEED_SUPER;
  2231. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  2232. dwc->gadget.sg_supported = true;
  2233. dwc->gadget.name = "dwc3-gadget";
  2234. /*
  2235. * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
  2236. * on ep out.
  2237. */
  2238. dwc->gadget.quirk_ep_out_aligned_size = true;
  2239. /*
  2240. * REVISIT: Here we should clear all pending IRQs to be
  2241. * sure we're starting from a well known location.
  2242. */
  2243. ret = dwc3_gadget_init_endpoints(dwc);
  2244. if (ret)
  2245. goto err4;
  2246. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  2247. if (ret) {
  2248. dev_err(dwc->dev, "failed to register udc\n");
  2249. goto err4;
  2250. }
  2251. return 0;
  2252. err4:
  2253. dwc3_gadget_free_endpoints(dwc);
  2254. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2255. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2256. err3:
  2257. kfree(dwc->setup_buf);
  2258. err2:
  2259. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2260. dwc->ep0_trb, dwc->ep0_trb_addr);
  2261. err1:
  2262. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2263. dwc->ctrl_req, dwc->ctrl_req_addr);
  2264. err0:
  2265. return ret;
  2266. }
  2267. /* -------------------------------------------------------------------------- */
  2268. void dwc3_gadget_exit(struct dwc3 *dwc)
  2269. {
  2270. usb_del_gadget_udc(&dwc->gadget);
  2271. dwc3_gadget_free_endpoints(dwc);
  2272. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2273. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2274. kfree(dwc->setup_buf);
  2275. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2276. dwc->ep0_trb, dwc->ep0_trb_addr);
  2277. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2278. dwc->ctrl_req, dwc->ctrl_req_addr);
  2279. }
  2280. int dwc3_gadget_suspend(struct dwc3 *dwc)
  2281. {
  2282. if (dwc->pullups_connected) {
  2283. dwc3_gadget_disable_irq(dwc);
  2284. dwc3_gadget_run_stop(dwc, true, true);
  2285. }
  2286. __dwc3_gadget_ep_disable(dwc->eps[0]);
  2287. __dwc3_gadget_ep_disable(dwc->eps[1]);
  2288. dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
  2289. return 0;
  2290. }
  2291. int dwc3_gadget_resume(struct dwc3 *dwc)
  2292. {
  2293. struct dwc3_ep *dep;
  2294. int ret;
  2295. /* Start with SuperSpeed Default */
  2296. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  2297. dep = dwc->eps[0];
  2298. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  2299. false);
  2300. if (ret)
  2301. goto err0;
  2302. dep = dwc->eps[1];
  2303. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  2304. false);
  2305. if (ret)
  2306. goto err1;
  2307. /* begin to receive SETUP packets */
  2308. dwc->ep0state = EP0_SETUP_PHASE;
  2309. dwc3_ep0_out_start(dwc);
  2310. dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
  2311. if (dwc->pullups_connected) {
  2312. dwc3_gadget_enable_irq(dwc);
  2313. dwc3_gadget_run_stop(dwc, true, false);
  2314. }
  2315. return 0;
  2316. err1:
  2317. __dwc3_gadget_ep_disable(dwc->eps[0]);
  2318. err0:
  2319. return ret;
  2320. }